]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/sparc-tdep.c
2003-03-25 Andrew Cagney <cagney@redhat.com>
[thirdparty/binutils-gdb.git] / gdb / sparc-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the SPARC for GDB, the GNU debugger.
cda5a58a
AC
2
3 Copyright 1986, 1987, 1989, 1990, 1991, 1992, 1993, 1994, 1995,
1e698235 4 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003 Free Software Foundation,
cda5a58a 5 Inc.
c906108c 6
c5aa993b 7 This file is part of GDB.
c906108c 8
c5aa993b
JM
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
c906108c 13
c5aa993b
JM
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
c906108c 18
c5aa993b
JM
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 59 Temple Place - Suite 330,
22 Boston, MA 02111-1307, USA. */
c906108c
SS
23
24/* ??? Support for calling functions from gdb in sparc64 is unfinished. */
25
26#include "defs.h"
5af923b0 27#include "arch-utils.h"
c906108c
SS
28#include "frame.h"
29#include "inferior.h"
c906108c
SS
30#include "target.h"
31#include "value.h"
32#include "bfd.h"
33#include "gdb_string.h"
4e052eda 34#include "regcache.h"
ef3cf062 35#include "osabi.h"
c906108c
SS
36
37#ifdef USE_PROC_FS
38#include <sys/procfs.h>
13437d4b
KB
39/* Prototypes for supply_gregset etc. */
40#include "gregset.h"
c906108c
SS
41#endif
42
43#include "gdbcore.h"
44
5af923b0
MS
45#include "symfile.h" /* for 'entry_point_address' */
46
4eb8c7fc
DM
47/*
48 * Some local macros that have multi-arch and non-multi-arch versions:
49 */
50
51#if (GDB_MULTI_ARCH > 0)
52
53/* Does the target have Floating Point registers? */
54#define SPARC_HAS_FPU (gdbarch_tdep (current_gdbarch)->has_fpu)
55/* Number of bytes devoted to Floating Point registers: */
56#define FP_REGISTER_BYTES (gdbarch_tdep (current_gdbarch)->fp_register_bytes)
57/* Highest numbered Floating Point register. */
58#define FP_MAX_REGNUM (gdbarch_tdep (current_gdbarch)->fp_max_regnum)
59/* Size of a general (integer) register: */
60#define SPARC_INTREG_SIZE (gdbarch_tdep (current_gdbarch)->intreg_size)
61/* Offset within the call dummy stack of the saved registers. */
62#define DUMMY_REG_SAVE_OFFSET (gdbarch_tdep (current_gdbarch)->reg_save_offset)
63
64#else /* non-multi-arch */
65
66
67/* Does the target have Floating Point registers? */
68#if defined(TARGET_SPARCLET) || defined(TARGET_SPARCLITE)
69#define SPARC_HAS_FPU 0
70#else
71#define SPARC_HAS_FPU 1
72#endif
73
74/* Number of bytes devoted to Floating Point registers: */
75#if (GDB_TARGET_IS_SPARC64)
76#define FP_REGISTER_BYTES (64 * 4)
77#else
78#if (SPARC_HAS_FPU)
79#define FP_REGISTER_BYTES (32 * 4)
80#else
81#define FP_REGISTER_BYTES 0
82#endif
83#endif
84
85/* Highest numbered Floating Point register. */
86#if (GDB_TARGET_IS_SPARC64)
87#define FP_MAX_REGNUM (FP0_REGNUM + 48)
88#else
89#define FP_MAX_REGNUM (FP0_REGNUM + 32)
90#endif
91
92/* Size of a general (integer) register: */
93#define SPARC_INTREG_SIZE (REGISTER_RAW_SIZE (G0_REGNUM))
94
95/* Offset within the call dummy stack of the saved registers. */
96#if (GDB_TARGET_IS_SPARC64)
97#define DUMMY_REG_SAVE_OFFSET (128 + 16)
98#else
99#define DUMMY_REG_SAVE_OFFSET 0x60
100#endif
101
102#endif /* GDB_MULTI_ARCH */
103
104struct gdbarch_tdep
105 {
106 int has_fpu;
107 int fp_register_bytes;
108 int y_regnum;
109 int fp_max_regnum;
110 int intreg_size;
111 int reg_save_offset;
112 int call_dummy_call_offset;
113 int print_insn_mach;
114 };
5af923b0
MS
115
116/* Now make GDB_TARGET_IS_SPARC64 a runtime test. */
117/* FIXME MVS: or try testing bfd_arch_info.arch and bfd_arch_info.mach ...
118 * define GDB_TARGET_IS_SPARC64 \
119 * (TARGET_ARCHITECTURE->arch == bfd_arch_sparc && \
120 * (TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9 || \
121 * TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9a))
122 */
123
c906108c
SS
124/* From infrun.c */
125extern int stop_after_trap;
126
127/* We don't store all registers immediately when requested, since they
128 get sent over in large chunks anyway. Instead, we accumulate most
129 of the changes and send them over once. "deferred_stores" keeps
130 track of which sets of registers we have locally-changed copies of,
131 so we only need send the groups that have changed. */
132
5af923b0 133int deferred_stores = 0; /* Accumulated stores we want to do eventually. */
c906108c
SS
134
135
136/* Some machines, such as Fujitsu SPARClite 86x, have a bi-endian mode
137 where instructions are big-endian and data are little-endian.
138 This flag is set when we detect that the target is of this type. */
139
140int bi_endian = 0;
141
142
143/* Fetch a single instruction. Even on bi-endian machines
144 such as sparc86x, instructions are always big-endian. */
145
146static unsigned long
fba45db2 147fetch_instruction (CORE_ADDR pc)
c906108c
SS
148{
149 unsigned long retval;
150 int i;
151 unsigned char buf[4];
152
153 read_memory (pc, buf, sizeof (buf));
154
155 /* Start at the most significant end of the integer, and work towards
156 the least significant. */
157 retval = 0;
158 for (i = 0; i < sizeof (buf); ++i)
159 retval = (retval << 8) | buf[i];
160 return retval;
161}
162
163
164/* Branches with prediction are treated like their non-predicting cousins. */
165/* FIXME: What about floating point branches? */
166
167/* Macros to extract fields from sparc instructions. */
168#define X_OP(i) (((i) >> 30) & 0x3)
169#define X_RD(i) (((i) >> 25) & 0x1f)
170#define X_A(i) (((i) >> 29) & 1)
171#define X_COND(i) (((i) >> 25) & 0xf)
172#define X_OP2(i) (((i) >> 22) & 0x7)
173#define X_IMM22(i) ((i) & 0x3fffff)
174#define X_OP3(i) (((i) >> 19) & 0x3f)
175#define X_RS1(i) (((i) >> 14) & 0x1f)
176#define X_I(i) (((i) >> 13) & 1)
177#define X_IMM13(i) ((i) & 0x1fff)
178/* Sign extension macros. */
179#define X_SIMM13(i) ((X_IMM13 (i) ^ 0x1000) - 0x1000)
180#define X_DISP22(i) ((X_IMM22 (i) ^ 0x200000) - 0x200000)
181#define X_CC(i) (((i) >> 20) & 3)
182#define X_P(i) (((i) >> 19) & 1)
183#define X_DISP19(i) ((((i) & 0x7ffff) ^ 0x40000) - 0x40000)
184#define X_RCOND(i) (((i) >> 25) & 7)
185#define X_DISP16(i) ((((((i) >> 6) && 0xc000) | ((i) & 0x3fff)) ^ 0x8000) - 0x8000)
186#define X_FCN(i) (((i) >> 25) & 31)
187
188typedef enum
189{
5af923b0
MS
190 Error, not_branch, bicc, bicca, ba, baa, ticc, ta, done_retry
191} branch_type;
c906108c
SS
192
193/* Simulate single-step ptrace call for sun4. Code written by Gary
194 Beihl (beihl@mcc.com). */
195
196/* npc4 and next_pc describe the situation at the time that the
197 step-breakpoint was set, not necessary the current value of NPC_REGNUM. */
198static CORE_ADDR next_pc, npc4, target;
199static int brknpc4, brktrg;
200typedef char binsn_quantum[BREAKPOINT_MAX];
201static binsn_quantum break_mem[3];
202
5af923b0 203static branch_type isbranch (long, CORE_ADDR, CORE_ADDR *);
c906108c
SS
204
205/* single_step() is called just before we want to resume the inferior,
206 if we want to single-step it but there is no hardware or kernel single-step
207 support (as on all SPARCs). We find all the possible targets of the
208 coming instruction and breakpoint them.
209
210 single_step is also called just after the inferior stops. If we had
211 set up a simulated single-step, we undo our damage. */
212
213void
fba45db2
KB
214sparc_software_single_step (enum target_signal ignore, /* pid, but we don't need it */
215 int insert_breakpoints_p)
c906108c
SS
216{
217 branch_type br;
218 CORE_ADDR pc;
219 long pc_instruction;
220
221 if (insert_breakpoints_p)
222 {
223 /* Always set breakpoint for NPC. */
224 next_pc = read_register (NPC_REGNUM);
c5aa993b 225 npc4 = next_pc + 4; /* branch not taken */
c906108c
SS
226
227 target_insert_breakpoint (next_pc, break_mem[0]);
228 /* printf_unfiltered ("set break at %x\n",next_pc); */
229
230 pc = read_register (PC_REGNUM);
231 pc_instruction = fetch_instruction (pc);
232 br = isbranch (pc_instruction, pc, &target);
233 brknpc4 = brktrg = 0;
234
235 if (br == bicca)
236 {
237 /* Conditional annulled branch will either end up at
238 npc (if taken) or at npc+4 (if not taken).
239 Trap npc+4. */
240 brknpc4 = 1;
241 target_insert_breakpoint (npc4, break_mem[1]);
242 }
243 else if (br == baa && target != next_pc)
244 {
245 /* Unconditional annulled branch will always end up at
246 the target. */
247 brktrg = 1;
248 target_insert_breakpoint (target, break_mem[2]);
249 }
5af923b0 250 else if (GDB_TARGET_IS_SPARC64 && br == done_retry)
c906108c
SS
251 {
252 brktrg = 1;
253 target_insert_breakpoint (target, break_mem[2]);
254 }
c906108c
SS
255 }
256 else
257 {
258 /* Remove breakpoints */
259 target_remove_breakpoint (next_pc, break_mem[0]);
260
261 if (brknpc4)
262 target_remove_breakpoint (npc4, break_mem[1]);
263
264 if (brktrg)
265 target_remove_breakpoint (target, break_mem[2]);
266 }
267}
268\f
5af923b0
MS
269struct frame_extra_info
270{
271 CORE_ADDR bottom;
272 int in_prologue;
273 int flat;
274 /* Following fields only relevant for flat frames. */
275 CORE_ADDR pc_addr;
276 CORE_ADDR fp_addr;
277 /* Add this to ->frame to get the value of the stack pointer at the
278 time of the register saves. */
279 int sp_offset;
280};
281
282/* Call this for each newly created frame. For SPARC, we need to
283 calculate the bottom of the frame, and do some extra work if the
284 prologue has been generated via the -mflat option to GCC. In
285 particular, we need to know where the previous fp and the pc have
286 been stashed, since their exact position within the frame may vary. */
c906108c
SS
287
288void
fba45db2 289sparc_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c
SS
290{
291 char *name;
292 CORE_ADDR prologue_start, prologue_end;
293 int insn;
294
a00a19e9 295 frame_extra_info_zalloc (fi, sizeof (struct frame_extra_info));
5af923b0
MS
296 frame_saved_regs_zalloc (fi);
297
da50a4b7 298 get_frame_extra_info (fi)->bottom =
11c02a10
AC
299 (get_next_frame (fi)
300 ? (get_frame_base (fi) == get_frame_base (get_next_frame (fi))
da50a4b7 301 ? get_frame_extra_info (get_next_frame (fi))->bottom
11c02a10
AC
302 : get_frame_base (get_next_frame (fi)))
303 : read_sp ());
c906108c
SS
304
305 /* If fi->next is NULL, then we already set ->frame by passing read_fp()
306 to create_new_frame. */
11c02a10 307 if (get_next_frame (fi))
c906108c 308 {
5af923b0
MS
309 char *buf;
310
311 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
312
313 /* Compute ->frame as if not flat. If it is flat, we'll change
c5aa993b 314 it later. */
11c02a10
AC
315 if (get_next_frame (get_next_frame (fi)) != NULL
316 && ((get_frame_type (get_next_frame (get_next_frame (fi))) == SIGTRAMP_FRAME)
317 || deprecated_frame_in_dummy (get_next_frame (get_next_frame (fi))))
318 && frameless_look_for_prologue (get_next_frame (fi)))
c906108c
SS
319 {
320 /* A frameless function interrupted by a signal did not change
321 the frame pointer, fix up frame pointer accordingly. */
11c02a10 322 deprecated_update_frame_base_hack (fi, get_frame_base (get_next_frame (fi)));
da50a4b7
AC
323 get_frame_extra_info (fi)->bottom =
324 get_frame_extra_info (get_next_frame (fi))->bottom;
c906108c
SS
325 }
326 else
327 {
328 /* Should we adjust for stack bias here? */
ac2adee5
AC
329 ULONGEST tmp;
330 frame_read_unsigned_register (fi, FP_REGNUM, &tmp);
331 deprecated_update_frame_base_hack (fi, tmp);
1e2330ba
AC
332 if (GDB_TARGET_IS_SPARC64 && (get_frame_base (fi) & 1))
333 deprecated_update_frame_base_hack (fi, get_frame_base (fi) + 2047);
c906108c
SS
334 }
335 }
336
337 /* Decide whether this is a function with a ``flat register window''
338 frame. For such functions, the frame pointer is actually in %i7. */
da50a4b7
AC
339 get_frame_extra_info (fi)->flat = 0;
340 get_frame_extra_info (fi)->in_prologue = 0;
50abf9e5 341 if (find_pc_partial_function (get_frame_pc (fi), &name, &prologue_start, &prologue_end))
c906108c
SS
342 {
343 /* See if the function starts with an add (which will be of a
c5aa993b
JM
344 negative number if a flat frame) to the sp. FIXME: Does not
345 handle large frames which will need more than one instruction
346 to adjust the sp. */
d0901120 347 insn = fetch_instruction (prologue_start);
c906108c
SS
348 if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0
349 && X_I (insn) && X_SIMM13 (insn) < 0)
350 {
351 int offset = X_SIMM13 (insn);
352
353 /* Then look for a save of %i7 into the frame. */
354 insn = fetch_instruction (prologue_start + 4);
355 if (X_OP (insn) == 3
356 && X_RD (insn) == 31
357 && X_OP3 (insn) == 4
358 && X_RS1 (insn) == 14)
359 {
5af923b0
MS
360 char *buf;
361
362 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
363
364 /* We definitely have a flat frame now. */
da50a4b7 365 get_frame_extra_info (fi)->flat = 1;
c906108c 366
da50a4b7 367 get_frame_extra_info (fi)->sp_offset = offset;
c906108c
SS
368
369 /* Overwrite the frame's address with the value in %i7. */
ac2adee5
AC
370 {
371 ULONGEST tmp;
372 frame_read_unsigned_register (fi, I7_REGNUM, &tmp);
373 deprecated_update_frame_base_hack (fi, tmp);
374 }
5af923b0 375
1e2330ba
AC
376 if (GDB_TARGET_IS_SPARC64 && (get_frame_base (fi) & 1))
377 deprecated_update_frame_base_hack (fi, get_frame_base (fi) + 2047);
5af923b0 378
c906108c 379 /* Record where the fp got saved. */
da50a4b7
AC
380 get_frame_extra_info (fi)->fp_addr =
381 get_frame_base (fi) + get_frame_extra_info (fi)->sp_offset + X_SIMM13 (insn);
c906108c
SS
382
383 /* Also try to collect where the pc got saved to. */
da50a4b7 384 get_frame_extra_info (fi)->pc_addr = 0;
c906108c
SS
385 insn = fetch_instruction (prologue_start + 12);
386 if (X_OP (insn) == 3
387 && X_RD (insn) == 15
388 && X_OP3 (insn) == 4
389 && X_RS1 (insn) == 14)
da50a4b7
AC
390 get_frame_extra_info (fi)->pc_addr =
391 get_frame_base (fi) + get_frame_extra_info (fi)->sp_offset + X_SIMM13 (insn);
c906108c
SS
392 }
393 }
c5aa993b
JM
394 else
395 {
396 /* Check if the PC is in the function prologue before a SAVE
397 instruction has been executed yet. If so, set the frame
398 to the current value of the stack pointer and set
399 the in_prologue flag. */
400 CORE_ADDR addr;
401 struct symtab_and_line sal;
402
403 sal = find_pc_line (prologue_start, 0);
404 if (sal.line == 0) /* no line info, use PC */
50abf9e5 405 prologue_end = get_frame_pc (fi);
c5aa993b
JM
406 else if (sal.end < prologue_end)
407 prologue_end = sal.end;
50abf9e5 408 if (get_frame_pc (fi) < prologue_end)
c5aa993b 409 {
50abf9e5 410 for (addr = prologue_start; addr < get_frame_pc (fi); addr += 4)
c5aa993b
JM
411 {
412 insn = read_memory_integer (addr, 4);
413 if (X_OP (insn) == 2 && X_OP3 (insn) == 0x3c)
414 break; /* SAVE seen, stop searching */
415 }
50abf9e5 416 if (addr >= get_frame_pc (fi))
c5aa993b 417 {
da50a4b7 418 get_frame_extra_info (fi)->in_prologue = 1;
8ccd593b 419 deprecated_update_frame_base_hack (fi, read_register (SP_REGNUM));
c5aa993b
JM
420 }
421 }
422 }
c906108c 423 }
11c02a10 424 if (get_next_frame (fi) && get_frame_base (fi) == 0)
c906108c
SS
425 {
426 /* Kludge to cause init_prev_frame_info to destroy the new frame. */
11c02a10
AC
427 deprecated_update_frame_base_hack (fi, get_frame_base (get_next_frame (fi)));
428 deprecated_update_frame_pc_hack (fi, get_frame_pc (get_next_frame (fi)));
c906108c
SS
429 }
430}
431
432CORE_ADDR
fba45db2 433sparc_frame_chain (struct frame_info *frame)
c906108c 434{
618ce49f
AC
435 /* Value that will cause DEPRECATED_FRAME_CHAIN_VALID to not worry
436 about the chain value. If it really is zero, we detect it later
437 in sparc_init_prev_frame.
881324eb
KB
438
439 Note: kevinb/2003-02-18: The constant 1 used to be returned
440 here, but, after some recent changes to frame_chain_valid(),
441 this value is no longer suitable for causing frame_chain_valid()
442 to "not worry about the chain value." The constant ~0 (i.e,
443 0xfff...) causes the failing test in frame_chain_valid() to
444 succeed thus preserving the "not worry" property. I had considered
445 using something like ``get_frame_base (frame) + 1''. However, I think
446 a constant value is better, because when debugging this problem,
447 I knew that something funny was going on as soon as I saw the
448 constant 1 being used as the frame chain elsewhere in GDB. */
449
450 return ~ (CORE_ADDR) 0;
c906108c
SS
451}
452
453CORE_ADDR
fba45db2 454sparc_extract_struct_value_address (char *regbuf)
c906108c
SS
455{
456 return extract_address (regbuf + REGISTER_BYTE (O0_REGNUM),
457 REGISTER_RAW_SIZE (O0_REGNUM));
458}
459
460/* Find the pc saved in frame FRAME. */
461
462CORE_ADDR
fba45db2 463sparc_frame_saved_pc (struct frame_info *frame)
c906108c 464{
5af923b0 465 char *buf;
c906108c
SS
466 CORE_ADDR addr;
467
5af923b0 468 buf = alloca (MAX_REGISTER_RAW_SIZE);
5a203e44 469 if ((get_frame_type (frame) == SIGTRAMP_FRAME))
c906108c
SS
470 {
471 /* This is the signal trampoline frame.
c5aa993b 472 Get the saved PC from the sigcontext structure. */
c906108c
SS
473
474#ifndef SIGCONTEXT_PC_OFFSET
475#define SIGCONTEXT_PC_OFFSET 12
476#endif
477
478 CORE_ADDR sigcontext_addr;
5af923b0 479 char *scbuf;
c906108c
SS
480 int saved_pc_offset = SIGCONTEXT_PC_OFFSET;
481 char *name = NULL;
482
5af923b0
MS
483 scbuf = alloca (TARGET_PTR_BIT / HOST_CHAR_BIT);
484
c906108c 485 /* Solaris2 ucbsigvechandler passes a pointer to a sigcontext
c5aa993b 486 as the third parameter. The offset to the saved pc is 12. */
50abf9e5 487 find_pc_partial_function (get_frame_pc (frame), &name,
c5aa993b 488 (CORE_ADDR *) NULL, (CORE_ADDR *) NULL);
c906108c
SS
489 if (name && STREQ (name, "ucbsigvechandler"))
490 saved_pc_offset = 12;
491
492 /* The sigcontext address is contained in register O2. */
ac2adee5
AC
493 {
494 ULONGEST tmp;
495 frame_read_unsigned_register (frame, O0_REGNUM + 2, &tmp);
496 sigcontext_addr = tmp;
497 }
c906108c
SS
498
499 /* Don't cause a memory_error when accessing sigcontext in case the
c5aa993b 500 stack layout has changed or the stack is corrupt. */
c906108c
SS
501 target_read_memory (sigcontext_addr + saved_pc_offset,
502 scbuf, sizeof (scbuf));
503 return extract_address (scbuf, sizeof (scbuf));
504 }
da50a4b7 505 else if (get_frame_extra_info (frame)->in_prologue ||
11c02a10
AC
506 (get_next_frame (frame) != NULL &&
507 ((get_frame_type (get_next_frame (frame)) == SIGTRAMP_FRAME) ||
508 deprecated_frame_in_dummy (get_next_frame (frame))) &&
5af923b0 509 frameless_look_for_prologue (frame)))
c906108c
SS
510 {
511 /* A frameless function interrupted by a signal did not save
c5aa993b 512 the PC, it is still in %o7. */
ac2adee5
AC
513 ULONGEST tmp;
514 frame_read_unsigned_register (frame, O7_REGNUM, &tmp);
515 return PC_ADJUST (tmp);
c906108c 516 }
da50a4b7
AC
517 if (get_frame_extra_info (frame)->flat)
518 addr = get_frame_extra_info (frame)->pc_addr;
c906108c 519 else
da50a4b7 520 addr = get_frame_extra_info (frame)->bottom + FRAME_SAVED_I0 +
c906108c
SS
521 SPARC_INTREG_SIZE * (I7_REGNUM - I0_REGNUM);
522
523 if (addr == 0)
524 /* A flat frame leaf function might not save the PC anywhere,
525 just leave it in %o7. */
526 return PC_ADJUST (read_register (O7_REGNUM));
527
528 read_memory (addr, buf, SPARC_INTREG_SIZE);
529 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
530}
531
532/* Since an individual frame in the frame cache is defined by two
533 arguments (a frame pointer and a stack pointer), we need two
534 arguments to get info for an arbitrary stack frame. This routine
535 takes two arguments and makes the cached frames look as if these
536 two arguments defined a frame on the cache. This allows the rest
537 of info frame to extract the important arguments without
538 difficulty. */
539
540struct frame_info *
fba45db2 541setup_arbitrary_frame (int argc, CORE_ADDR *argv)
c906108c
SS
542{
543 struct frame_info *frame;
544
545 if (argc != 2)
546 error ("Sparc frame specifications require two arguments: fp and sp");
547
548 frame = create_new_frame (argv[0], 0);
549
550 if (!frame)
8e65ff28
AC
551 internal_error (__FILE__, __LINE__,
552 "create_new_frame returned invalid frame");
c5aa993b 553
da50a4b7 554 get_frame_extra_info (frame)->bottom = argv[1];
8bedc050 555 deprecated_update_frame_pc_hack (frame, DEPRECATED_FRAME_SAVED_PC (frame));
c906108c
SS
556 return frame;
557}
558
559/* Given a pc value, skip it forward past the function prologue by
560 disassembling instructions that appear to be a prologue.
561
562 If FRAMELESS_P is set, we are only testing to see if the function
563 is frameless. This allows a quicker answer.
564
565 This routine should be more specific in its actions; making sure
566 that it uses the same register in the initial prologue section. */
567
5af923b0
MS
568static CORE_ADDR examine_prologue (CORE_ADDR, int, struct frame_info *,
569 CORE_ADDR *);
c906108c 570
c5aa993b 571static CORE_ADDR
fba45db2
KB
572examine_prologue (CORE_ADDR start_pc, int frameless_p, struct frame_info *fi,
573 CORE_ADDR *saved_regs)
c906108c
SS
574{
575 int insn;
576 int dest = -1;
577 CORE_ADDR pc = start_pc;
578 int is_flat = 0;
579
580 insn = fetch_instruction (pc);
581
582 /* Recognize the `sethi' insn and record its destination. */
583 if (X_OP (insn) == 0 && X_OP2 (insn) == 4)
584 {
585 dest = X_RD (insn);
586 pc += 4;
587 insn = fetch_instruction (pc);
588 }
589
590 /* Recognize an add immediate value to register to either %g1 or
591 the destination register recorded above. Actually, this might
592 well recognize several different arithmetic operations.
593 It doesn't check that rs1 == rd because in theory "sub %g0, 5, %g1"
594 followed by "save %sp, %g1, %sp" is a valid prologue (Not that
595 I imagine any compiler really does that, however). */
596 if (X_OP (insn) == 2
597 && X_I (insn)
598 && (X_RD (insn) == 1 || X_RD (insn) == dest))
599 {
600 pc += 4;
601 insn = fetch_instruction (pc);
602 }
603
604 /* Recognize any SAVE insn. */
605 if (X_OP (insn) == 2 && X_OP3 (insn) == 60)
606 {
607 pc += 4;
c5aa993b
JM
608 if (frameless_p) /* If the save is all we care about, */
609 return pc; /* return before doing more work */
c906108c
SS
610 insn = fetch_instruction (pc);
611 }
612 /* Recognize add to %sp. */
613 else if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0)
614 {
615 pc += 4;
c5aa993b
JM
616 if (frameless_p) /* If the add is all we care about, */
617 return pc; /* return before doing more work */
c906108c
SS
618 is_flat = 1;
619 insn = fetch_instruction (pc);
620 /* Recognize store of frame pointer (i7). */
621 if (X_OP (insn) == 3
622 && X_RD (insn) == 31
623 && X_OP3 (insn) == 4
624 && X_RS1 (insn) == 14)
625 {
626 pc += 4;
627 insn = fetch_instruction (pc);
628
629 /* Recognize sub %sp, <anything>, %i7. */
c5aa993b 630 if (X_OP (insn) == 2
c906108c
SS
631 && X_OP3 (insn) == 4
632 && X_RS1 (insn) == 14
633 && X_RD (insn) == 31)
634 {
635 pc += 4;
636 insn = fetch_instruction (pc);
637 }
638 else
639 return pc;
640 }
641 else
642 return pc;
643 }
644 else
645 /* Without a save or add instruction, it's not a prologue. */
646 return start_pc;
647
648 while (1)
649 {
650 /* Recognize stores into the frame from the input registers.
5af923b0
MS
651 This recognizes all non alternate stores of an input register,
652 into a location offset from the frame pointer between
653 +68 and +92. */
654
655 /* The above will fail for arguments that are promoted
656 (eg. shorts to ints or floats to doubles), because the compiler
657 will pass them in positive-offset frame space, but the prologue
658 will save them (after conversion) in negative frame space at an
659 unpredictable offset. Therefore I am going to remove the
660 restriction on the target-address of the save, on the theory
661 that any unbroken sequence of saves from input registers must
662 be part of the prologue. In un-optimized code (at least), I'm
663 fairly sure that the compiler would emit SOME other instruction
664 (eg. a move or add) before emitting another save that is actually
665 a part of the function body.
666
667 Besides, the reserved stack space is different for SPARC64 anyway.
668
669 MVS 4/23/2000 */
670
671 if (X_OP (insn) == 3
672 && (X_OP3 (insn) & 0x3c) == 4 /* Store, non-alternate. */
673 && (X_RD (insn) & 0x18) == 0x18 /* Input register. */
674 && X_I (insn) /* Immediate mode. */
675 && X_RS1 (insn) == 30) /* Off of frame pointer. */
676 ; /* empty statement -- fall thru to end of loop */
677 else if (GDB_TARGET_IS_SPARC64
678 && X_OP (insn) == 3
679 && (X_OP3 (insn) & 0x3c) == 12 /* store, extended (64-bit) */
680 && (X_RD (insn) & 0x18) == 0x18 /* input register */
681 && X_I (insn) /* immediate mode */
682 && X_RS1 (insn) == 30) /* off of frame pointer */
683 ; /* empty statement -- fall thru to end of loop */
684 else if (X_OP (insn) == 3
685 && (X_OP3 (insn) & 0x3c) == 36 /* store, floating-point */
686 && X_I (insn) /* immediate mode */
687 && X_RS1 (insn) == 30) /* off of frame pointer */
688 ; /* empty statement -- fall thru to end of loop */
c906108c
SS
689 else if (is_flat
690 && X_OP (insn) == 3
5af923b0
MS
691 && X_OP3 (insn) == 4 /* store? */
692 && X_RS1 (insn) == 14) /* off of frame pointer */
c906108c
SS
693 {
694 if (saved_regs && X_I (insn))
5af923b0 695 saved_regs[X_RD (insn)] =
da50a4b7 696 get_frame_base (fi) + get_frame_extra_info (fi)->sp_offset + X_SIMM13 (insn);
c906108c
SS
697 }
698 else
699 break;
700 pc += 4;
701 insn = fetch_instruction (pc);
702 }
703
704 return pc;
705}
706
f510d44e
DM
707/* Advance PC across any function entry prologue instructions to reach
708 some "real" code. */
709
c5aa993b 710CORE_ADDR
f510d44e 711sparc_skip_prologue (CORE_ADDR start_pc)
c906108c 712{
f510d44e
DM
713 struct symtab_and_line sal;
714 CORE_ADDR func_start, func_end;
715
716 /* This is the preferred method, find the end of the prologue by
717 using the debugging information. */
718 if (find_pc_partial_function (start_pc, NULL, &func_start, &func_end))
719 {
720 sal = find_pc_line (func_start, 0);
721
722 if (sal.end < func_end
723 && start_pc <= sal.end)
724 return sal.end;
725 }
726
727 /* Oh well, examine the code by hand. */
728 return examine_prologue (start_pc, 0, NULL, NULL);
c906108c
SS
729}
730
9319a2fe
DM
731/* Is the prologue at IP frameless? */
732
733int
734sparc_prologue_frameless_p (CORE_ADDR ip)
735{
f510d44e 736 return ip == examine_prologue (ip, 1, NULL, NULL);
9319a2fe
DM
737}
738
c906108c
SS
739/* Check instruction at ADDR to see if it is a branch.
740 All non-annulled instructions will go to NPC or will trap.
741 Set *TARGET if we find a candidate branch; set to zero if not.
742
743 This isn't static as it's used by remote-sa.sparc.c. */
744
745static branch_type
fba45db2 746isbranch (long instruction, CORE_ADDR addr, CORE_ADDR *target)
c906108c
SS
747{
748 branch_type val = not_branch;
749 long int offset = 0; /* Must be signed for sign-extend. */
750
751 *target = 0;
752
753 if (X_OP (instruction) == 0
754 && (X_OP2 (instruction) == 2
755 || X_OP2 (instruction) == 6
756 || X_OP2 (instruction) == 1
757 || X_OP2 (instruction) == 3
758 || X_OP2 (instruction) == 5
5af923b0 759 || (GDB_TARGET_IS_SPARC64 && X_OP2 (instruction) == 7)))
c906108c
SS
760 {
761 if (X_COND (instruction) == 8)
762 val = X_A (instruction) ? baa : ba;
763 else
764 val = X_A (instruction) ? bicca : bicc;
765 switch (X_OP2 (instruction))
766 {
5af923b0
MS
767 case 7:
768 if (!GDB_TARGET_IS_SPARC64)
769 break;
770 /* else fall thru */
c906108c
SS
771 case 2:
772 case 6:
c906108c
SS
773 offset = 4 * X_DISP22 (instruction);
774 break;
775 case 1:
776 case 5:
777 offset = 4 * X_DISP19 (instruction);
778 break;
779 case 3:
780 offset = 4 * X_DISP16 (instruction);
781 break;
782 }
783 *target = addr + offset;
784 }
5af923b0
MS
785 else if (GDB_TARGET_IS_SPARC64
786 && X_OP (instruction) == 2
c906108c
SS
787 && X_OP3 (instruction) == 62)
788 {
789 if (X_FCN (instruction) == 0)
790 {
791 /* done */
792 *target = read_register (TNPC_REGNUM);
793 val = done_retry;
794 }
795 else if (X_FCN (instruction) == 1)
796 {
797 /* retry */
798 *target = read_register (TPC_REGNUM);
799 val = done_retry;
800 }
801 }
c906108c
SS
802
803 return val;
804}
805\f
806/* Find register number REGNUM relative to FRAME and put its
807 (raw) contents in *RAW_BUFFER. Set *OPTIMIZED if the variable
808 was optimized out (and thus can't be fetched). If the variable
809 was fetched from memory, set *ADDRP to where it was fetched from,
810 otherwise it was fetched from a register.
811
812 The argument RAW_BUFFER must point to aligned memory. */
813
814void
fba45db2
KB
815sparc_get_saved_register (char *raw_buffer, int *optimized, CORE_ADDR *addrp,
816 struct frame_info *frame, int regnum,
817 enum lval_type *lval)
c906108c
SS
818{
819 struct frame_info *frame1;
820 CORE_ADDR addr;
821
822 if (!target_has_registers)
823 error ("No registers.");
824
825 if (optimized)
826 *optimized = 0;
827
828 addr = 0;
829
830 /* FIXME This code extracted from infcmd.c; should put elsewhere! */
831 if (frame == NULL)
832 {
833 /* error ("No selected frame."); */
834 if (!target_has_registers)
c5aa993b 835 error ("The program has no registers now.");
6e7f8b9c 836 if (deprecated_selected_frame == NULL)
c5aa993b 837 error ("No selected frame.");
c906108c 838 /* Try to use selected frame */
6e7f8b9c 839 frame = get_prev_frame (deprecated_selected_frame);
c906108c 840 if (frame == 0)
c5aa993b 841 error ("Cmd not meaningful in the outermost frame.");
c906108c
SS
842 }
843
844
11c02a10 845 frame1 = get_next_frame (frame);
c906108c
SS
846
847 /* Get saved PC from the frame info if not in innermost frame. */
848 if (regnum == PC_REGNUM && frame1 != NULL)
849 {
850 if (lval != NULL)
851 *lval = not_lval;
852 if (raw_buffer != NULL)
853 {
854 /* Put it back in target format. */
50abf9e5 855 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), get_frame_pc (frame));
c906108c
SS
856 }
857 if (addrp != NULL)
858 *addrp = 0;
859 return;
860 }
861
862 while (frame1 != NULL)
863 {
5af923b0
MS
864 /* FIXME MVS: wrong test for dummy frame at entry. */
865
da50a4b7
AC
866 if (get_frame_pc (frame1) >= (get_frame_extra_info (frame1)->bottom
867 ? get_frame_extra_info (frame1)->bottom
868 : read_sp ())
50abf9e5 869 && get_frame_pc (frame1) <= get_frame_base (frame1))
c906108c
SS
870 {
871 /* Dummy frame. All but the window regs are in there somewhere.
872 The window registers are saved on the stack, just like in a
873 normal frame. */
874 if (regnum >= G1_REGNUM && regnum < G1_REGNUM + 7)
1e2330ba 875 addr = get_frame_base (frame1) + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c906108c
SS
876 - (FP_REGISTER_BYTES + 8 * SPARC_INTREG_SIZE);
877 else if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
f621c63e
AC
878 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
879 is safe/cheap - there will always be a prev frame.
880 This is because frame1 is initialized to frame->next
881 (frame1->prev == frame) and is then advanced towards
882 the innermost (next) frame. */
da50a4b7 883 addr = (get_frame_extra_info (get_prev_frame (frame1))->bottom
c906108c
SS
884 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
885 + FRAME_SAVED_I0);
886 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
f621c63e
AC
887 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
888 is safe/cheap - there will always be a prev frame.
889 This is because frame1 is initialized to frame->next
890 (frame1->prev == frame) and is then advanced towards
891 the innermost (next) frame. */
da50a4b7 892 addr = (get_frame_extra_info (get_prev_frame (frame1))->bottom
c906108c
SS
893 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
894 + FRAME_SAVED_L0);
895 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
1e2330ba 896 addr = get_frame_base (frame1) + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
c906108c 897 - (FP_REGISTER_BYTES + 16 * SPARC_INTREG_SIZE);
5af923b0 898 else if (SPARC_HAS_FPU &&
60054393 899 regnum >= FP0_REGNUM && regnum < FP0_REGNUM + 32)
1e2330ba 900 addr = get_frame_base (frame1) + (regnum - FP0_REGNUM) * 4
c906108c 901 - (FP_REGISTER_BYTES);
5af923b0 902 else if (GDB_TARGET_IS_SPARC64 && SPARC_HAS_FPU &&
60054393 903 regnum >= FP0_REGNUM + 32 && regnum < FP_MAX_REGNUM)
1e2330ba 904 addr = get_frame_base (frame1) + 32 * 4 + (regnum - FP0_REGNUM - 32) * 8
c906108c 905 - (FP_REGISTER_BYTES);
c906108c 906 else if (regnum >= Y_REGNUM && regnum < NUM_REGS)
1e2330ba 907 addr = get_frame_base (frame1) + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
c906108c
SS
908 - (FP_REGISTER_BYTES + 24 * SPARC_INTREG_SIZE);
909 }
da50a4b7 910 else if (get_frame_extra_info (frame1)->flat)
c906108c
SS
911 {
912
913 if (regnum == RP_REGNUM)
da50a4b7 914 addr = get_frame_extra_info (frame1)->pc_addr;
c906108c 915 else if (regnum == I7_REGNUM)
da50a4b7 916 addr = get_frame_extra_info (frame1)->fp_addr;
c906108c
SS
917 else
918 {
919 CORE_ADDR func_start;
5af923b0
MS
920 CORE_ADDR *regs;
921
922 regs = alloca (NUM_REGS * sizeof (CORE_ADDR));
923 memset (regs, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 924
50abf9e5 925 find_pc_partial_function (get_frame_pc (frame1), NULL, &func_start, NULL);
5af923b0
MS
926 examine_prologue (func_start, 0, frame1, regs);
927 addr = regs[regnum];
c906108c
SS
928 }
929 }
930 else
931 {
932 /* Normal frame. Local and In registers are saved on stack. */
933 if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
da50a4b7 934 addr = (get_frame_extra_info (get_prev_frame (frame1))->bottom
c906108c
SS
935 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
936 + FRAME_SAVED_I0);
937 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
da50a4b7 938 addr = (get_frame_extra_info (get_prev_frame (frame1))->bottom
c906108c
SS
939 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
940 + FRAME_SAVED_L0);
941 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
942 {
943 /* Outs become ins. */
ac2adee5
AC
944 int realnum;
945 frame_register (frame1, (regnum - O0_REGNUM + I0_REGNUM),
946 optimized, lval, addrp, &realnum, raw_buffer);
c906108c
SS
947 return;
948 }
949 }
950 if (addr != 0)
951 break;
11c02a10 952 frame1 = get_next_frame (frame1);
c906108c
SS
953 }
954 if (addr != 0)
955 {
956 if (lval != NULL)
957 *lval = lval_memory;
958 if (regnum == SP_REGNUM)
959 {
960 if (raw_buffer != NULL)
961 {
962 /* Put it back in target format. */
963 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), addr);
964 }
965 if (addrp != NULL)
966 *addrp = 0;
967 return;
968 }
969 if (raw_buffer != NULL)
970 read_memory (addr, raw_buffer, REGISTER_RAW_SIZE (regnum));
971 }
972 else
973 {
974 if (lval != NULL)
975 *lval = lval_register;
976 addr = REGISTER_BYTE (regnum);
977 if (raw_buffer != NULL)
4caf0990 978 deprecated_read_register_gen (regnum, raw_buffer);
c906108c
SS
979 }
980 if (addrp != NULL)
981 *addrp = addr;
982}
983
984/* Push an empty stack frame, and record in it the current PC, regs, etc.
985
986 We save the non-windowed registers and the ins. The locals and outs
987 are new; they don't need to be saved. The i's and l's of
988 the last frame were already saved on the stack. */
989
990/* Definitely see tm-sparc.h for more doc of the frame format here. */
991
c906108c 992/* See tm-sparc.h for how this is calculated. */
5af923b0 993
c906108c 994#define DUMMY_STACK_REG_BUF_SIZE \
60054393 995 (((8+8+8) * SPARC_INTREG_SIZE) + FP_REGISTER_BYTES)
5af923b0
MS
996#define DUMMY_STACK_SIZE \
997 (DUMMY_STACK_REG_BUF_SIZE + DUMMY_REG_SAVE_OFFSET)
c906108c
SS
998
999void
fba45db2 1000sparc_push_dummy_frame (void)
c906108c
SS
1001{
1002 CORE_ADDR sp, old_sp;
5af923b0
MS
1003 char *register_temp;
1004
1005 register_temp = alloca (DUMMY_STACK_SIZE);
c906108c
SS
1006
1007 old_sp = sp = read_sp ();
1008
5af923b0
MS
1009 if (GDB_TARGET_IS_SPARC64)
1010 {
1011 /* PC, NPC, CCR, FSR, FPRS, Y, ASI */
73937e03
AC
1012 deprecated_read_register_bytes (REGISTER_BYTE (PC_REGNUM),
1013 &register_temp[0],
1014 REGISTER_RAW_SIZE (PC_REGNUM) * 7);
1015 deprecated_read_register_bytes (REGISTER_BYTE (PSTATE_REGNUM),
1016 &register_temp[7 * SPARC_INTREG_SIZE],
1017 REGISTER_RAW_SIZE (PSTATE_REGNUM));
5af923b0
MS
1018 /* FIXME: not sure what needs to be saved here. */
1019 }
1020 else
1021 {
1022 /* Y, PS, WIM, TBR, PC, NPC, FPS, CPS regs */
73937e03
AC
1023 deprecated_read_register_bytes (REGISTER_BYTE (Y_REGNUM),
1024 &register_temp[0],
1025 REGISTER_RAW_SIZE (Y_REGNUM) * 8);
5af923b0 1026 }
c906108c 1027
73937e03
AC
1028 deprecated_read_register_bytes (REGISTER_BYTE (O0_REGNUM),
1029 &register_temp[8 * SPARC_INTREG_SIZE],
1030 SPARC_INTREG_SIZE * 8);
c906108c 1031
73937e03
AC
1032 deprecated_read_register_bytes (REGISTER_BYTE (G0_REGNUM),
1033 &register_temp[16 * SPARC_INTREG_SIZE],
1034 SPARC_INTREG_SIZE * 8);
c906108c 1035
5af923b0 1036 if (SPARC_HAS_FPU)
73937e03
AC
1037 deprecated_read_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1038 &register_temp[24 * SPARC_INTREG_SIZE],
1039 FP_REGISTER_BYTES);
c906108c
SS
1040
1041 sp -= DUMMY_STACK_SIZE;
1042
1043 write_sp (sp);
1044
1045 write_memory (sp + DUMMY_REG_SAVE_OFFSET, &register_temp[0],
1046 DUMMY_STACK_REG_BUF_SIZE);
1047
1048 if (strcmp (target_shortname, "sim") != 0)
1049 {
2757dd86
AC
1050 /* NOTE: cagney/2002-04-04: The code below originally contained
1051 GDB's _only_ call to write_fp(). That call was eliminated by
1052 inlining the corresponding code. For the 64 bit case, the
1053 old function (sparc64_write_fp) did the below although I'm
1054 not clear why. The same goes for why this is only done when
1055 the underlying target is a simulator. */
f32e7a74 1056 if (GDB_TARGET_IS_SPARC64)
2757dd86
AC
1057 {
1058 /* Target is a 64 bit SPARC. */
1059 CORE_ADDR oldfp = read_register (FP_REGNUM);
1060 if (oldfp & 1)
1061 write_register (FP_REGNUM, old_sp - 2047);
1062 else
1063 write_register (FP_REGNUM, old_sp);
1064 }
1065 else
1066 {
1067 /* Target is a 32 bit SPARC. */
1068 write_register (FP_REGNUM, old_sp);
1069 }
c906108c 1070 /* Set return address register for the call dummy to the current PC. */
c5aa993b 1071 write_register (I7_REGNUM, read_pc () - 8);
c906108c
SS
1072 }
1073 else
1074 {
1075 /* The call dummy will write this value to FP before executing
1076 the 'save'. This ensures that register window flushes work
c5aa993b
JM
1077 correctly in the simulator. */
1078 write_register (G0_REGNUM + 1, read_register (FP_REGNUM));
1079
c906108c
SS
1080 /* The call dummy will write this value to FP after executing
1081 the 'save'. */
c5aa993b
JM
1082 write_register (G0_REGNUM + 2, old_sp);
1083
c906108c 1084 /* The call dummy will write this value to the return address (%i7) after
c5aa993b
JM
1085 executing the 'save'. */
1086 write_register (G0_REGNUM + 3, read_pc () - 8);
1087
c906108c 1088 /* Set the FP that the call dummy will be using after the 'save'.
c5aa993b 1089 This makes backtraces from an inferior function call work properly. */
c906108c
SS
1090 write_register (FP_REGNUM, old_sp);
1091 }
1092}
1093
1094/* sparc_frame_find_saved_regs (). This function is here only because
1095 pop_frame uses it. Note there is an interesting corner case which
1096 I think few ports of GDB get right--if you are popping a frame
1097 which does not save some register that *is* saved by a more inner
1098 frame (such a frame will never be a dummy frame because dummy
ac2adee5
AC
1099 frames save all registers).
1100
1101 NOTE: cagney/2003-03-12: Since pop_frame has been rewritten to use
1102 frame_unwind_register() the need for this function is questionable.
c906108c 1103
5af923b0 1104 Stores, into an array of CORE_ADDR,
c906108c
SS
1105 the addresses of the saved registers of frame described by FRAME_INFO.
1106 This includes special registers such as pc and fp saved in special
1107 ways in the stack frame. sp is even more special:
1108 the address we return for it IS the sp for the next frame.
1109
1110 Note that on register window machines, we are currently making the
1111 assumption that window registers are being saved somewhere in the
1112 frame in which they are being used. If they are stored in an
1113 inferior frame, find_saved_register will break.
1114
1115 On the Sun 4, the only time all registers are saved is when
1116 a dummy frame is involved. Otherwise, the only saved registers
1117 are the LOCAL and IN registers which are saved as a result
1118 of the "save/restore" opcodes. This condition is determined
1119 by address rather than by value.
1120
1121 The "pc" is not stored in a frame on the SPARC. (What is stored
1122 is a return address minus 8.) sparc_pop_frame knows how to
1123 deal with that. Other routines might or might not.
1124
1125 See tm-sparc.h (PUSH_DUMMY_FRAME and friends) for CRITICAL information
1126 about how this works. */
1127
5af923b0 1128static void sparc_frame_find_saved_regs (struct frame_info *, CORE_ADDR *);
c906108c
SS
1129
1130static void
fba45db2 1131sparc_frame_find_saved_regs (struct frame_info *fi, CORE_ADDR *saved_regs_addr)
c906108c
SS
1132{
1133 register int regnum;
c193f6ac 1134 CORE_ADDR frame_addr = get_frame_base (fi);
c906108c
SS
1135
1136 if (!fi)
8e65ff28
AC
1137 internal_error (__FILE__, __LINE__,
1138 "Bad frame info struct in FRAME_FIND_SAVED_REGS");
c906108c 1139
5af923b0 1140 memset (saved_regs_addr, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 1141
da50a4b7
AC
1142 if (get_frame_pc (fi) >= (get_frame_extra_info (fi)->bottom
1143 ? get_frame_extra_info (fi)->bottom
1144 : read_sp ())
50abf9e5 1145 && get_frame_pc (fi) <= get_frame_base (fi))
c906108c
SS
1146 {
1147 /* Dummy frame. All but the window regs are in there somewhere. */
c5aa993b 1148 for (regnum = G1_REGNUM; regnum < G1_REGNUM + 7; regnum++)
5af923b0 1149 saved_regs_addr[regnum] =
c906108c 1150 frame_addr + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1151 - DUMMY_STACK_REG_BUF_SIZE + 16 * SPARC_INTREG_SIZE;
5af923b0 1152
c5aa993b 1153 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1154 saved_regs_addr[regnum] =
c906108c 1155 frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1156 - DUMMY_STACK_REG_BUF_SIZE + 8 * SPARC_INTREG_SIZE;
60054393 1157
5af923b0
MS
1158 if (SPARC_HAS_FPU)
1159 for (regnum = FP0_REGNUM; regnum < FP_MAX_REGNUM; regnum++)
1160 saved_regs_addr[regnum] = frame_addr + (regnum - FP0_REGNUM) * 4
1161 - DUMMY_STACK_REG_BUF_SIZE + 24 * SPARC_INTREG_SIZE;
1162
1163 if (GDB_TARGET_IS_SPARC64)
c906108c 1164 {
5af923b0
MS
1165 for (regnum = PC_REGNUM; regnum < PC_REGNUM + 7; regnum++)
1166 {
1167 saved_regs_addr[regnum] =
1168 frame_addr + (regnum - PC_REGNUM) * SPARC_INTREG_SIZE
1169 - DUMMY_STACK_REG_BUF_SIZE;
1170 }
1171 saved_regs_addr[PSTATE_REGNUM] =
1172 frame_addr + 8 * SPARC_INTREG_SIZE - DUMMY_STACK_REG_BUF_SIZE;
c906108c 1173 }
5af923b0
MS
1174 else
1175 for (regnum = Y_REGNUM; regnum < NUM_REGS; regnum++)
1176 saved_regs_addr[regnum] =
1177 frame_addr + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
1178 - DUMMY_STACK_REG_BUF_SIZE;
1179
da50a4b7
AC
1180 frame_addr = (get_frame_extra_info (fi)->bottom
1181 ? get_frame_extra_info (fi)->bottom
1182 : read_sp ());
c906108c 1183 }
da50a4b7 1184 else if (get_frame_extra_info (fi)->flat)
c906108c
SS
1185 {
1186 CORE_ADDR func_start;
50abf9e5 1187 find_pc_partial_function (get_frame_pc (fi), NULL, &func_start, NULL);
c906108c
SS
1188 examine_prologue (func_start, 0, fi, saved_regs_addr);
1189
1190 /* Flat register window frame. */
da50a4b7
AC
1191 saved_regs_addr[RP_REGNUM] = get_frame_extra_info (fi)->pc_addr;
1192 saved_regs_addr[I7_REGNUM] = get_frame_extra_info (fi)->fp_addr;
c906108c
SS
1193 }
1194 else
1195 {
1196 /* Normal frame. Just Local and In registers */
da50a4b7
AC
1197 frame_addr = (get_frame_extra_info (fi)->bottom
1198 ? get_frame_extra_info (fi)->bottom
1199 : read_sp ());
c5aa993b 1200 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; regnum++)
5af923b0 1201 saved_regs_addr[regnum] =
c906108c
SS
1202 (frame_addr + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
1203 + FRAME_SAVED_L0);
c5aa993b 1204 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1205 saved_regs_addr[regnum] =
c906108c
SS
1206 (frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
1207 + FRAME_SAVED_I0);
1208 }
11c02a10 1209 if (get_next_frame (fi))
c906108c 1210 {
da50a4b7 1211 if (get_frame_extra_info (fi)->flat)
c906108c 1212 {
da50a4b7 1213 saved_regs_addr[O7_REGNUM] = get_frame_extra_info (fi)->pc_addr;
c906108c
SS
1214 }
1215 else
1216 {
1217 /* Pull off either the next frame pointer or the stack pointer */
1218 CORE_ADDR next_next_frame_addr =
da50a4b7
AC
1219 (get_frame_extra_info (get_next_frame (fi))->bottom
1220 ? get_frame_extra_info (get_next_frame (fi))->bottom
1221 : read_sp ());
c5aa993b 1222 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 8; regnum++)
5af923b0 1223 saved_regs_addr[regnum] =
c906108c
SS
1224 (next_next_frame_addr
1225 + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
1226 + FRAME_SAVED_I0);
1227 }
1228 }
1229 /* Otherwise, whatever we would get from ptrace(GETREGS) is accurate */
1230 /* FIXME -- should this adjust for the sparc64 offset? */
c193f6ac 1231 saved_regs_addr[SP_REGNUM] = get_frame_base (fi);
c906108c
SS
1232}
1233
1234/* Discard from the stack the innermost frame, restoring all saved registers.
1235
95486978
AC
1236 Note that the values stored in fsr by
1237 deprecated_get_frame_saved_regs are *in the context of the called
1238 frame*. What this means is that the i regs of fsr must be restored
1239 into the o regs of the (calling) frame that we pop into. We don't
1240 care about the output regs of the calling frame, since unless it's
1241 a dummy frame, it won't have any output regs in it.
c906108c
SS
1242
1243 We never have to bother with %l (local) regs, since the called routine's
1244 locals get tossed, and the calling routine's locals are already saved
1245 on its stack. */
1246
1247/* Definitely see tm-sparc.h for more doc of the frame format here. */
1248
1249void
fba45db2 1250sparc_pop_frame (void)
c906108c
SS
1251{
1252 register struct frame_info *frame = get_current_frame ();
1253 register CORE_ADDR pc;
5af923b0
MS
1254 CORE_ADDR *fsr;
1255 char *raw_buffer;
c906108c
SS
1256 int regnum;
1257
5af923b0
MS
1258 fsr = alloca (NUM_REGS * sizeof (CORE_ADDR));
1259 raw_buffer = alloca (REGISTER_BYTES);
1260 sparc_frame_find_saved_regs (frame, &fsr[0]);
1261 if (SPARC_HAS_FPU)
c906108c 1262 {
5af923b0 1263 if (fsr[FP0_REGNUM])
60054393 1264 {
5af923b0 1265 read_memory (fsr[FP0_REGNUM], raw_buffer, FP_REGISTER_BYTES);
73937e03
AC
1266 deprecated_write_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1267 raw_buffer, FP_REGISTER_BYTES);
60054393 1268 }
5af923b0 1269 if (!(GDB_TARGET_IS_SPARC64))
60054393 1270 {
5af923b0
MS
1271 if (fsr[FPS_REGNUM])
1272 {
1273 read_memory (fsr[FPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1274 deprecated_write_register_gen (FPS_REGNUM, raw_buffer);
5af923b0
MS
1275 }
1276 if (fsr[CPS_REGNUM])
1277 {
1278 read_memory (fsr[CPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1279 deprecated_write_register_gen (CPS_REGNUM, raw_buffer);
5af923b0 1280 }
60054393 1281 }
60054393 1282 }
5af923b0 1283 if (fsr[G1_REGNUM])
c906108c 1284 {
5af923b0 1285 read_memory (fsr[G1_REGNUM], raw_buffer, 7 * SPARC_INTREG_SIZE);
73937e03
AC
1286 deprecated_write_register_bytes (REGISTER_BYTE (G1_REGNUM), raw_buffer,
1287 7 * SPARC_INTREG_SIZE);
c906108c
SS
1288 }
1289
da50a4b7 1290 if (get_frame_extra_info (frame)->flat)
c906108c
SS
1291 {
1292 /* Each register might or might not have been saved, need to test
c5aa993b 1293 individually. */
c906108c 1294 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; ++regnum)
5af923b0
MS
1295 if (fsr[regnum])
1296 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1297 SPARC_INTREG_SIZE));
1298 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; ++regnum)
5af923b0
MS
1299 if (fsr[regnum])
1300 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1301 SPARC_INTREG_SIZE));
1302
1303 /* Handle all outs except stack pointer (o0-o5; o7). */
1304 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 6; ++regnum)
5af923b0
MS
1305 if (fsr[regnum])
1306 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c 1307 SPARC_INTREG_SIZE));
5af923b0 1308 if (fsr[O0_REGNUM + 7])
c906108c 1309 write_register (O0_REGNUM + 7,
5af923b0 1310 read_memory_integer (fsr[O0_REGNUM + 7],
c906108c
SS
1311 SPARC_INTREG_SIZE));
1312
1e2330ba 1313 write_sp (get_frame_base (frame));
c906108c 1314 }
5af923b0 1315 else if (fsr[I0_REGNUM])
c906108c
SS
1316 {
1317 CORE_ADDR sp;
1318
5af923b0
MS
1319 char *reg_temp;
1320
69cdf6a2 1321 reg_temp = alloca (SPARC_INTREG_SIZE * 16);
c906108c 1322
5af923b0 1323 read_memory (fsr[I0_REGNUM], raw_buffer, 8 * SPARC_INTREG_SIZE);
c906108c
SS
1324
1325 /* Get the ins and locals which we are about to restore. Just
c5aa993b
JM
1326 moving the stack pointer is all that is really needed, except
1327 store_inferior_registers is then going to write the ins and
1328 locals from the registers array, so we need to muck with the
1329 registers array. */
5af923b0
MS
1330 sp = fsr[SP_REGNUM];
1331
1332 if (GDB_TARGET_IS_SPARC64 && (sp & 1))
c906108c 1333 sp += 2047;
5af923b0 1334
c906108c
SS
1335 read_memory (sp, reg_temp, SPARC_INTREG_SIZE * 16);
1336
1337 /* Restore the out registers.
c5aa993b 1338 Among other things this writes the new stack pointer. */
73937e03
AC
1339 deprecated_write_register_bytes (REGISTER_BYTE (O0_REGNUM), raw_buffer,
1340 SPARC_INTREG_SIZE * 8);
c906108c 1341
73937e03
AC
1342 deprecated_write_register_bytes (REGISTER_BYTE (L0_REGNUM), reg_temp,
1343 SPARC_INTREG_SIZE * 16);
c906108c 1344 }
5af923b0
MS
1345
1346 if (!(GDB_TARGET_IS_SPARC64))
1347 if (fsr[PS_REGNUM])
1348 write_register (PS_REGNUM,
1349 read_memory_integer (fsr[PS_REGNUM],
1350 REGISTER_RAW_SIZE (PS_REGNUM)));
1351
1352 if (fsr[Y_REGNUM])
1353 write_register (Y_REGNUM,
1354 read_memory_integer (fsr[Y_REGNUM],
1355 REGISTER_RAW_SIZE (Y_REGNUM)));
1356 if (fsr[PC_REGNUM])
c906108c
SS
1357 {
1358 /* Explicitly specified PC (and maybe NPC) -- just restore them. */
5af923b0
MS
1359 write_register (PC_REGNUM,
1360 read_memory_integer (fsr[PC_REGNUM],
1361 REGISTER_RAW_SIZE (PC_REGNUM)));
1362 if (fsr[NPC_REGNUM])
c906108c 1363 write_register (NPC_REGNUM,
5af923b0
MS
1364 read_memory_integer (fsr[NPC_REGNUM],
1365 REGISTER_RAW_SIZE (NPC_REGNUM)));
c906108c 1366 }
da50a4b7 1367 else if (get_frame_extra_info (frame)->flat)
c906108c 1368 {
da50a4b7 1369 if (get_frame_extra_info (frame)->pc_addr)
c906108c 1370 pc = PC_ADJUST ((CORE_ADDR)
da50a4b7 1371 read_memory_integer (get_frame_extra_info (frame)->pc_addr,
c906108c
SS
1372 REGISTER_RAW_SIZE (PC_REGNUM)));
1373 else
1374 {
1375 /* I think this happens only in the innermost frame, if so then
1376 it is a complicated way of saying
1377 "pc = read_register (O7_REGNUM);". */
ac2adee5
AC
1378 ULONGEST tmp;
1379 frame_read_unsigned_register (frame, O7_REGNUM, &tmp);
1380 pc = PC_ADJUST (tmp);
c906108c
SS
1381 }
1382
c5aa993b 1383 write_register (PC_REGNUM, pc);
c906108c
SS
1384 write_register (NPC_REGNUM, pc + 4);
1385 }
5af923b0 1386 else if (fsr[I7_REGNUM])
c906108c
SS
1387 {
1388 /* Return address in %i7 -- adjust it, then restore PC and NPC from it */
5af923b0 1389 pc = PC_ADJUST ((CORE_ADDR) read_memory_integer (fsr[I7_REGNUM],
c906108c 1390 SPARC_INTREG_SIZE));
c5aa993b 1391 write_register (PC_REGNUM, pc);
c906108c
SS
1392 write_register (NPC_REGNUM, pc + 4);
1393 }
1394 flush_cached_frames ();
1395}
1396
1397/* On the Sun 4 under SunOS, the compile will leave a fake insn which
1398 encodes the structure size being returned. If we detect such
1399 a fake insn, step past it. */
1400
1401CORE_ADDR
fba45db2 1402sparc_pc_adjust (CORE_ADDR pc)
c906108c
SS
1403{
1404 unsigned long insn;
1405 char buf[4];
1406 int err;
1407
1408 err = target_read_memory (pc + 8, buf, 4);
1409 insn = extract_unsigned_integer (buf, 4);
1410 if ((err == 0) && (insn & 0xffc00000) == 0)
c5aa993b 1411 return pc + 12;
c906108c 1412 else
c5aa993b 1413 return pc + 8;
c906108c
SS
1414}
1415
1416/* If pc is in a shared library trampoline, return its target.
1417 The SunOs 4.x linker rewrites the jump table entries for PIC
1418 compiled modules in the main executable to bypass the dynamic linker
1419 with jumps of the form
c5aa993b
JM
1420 sethi %hi(addr),%g1
1421 jmp %g1+%lo(addr)
c906108c
SS
1422 and removes the corresponding jump table relocation entry in the
1423 dynamic relocations.
1424 find_solib_trampoline_target relies on the presence of the jump
1425 table relocation entry, so we have to detect these jump instructions
1426 by hand. */
1427
1428CORE_ADDR
fba45db2 1429sunos4_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1430{
1431 unsigned long insn1;
1432 char buf[4];
1433 int err;
1434
1435 err = target_read_memory (pc, buf, 4);
1436 insn1 = extract_unsigned_integer (buf, 4);
1437 if (err == 0 && (insn1 & 0xffc00000) == 0x03000000)
1438 {
1439 unsigned long insn2;
1440
1441 err = target_read_memory (pc + 4, buf, 4);
1442 insn2 = extract_unsigned_integer (buf, 4);
1443 if (err == 0 && (insn2 & 0xffffe000) == 0x81c06000)
1444 {
1445 CORE_ADDR target_pc = (insn1 & 0x3fffff) << 10;
1446 int delta = insn2 & 0x1fff;
1447
1448 /* Sign extend the displacement. */
1449 if (delta & 0x1000)
1450 delta |= ~0x1fff;
1451 return target_pc + delta;
1452 }
1453 }
1454 return find_solib_trampoline_target (pc);
1455}
1456\f
c5aa993b 1457#ifdef USE_PROC_FS /* Target dependent support for /proc */
9846de1b 1458/* *INDENT-OFF* */
c906108c
SS
1459/* The /proc interface divides the target machine's register set up into
1460 two different sets, the general register set (gregset) and the floating
1461 point register set (fpregset). For each set, there is an ioctl to get
1462 the current register set and another ioctl to set the current values.
1463
1464 The actual structure passed through the ioctl interface is, of course,
1465 naturally machine dependent, and is different for each set of registers.
1466 For the sparc for example, the general register set is typically defined
1467 by:
1468
1469 typedef int gregset_t[38];
1470
1471 #define R_G0 0
1472 ...
1473 #define R_TBR 37
1474
1475 and the floating point set by:
1476
1477 typedef struct prfpregset {
1478 union {
1479 u_long pr_regs[32];
1480 double pr_dregs[16];
1481 } pr_fr;
1482 void * pr_filler;
1483 u_long pr_fsr;
1484 u_char pr_qcnt;
1485 u_char pr_q_entrysize;
1486 u_char pr_en;
1487 u_long pr_q[64];
1488 } prfpregset_t;
1489
1490 These routines provide the packing and unpacking of gregset_t and
1491 fpregset_t formatted data.
1492
1493 */
9846de1b 1494/* *INDENT-ON* */
c906108c
SS
1495
1496/* Given a pointer to a general register set in /proc format (gregset_t *),
1497 unpack the register contents and supply them as gdb's idea of the current
1498 register values. */
1499
1500void
fba45db2 1501supply_gregset (gdb_gregset_t *gregsetp)
c906108c 1502{
5af923b0
MS
1503 prgreg_t *regp = (prgreg_t *) gregsetp;
1504 int regi, offset = 0;
1505
1506 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1507 then the gregset may contain 64-bit ints while supply_register
1508 is expecting 32-bit ints. Compensate. */
1509 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1510 offset = 4;
c906108c
SS
1511
1512 /* GDB register numbers for Gn, On, Ln, In all match /proc reg numbers. */
5af923b0 1513 /* FIXME MVS: assumes the order of the first 32 elements... */
c5aa993b 1514 for (regi = G0_REGNUM; regi <= I7_REGNUM; regi++)
c906108c 1515 {
5af923b0 1516 supply_register (regi, ((char *) (regp + regi)) + offset);
c906108c
SS
1517 }
1518
1519 /* These require a bit more care. */
5af923b0
MS
1520 supply_register (PC_REGNUM, ((char *) (regp + R_PC)) + offset);
1521 supply_register (NPC_REGNUM, ((char *) (regp + R_nPC)) + offset);
1522 supply_register (Y_REGNUM, ((char *) (regp + R_Y)) + offset);
1523
1524 if (GDB_TARGET_IS_SPARC64)
1525 {
1526#ifdef R_CCR
1527 supply_register (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1528#else
1529 supply_register (CCR_REGNUM, NULL);
1530#endif
1531#ifdef R_FPRS
1532 supply_register (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1533#else
1534 supply_register (FPRS_REGNUM, NULL);
1535#endif
1536#ifdef R_ASI
1537 supply_register (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1538#else
1539 supply_register (ASI_REGNUM, NULL);
1540#endif
1541 }
1542 else /* sparc32 */
1543 {
1544#ifdef R_PS
1545 supply_register (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1546#else
1547 supply_register (PS_REGNUM, NULL);
1548#endif
1549
1550 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1551 Steal R_ASI and R_FPRS, and hope for the best! */
1552
1553#if !defined (R_WIM) && defined (R_ASI)
1554#define R_WIM R_ASI
1555#endif
1556
1557#if !defined (R_TBR) && defined (R_FPRS)
1558#define R_TBR R_FPRS
1559#endif
1560
1561#if defined (R_WIM)
1562 supply_register (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1563#else
1564 supply_register (WIM_REGNUM, NULL);
1565#endif
1566
1567#if defined (R_TBR)
1568 supply_register (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1569#else
1570 supply_register (TBR_REGNUM, NULL);
1571#endif
1572 }
c906108c
SS
1573
1574 /* Fill inaccessible registers with zero. */
5af923b0
MS
1575 if (GDB_TARGET_IS_SPARC64)
1576 {
1577 /*
1578 * don't know how to get value of any of the following:
1579 */
1580 supply_register (VER_REGNUM, NULL);
1581 supply_register (TICK_REGNUM, NULL);
1582 supply_register (PIL_REGNUM, NULL);
1583 supply_register (PSTATE_REGNUM, NULL);
1584 supply_register (TSTATE_REGNUM, NULL);
1585 supply_register (TBA_REGNUM, NULL);
1586 supply_register (TL_REGNUM, NULL);
1587 supply_register (TT_REGNUM, NULL);
1588 supply_register (TPC_REGNUM, NULL);
1589 supply_register (TNPC_REGNUM, NULL);
1590 supply_register (WSTATE_REGNUM, NULL);
1591 supply_register (CWP_REGNUM, NULL);
1592 supply_register (CANSAVE_REGNUM, NULL);
1593 supply_register (CANRESTORE_REGNUM, NULL);
1594 supply_register (CLEANWIN_REGNUM, NULL);
1595 supply_register (OTHERWIN_REGNUM, NULL);
1596 supply_register (ASR16_REGNUM, NULL);
1597 supply_register (ASR17_REGNUM, NULL);
1598 supply_register (ASR18_REGNUM, NULL);
1599 supply_register (ASR19_REGNUM, NULL);
1600 supply_register (ASR20_REGNUM, NULL);
1601 supply_register (ASR21_REGNUM, NULL);
1602 supply_register (ASR22_REGNUM, NULL);
1603 supply_register (ASR23_REGNUM, NULL);
1604 supply_register (ASR24_REGNUM, NULL);
1605 supply_register (ASR25_REGNUM, NULL);
1606 supply_register (ASR26_REGNUM, NULL);
1607 supply_register (ASR27_REGNUM, NULL);
1608 supply_register (ASR28_REGNUM, NULL);
1609 supply_register (ASR29_REGNUM, NULL);
1610 supply_register (ASR30_REGNUM, NULL);
1611 supply_register (ASR31_REGNUM, NULL);
1612 supply_register (ICC_REGNUM, NULL);
1613 supply_register (XCC_REGNUM, NULL);
1614 }
1615 else
1616 {
1617 supply_register (CPS_REGNUM, NULL);
1618 }
c906108c
SS
1619}
1620
1621void
fba45db2 1622fill_gregset (gdb_gregset_t *gregsetp, int regno)
c906108c 1623{
5af923b0
MS
1624 prgreg_t *regp = (prgreg_t *) gregsetp;
1625 int regi, offset = 0;
1626
1627 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1628 then the gregset may contain 64-bit ints while supply_register
1629 is expecting 32-bit ints. Compensate. */
1630 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1631 offset = 4;
c906108c 1632
c5aa993b 1633 for (regi = 0; regi <= R_I7; regi++)
5af923b0 1634 if ((regno == -1) || (regno == regi))
4caf0990 1635 deprecated_read_register_gen (regi, (char *) (regp + regi) + offset);
5af923b0 1636
c906108c 1637 if ((regno == -1) || (regno == PC_REGNUM))
4caf0990 1638 deprecated_read_register_gen (PC_REGNUM, (char *) (regp + R_PC) + offset);
5af923b0 1639
c906108c 1640 if ((regno == -1) || (regno == NPC_REGNUM))
4caf0990 1641 deprecated_read_register_gen (NPC_REGNUM, (char *) (regp + R_nPC) + offset);
5af923b0
MS
1642
1643 if ((regno == -1) || (regno == Y_REGNUM))
4caf0990 1644 deprecated_read_register_gen (Y_REGNUM, (char *) (regp + R_Y) + offset);
5af923b0
MS
1645
1646 if (GDB_TARGET_IS_SPARC64)
c906108c 1647 {
5af923b0
MS
1648#ifdef R_CCR
1649 if (regno == -1 || regno == CCR_REGNUM)
4caf0990 1650 deprecated_read_register_gen (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
5af923b0
MS
1651#endif
1652#ifdef R_FPRS
1653 if (regno == -1 || regno == FPRS_REGNUM)
4caf0990 1654 deprecated_read_register_gen (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
5af923b0
MS
1655#endif
1656#ifdef R_ASI
1657 if (regno == -1 || regno == ASI_REGNUM)
4caf0990 1658 deprecated_read_register_gen (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
5af923b0 1659#endif
c906108c 1660 }
5af923b0 1661 else /* sparc32 */
c906108c 1662 {
5af923b0
MS
1663#ifdef R_PS
1664 if (regno == -1 || regno == PS_REGNUM)
4caf0990 1665 deprecated_read_register_gen (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
5af923b0
MS
1666#endif
1667
1668 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1669 Steal R_ASI and R_FPRS, and hope for the best! */
1670
1671#if !defined (R_WIM) && defined (R_ASI)
1672#define R_WIM R_ASI
1673#endif
1674
1675#if !defined (R_TBR) && defined (R_FPRS)
1676#define R_TBR R_FPRS
1677#endif
1678
1679#if defined (R_WIM)
1680 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1681 deprecated_read_register_gen (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
5af923b0
MS
1682#else
1683 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1684 deprecated_read_register_gen (WIM_REGNUM, NULL);
5af923b0
MS
1685#endif
1686
1687#if defined (R_TBR)
1688 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1689 deprecated_read_register_gen (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
5af923b0
MS
1690#else
1691 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1692 deprecated_read_register_gen (TBR_REGNUM, NULL);
5af923b0 1693#endif
c906108c
SS
1694 }
1695}
1696
c906108c 1697/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1698 (fpregset_t *), unpack the register contents and supply them as gdb's
1699 idea of the current floating point register values. */
c906108c 1700
c5aa993b 1701void
fba45db2 1702supply_fpregset (gdb_fpregset_t *fpregsetp)
c906108c
SS
1703{
1704 register int regi;
1705 char *from;
c5aa993b 1706
5af923b0 1707 if (!SPARC_HAS_FPU)
60054393
MS
1708 return;
1709
c5aa993b 1710 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c 1711 {
c5aa993b 1712 from = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1713 supply_register (regi, from);
1714 }
5af923b0
MS
1715
1716 if (GDB_TARGET_IS_SPARC64)
1717 {
1718 /*
1719 * don't know how to get value of the following.
1720 */
1721 supply_register (FSR_REGNUM, NULL); /* zero it out for now */
1722 supply_register (FCC0_REGNUM, NULL);
1723 supply_register (FCC1_REGNUM, NULL); /* don't know how to get value */
1724 supply_register (FCC2_REGNUM, NULL); /* don't know how to get value */
1725 supply_register (FCC3_REGNUM, NULL); /* don't know how to get value */
1726 }
1727 else
1728 {
1729 supply_register (FPS_REGNUM, (char *) &(fpregsetp->pr_fsr));
1730 }
c906108c
SS
1731}
1732
1733/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1734 (fpregset_t *), update the register specified by REGNO from gdb's idea
1735 of the current floating point register set. If REGNO is -1, update
1736 them all. */
5af923b0 1737/* This will probably need some changes for sparc64. */
c906108c
SS
1738
1739void
fba45db2 1740fill_fpregset (gdb_fpregset_t *fpregsetp, int regno)
c906108c
SS
1741{
1742 int regi;
1743 char *to;
1744 char *from;
1745
5af923b0 1746 if (!SPARC_HAS_FPU)
60054393
MS
1747 return;
1748
c5aa993b 1749 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c
SS
1750 {
1751 if ((regno == -1) || (regno == regi))
1752 {
524d7c18 1753 from = (char *) &deprecated_registers[REGISTER_BYTE (regi)];
c5aa993b 1754 to = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1755 memcpy (to, from, REGISTER_RAW_SIZE (regi));
1756 }
1757 }
5af923b0
MS
1758
1759 if (!(GDB_TARGET_IS_SPARC64)) /* FIXME: does Sparc64 have this register? */
1760 if ((regno == -1) || (regno == FPS_REGNUM))
1761 {
524d7c18 1762 from = (char *)&deprecated_registers[REGISTER_BYTE (FPS_REGNUM)];
5af923b0
MS
1763 to = (char *) &fpregsetp->pr_fsr;
1764 memcpy (to, from, REGISTER_RAW_SIZE (FPS_REGNUM));
1765 }
c906108c
SS
1766}
1767
c5aa993b 1768#endif /* USE_PROC_FS */
c906108c 1769
a48442a0
RE
1770/* Because of Multi-arch, GET_LONGJMP_TARGET is always defined. So test
1771 for a definition of JB_PC. */
1772#ifdef JB_PC
c906108c
SS
1773
1774/* Figure out where the longjmp will land. We expect that we have just entered
1775 longjmp and haven't yet setup the stack frame, so the args are still in the
1776 output regs. %o0 (O0_REGNUM) points at the jmp_buf structure from which we
1777 extract the pc (JB_PC) that we will land at. The pc is copied into ADDR.
1778 This routine returns true on success */
1779
1780int
fba45db2 1781get_longjmp_target (CORE_ADDR *pc)
c906108c
SS
1782{
1783 CORE_ADDR jb_addr;
1784#define LONGJMP_TARGET_SIZE 4
1785 char buf[LONGJMP_TARGET_SIZE];
1786
1787 jb_addr = read_register (O0_REGNUM);
1788
1789 if (target_read_memory (jb_addr + JB_PC * JB_ELEMENT_SIZE, buf,
1790 LONGJMP_TARGET_SIZE))
1791 return 0;
1792
1793 *pc = extract_address (buf, LONGJMP_TARGET_SIZE);
1794
1795 return 1;
1796}
1797#endif /* GET_LONGJMP_TARGET */
1798\f
1799#ifdef STATIC_TRANSFORM_NAME
1800/* SunPRO (3.0 at least), encodes the static variables. This is not
1801 related to C++ mangling, it is done for C too. */
1802
1803char *
fba45db2 1804sunpro_static_transform_name (char *name)
c906108c
SS
1805{
1806 char *p;
1807 if (name[0] == '$')
1808 {
1809 /* For file-local statics there will be a dollar sign, a bunch
c5aa993b
JM
1810 of junk (the contents of which match a string given in the
1811 N_OPT), a period and the name. For function-local statics
1812 there will be a bunch of junk (which seems to change the
1813 second character from 'A' to 'B'), a period, the name of the
1814 function, and the name. So just skip everything before the
1815 last period. */
c906108c
SS
1816 p = strrchr (name, '.');
1817 if (p != NULL)
1818 name = p + 1;
1819 }
1820 return name;
1821}
1822#endif /* STATIC_TRANSFORM_NAME */
1823\f
1824
1825/* Utilities for printing registers.
1826 Page numbers refer to the SPARC Architecture Manual. */
1827
5af923b0 1828static void dump_ccreg (char *, int);
c906108c
SS
1829
1830static void
fba45db2 1831dump_ccreg (char *reg, int val)
c906108c
SS
1832{
1833 /* page 41 */
1834 printf_unfiltered ("%s:%s,%s,%s,%s", reg,
c5aa993b
JM
1835 val & 8 ? "N" : "NN",
1836 val & 4 ? "Z" : "NZ",
1837 val & 2 ? "O" : "NO",
5af923b0 1838 val & 1 ? "C" : "NC");
c906108c
SS
1839}
1840
1841static char *
fba45db2 1842decode_asi (int val)
c906108c
SS
1843{
1844 /* page 72 */
1845 switch (val)
1846 {
c5aa993b
JM
1847 case 4:
1848 return "ASI_NUCLEUS";
1849 case 0x0c:
1850 return "ASI_NUCLEUS_LITTLE";
1851 case 0x10:
1852 return "ASI_AS_IF_USER_PRIMARY";
1853 case 0x11:
1854 return "ASI_AS_IF_USER_SECONDARY";
1855 case 0x18:
1856 return "ASI_AS_IF_USER_PRIMARY_LITTLE";
1857 case 0x19:
1858 return "ASI_AS_IF_USER_SECONDARY_LITTLE";
1859 case 0x80:
1860 return "ASI_PRIMARY";
1861 case 0x81:
1862 return "ASI_SECONDARY";
1863 case 0x82:
1864 return "ASI_PRIMARY_NOFAULT";
1865 case 0x83:
1866 return "ASI_SECONDARY_NOFAULT";
1867 case 0x88:
1868 return "ASI_PRIMARY_LITTLE";
1869 case 0x89:
1870 return "ASI_SECONDARY_LITTLE";
1871 case 0x8a:
1872 return "ASI_PRIMARY_NOFAULT_LITTLE";
1873 case 0x8b:
1874 return "ASI_SECONDARY_NOFAULT_LITTLE";
1875 default:
1876 return NULL;
c906108c
SS
1877 }
1878}
1879
867f3898 1880/* Pretty print various registers. */
c906108c
SS
1881/* FIXME: Would be nice if this did some fancy things for 32 bit sparc. */
1882
87647bb0 1883static void
fba45db2 1884sparc_print_register_hook (int regno)
c906108c
SS
1885{
1886 ULONGEST val;
1887
1888 /* Handle double/quad versions of lower 32 fp regs. */
1889 if (regno >= FP0_REGNUM && regno < FP0_REGNUM + 32
1890 && (regno & 1) == 0)
1891 {
1892 char value[16];
1893
6e7f8b9c
AC
1894 if (frame_register_read (deprecated_selected_frame, regno, value)
1895 && frame_register_read (deprecated_selected_frame, regno + 1, value + 4))
c906108c
SS
1896 {
1897 printf_unfiltered ("\t");
1898 print_floating (value, builtin_type_double, gdb_stdout);
1899 }
c5aa993b 1900#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1901 if ((regno & 3) == 0)
1902 {
6e7f8b9c
AC
1903 if (frame_register_read (deprecated_selected_frame, regno + 2, value + 8)
1904 && frame_register_read (deprecated_selected_frame, regno + 3, value + 12))
c906108c
SS
1905 {
1906 printf_unfiltered ("\t");
1907 print_floating (value, builtin_type_long_double, gdb_stdout);
1908 }
1909 }
1910#endif
1911 return;
1912 }
1913
c5aa993b 1914#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1915 /* Print upper fp regs as long double if appropriate. */
1916 if (regno >= FP0_REGNUM + 32 && regno < FP_MAX_REGNUM
c5aa993b
JM
1917 /* We test for even numbered regs and not a multiple of 4 because
1918 the upper fp regs are recorded as doubles. */
c906108c
SS
1919 && (regno & 1) == 0)
1920 {
1921 char value[16];
1922
6e7f8b9c
AC
1923 if (frame_register_read (deprecated_selected_frame, regno, value)
1924 && frame_register_read (deprecated_selected_frame, regno + 1, value + 8))
c906108c
SS
1925 {
1926 printf_unfiltered ("\t");
1927 print_floating (value, builtin_type_long_double, gdb_stdout);
1928 }
1929 return;
1930 }
1931#endif
1932
1933 /* FIXME: Some of these are priviledged registers.
1934 Not sure how they should be handled. */
1935
1936#define BITS(n, mask) ((int) (((val) >> (n)) & (mask)))
1937
1938 val = read_register (regno);
1939
1940 /* pages 40 - 60 */
5af923b0
MS
1941 if (GDB_TARGET_IS_SPARC64)
1942 switch (regno)
c906108c 1943 {
5af923b0
MS
1944 case CCR_REGNUM:
1945 printf_unfiltered ("\t");
1946 dump_ccreg ("xcc", val >> 4);
1947 printf_unfiltered (", ");
1948 dump_ccreg ("icc", val & 15);
c906108c 1949 break;
5af923b0
MS
1950 case FPRS_REGNUM:
1951 printf ("\tfef:%d, du:%d, dl:%d",
1952 BITS (2, 1), BITS (1, 1), BITS (0, 1));
c906108c 1953 break;
5af923b0
MS
1954 case FSR_REGNUM:
1955 {
1956 static char *fcc[4] =
1957 {"=", "<", ">", "?"};
1958 static char *rd[4] =
1959 {"N", "0", "+", "-"};
1960 /* Long, but I'd rather leave it as is and use a wide screen. */
1961 printf_filtered ("\t0:%s, 1:%s, 2:%s, 3:%s, rd:%s, tem:%d, ",
1962 fcc[BITS (10, 3)], fcc[BITS (32, 3)],
1963 fcc[BITS (34, 3)], fcc[BITS (36, 3)],
1964 rd[BITS (30, 3)], BITS (23, 31));
1965 printf_filtered ("ns:%d, ver:%d, ftt:%d, qne:%d, aexc:%d, cexc:%d",
1966 BITS (22, 1), BITS (17, 7), BITS (14, 7),
1967 BITS (13, 1), BITS (5, 31), BITS (0, 31));
1968 break;
1969 }
1970 case ASI_REGNUM:
1971 {
1972 char *asi = decode_asi (val);
1973 if (asi != NULL)
1974 printf ("\t%s", asi);
1975 break;
1976 }
1977 case VER_REGNUM:
1978 printf ("\tmanuf:%d, impl:%d, mask:%d, maxtl:%d, maxwin:%d",
1979 BITS (48, 0xffff), BITS (32, 0xffff),
1980 BITS (24, 0xff), BITS (8, 0xff), BITS (0, 31));
1981 break;
1982 case PSTATE_REGNUM:
1983 {
1984 static char *mm[4] =
1985 {"tso", "pso", "rso", "?"};
1986 printf_filtered ("\tcle:%d, tle:%d, mm:%s, red:%d, ",
1987 BITS (9, 1), BITS (8, 1),
1988 mm[BITS (6, 3)], BITS (5, 1));
1989 printf_filtered ("pef:%d, am:%d, priv:%d, ie:%d, ag:%d",
1990 BITS (4, 1), BITS (3, 1), BITS (2, 1),
1991 BITS (1, 1), BITS (0, 1));
1992 break;
1993 }
1994 case TSTATE_REGNUM:
1995 /* FIXME: print all 4? */
1996 break;
1997 case TT_REGNUM:
1998 /* FIXME: print all 4? */
1999 break;
2000 case TPC_REGNUM:
2001 /* FIXME: print all 4? */
2002 break;
2003 case TNPC_REGNUM:
2004 /* FIXME: print all 4? */
2005 break;
2006 case WSTATE_REGNUM:
2007 printf ("\tother:%d, normal:%d", BITS (3, 7), BITS (0, 7));
2008 break;
2009 case CWP_REGNUM:
2010 printf ("\t%d", BITS (0, 31));
2011 break;
2012 case CANSAVE_REGNUM:
2013 printf ("\t%-2d before spill", BITS (0, 31));
2014 break;
2015 case CANRESTORE_REGNUM:
2016 printf ("\t%-2d before fill", BITS (0, 31));
2017 break;
2018 case CLEANWIN_REGNUM:
2019 printf ("\t%-2d before clean", BITS (0, 31));
2020 break;
2021 case OTHERWIN_REGNUM:
2022 printf ("\t%d", BITS (0, 31));
c906108c
SS
2023 break;
2024 }
5af923b0
MS
2025 else /* Sparc32 */
2026 switch (regno)
c906108c 2027 {
5af923b0
MS
2028 case PS_REGNUM:
2029 printf ("\ticc:%c%c%c%c, pil:%d, s:%d, ps:%d, et:%d, cwp:%d",
2030 BITS (23, 1) ? 'N' : '-', BITS (22, 1) ? 'Z' : '-',
2031 BITS (21, 1) ? 'V' : '-', BITS (20, 1) ? 'C' : '-',
2032 BITS (8, 15), BITS (7, 1), BITS (6, 1), BITS (5, 1),
c906108c
SS
2033 BITS (0, 31));
2034 break;
5af923b0
MS
2035 case FPS_REGNUM:
2036 {
2037 static char *fcc[4] =
2038 {"=", "<", ">", "?"};
2039 static char *rd[4] =
2040 {"N", "0", "+", "-"};
2041 /* Long, but I'd rather leave it as is and use a wide screen. */
2042 printf ("\trd:%s, tem:%d, ns:%d, ver:%d, ftt:%d, qne:%d, "
2043 "fcc:%s, aexc:%d, cexc:%d",
2044 rd[BITS (30, 3)], BITS (23, 31), BITS (22, 1), BITS (17, 7),
2045 BITS (14, 7), BITS (13, 1), fcc[BITS (10, 3)], BITS (5, 31),
2046 BITS (0, 31));
2047 break;
2048 }
c906108c
SS
2049 }
2050
c906108c
SS
2051#undef BITS
2052}
87647bb0
AC
2053
2054static void
2055sparc_print_registers (struct gdbarch *gdbarch,
2056 struct ui_file *file,
2057 struct frame_info *frame,
2058 int regnum, int print_all,
2059 void (*print_register_hook) (int))
2060{
2061 int i;
2062 const int numregs = NUM_REGS + NUM_PSEUDO_REGS;
2063 char *raw_buffer = alloca (MAX_REGISTER_RAW_SIZE);
2064 char *virtual_buffer = alloca (MAX_REGISTER_VIRTUAL_SIZE);
2065
2066 for (i = 0; i < numregs; i++)
2067 {
2068 /* Decide between printing all regs, non-float / vector regs, or
2069 specific reg. */
2070 if (regnum == -1)
2071 {
2072 if (!print_all)
2073 {
2074 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2075 continue;
2076 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)))
2077 continue;
2078 }
2079 }
2080 else
2081 {
2082 if (i != regnum)
2083 continue;
2084 }
2085
2086 /* If the register name is empty, it is undefined for this
2087 processor, so don't display anything. */
2088 if (REGISTER_NAME (i) == NULL || *(REGISTER_NAME (i)) == '\0')
2089 continue;
2090
2091 fputs_filtered (REGISTER_NAME (i), file);
2092 print_spaces_filtered (15 - strlen (REGISTER_NAME (i)), file);
2093
2094 /* Get the data in raw format. */
2095 if (! frame_register_read (frame, i, raw_buffer))
2096 {
2097 fprintf_filtered (file, "*value not available*\n");
2098 continue;
2099 }
2100
2101 /* FIXME: cagney/2002-08-03: This code shouldn't be necessary.
2102 The function frame_register_read() should have returned the
2103 pre-cooked register so no conversion is necessary. */
2104 /* Convert raw data to virtual format if necessary. */
2105 if (REGISTER_CONVERTIBLE (i))
2106 {
2107 REGISTER_CONVERT_TO_VIRTUAL (i, REGISTER_VIRTUAL_TYPE (i),
2108 raw_buffer, virtual_buffer);
2109 }
2110 else
2111 {
2112 memcpy (virtual_buffer, raw_buffer,
2113 REGISTER_VIRTUAL_SIZE (i));
2114 }
2115
2116 /* If virtual format is floating, print it that way, and in raw
2117 hex. */
2118 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2119 {
2120 int j;
2121
2122 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2123 file, 0, 1, 0, Val_pretty_default);
2124
2125 fprintf_filtered (file, "\t(raw 0x");
2126 for (j = 0; j < REGISTER_RAW_SIZE (i); j++)
2127 {
2128 int idx;
2129 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
2130 idx = j;
2131 else
2132 idx = REGISTER_RAW_SIZE (i) - 1 - j;
2133 fprintf_filtered (file, "%02x", (unsigned char) raw_buffer[idx]);
2134 }
2135 fprintf_filtered (file, ")");
2136 }
2137 else
2138 {
2139 /* Print the register in hex. */
2140 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2141 file, 'x', 1, 0, Val_pretty_default);
2142 /* If not a vector register, print it also according to its
2143 natural format. */
2144 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)) == 0)
2145 {
2146 fprintf_filtered (file, "\t");
2147 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2148 file, 0, 1, 0, Val_pretty_default);
2149 }
2150 }
2151
2152 /* Some sparc specific info. */
2153 if (print_register_hook != NULL)
2154 print_register_hook (i);
2155
2156 fprintf_filtered (file, "\n");
2157 }
2158}
2159
2160static void
2161sparc_print_registers_info (struct gdbarch *gdbarch,
2162 struct ui_file *file,
2163 struct frame_info *frame,
2164 int regnum, int print_all)
2165{
2166 sparc_print_registers (gdbarch, file, frame, regnum, print_all,
2167 sparc_print_register_hook);
2168}
2169
2170void
2171sparc_do_registers_info (int regnum, int all)
2172{
6e7f8b9c 2173 sparc_print_registers_info (current_gdbarch, gdb_stdout, deprecated_selected_frame,
87647bb0
AC
2174 regnum, all);
2175}
2176
2177static void
2178sparclet_print_registers_info (struct gdbarch *gdbarch,
2179 struct ui_file *file,
2180 struct frame_info *frame,
2181 int regnum, int print_all)
2182{
2183 sparc_print_registers (gdbarch, file, frame, regnum, print_all, NULL);
2184}
2185
2186void
2187sparclet_do_registers_info (int regnum, int all)
2188{
6e7f8b9c
AC
2189 sparclet_print_registers_info (current_gdbarch, gdb_stdout,
2190 deprecated_selected_frame, regnum, all);
87647bb0
AC
2191}
2192
c906108c
SS
2193\f
2194int
fba45db2 2195gdb_print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
2196{
2197 /* It's necessary to override mach again because print_insn messes it up. */
96baa820 2198 info->mach = TARGET_ARCHITECTURE->mach;
c906108c
SS
2199 return print_insn_sparc (memaddr, info);
2200}
2201\f
2202/* The SPARC passes the arguments on the stack; arguments smaller
5af923b0
MS
2203 than an int are promoted to an int. The first 6 words worth of
2204 args are also passed in registers o0 - o5. */
c906108c
SS
2205
2206CORE_ADDR
ea7c478f 2207sparc32_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2208 int struct_return, CORE_ADDR struct_addr)
c906108c 2209{
5af923b0 2210 int i, j, oregnum;
c906108c
SS
2211 int accumulate_size = 0;
2212 struct sparc_arg
2213 {
2214 char *contents;
2215 int len;
2216 int offset;
2217 };
2218 struct sparc_arg *sparc_args =
5af923b0 2219 (struct sparc_arg *) alloca (nargs * sizeof (struct sparc_arg));
c906108c
SS
2220 struct sparc_arg *m_arg;
2221
2222 /* Promote arguments if necessary, and calculate their stack offsets
2223 and sizes. */
2224 for (i = 0, m_arg = sparc_args; i < nargs; i++, m_arg++)
2225 {
ea7c478f 2226 struct value *arg = args[i];
c906108c
SS
2227 struct type *arg_type = check_typedef (VALUE_TYPE (arg));
2228 /* Cast argument to long if necessary as the compiler does it too. */
2229 switch (TYPE_CODE (arg_type))
2230 {
2231 case TYPE_CODE_INT:
2232 case TYPE_CODE_BOOL:
2233 case TYPE_CODE_CHAR:
2234 case TYPE_CODE_RANGE:
2235 case TYPE_CODE_ENUM:
2236 if (TYPE_LENGTH (arg_type) < TYPE_LENGTH (builtin_type_long))
2237 {
2238 arg_type = builtin_type_long;
2239 arg = value_cast (arg_type, arg);
2240 }
2241 break;
2242 default:
2243 break;
2244 }
2245 m_arg->len = TYPE_LENGTH (arg_type);
2246 m_arg->offset = accumulate_size;
2247 accumulate_size = (accumulate_size + m_arg->len + 3) & ~3;
c5aa993b 2248 m_arg->contents = VALUE_CONTENTS (arg);
c906108c
SS
2249 }
2250
2251 /* Make room for the arguments on the stack. */
1bf6d5cc
AC
2252 accumulate_size += DEPRECATED_CALL_DUMMY_STACK_ADJUST;
2253 sp = ((sp - accumulate_size) & ~7) + DEPRECATED_CALL_DUMMY_STACK_ADJUST;
c906108c
SS
2254
2255 /* `Push' arguments on the stack. */
5af923b0
MS
2256 for (i = 0, oregnum = 0, m_arg = sparc_args;
2257 i < nargs;
2258 i++, m_arg++)
2259 {
2260 write_memory (sp + m_arg->offset, m_arg->contents, m_arg->len);
2261 for (j = 0;
2262 j < m_arg->len && oregnum < 6;
2263 j += SPARC_INTREG_SIZE, oregnum++)
4caf0990 2264 deprecated_write_register_gen (O0_REGNUM + oregnum, m_arg->contents + j);
5af923b0 2265 }
c906108c
SS
2266
2267 return sp;
2268}
2269
2270
2271/* Extract from an array REGBUF containing the (raw) register state
2272 a function return value of type TYPE, and copy that, in virtual format,
2273 into VALBUF. */
2274
2275void
fba45db2 2276sparc32_extract_return_value (struct type *type, char *regbuf, char *valbuf)
c906108c
SS
2277{
2278 int typelen = TYPE_LENGTH (type);
2279 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2280
2281 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
c5aa993b 2282 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2283 else
2284 memcpy (valbuf,
c5aa993b
JM
2285 &regbuf[O0_REGNUM * regsize +
2286 (typelen >= regsize
778eb05e 2287 || TARGET_BYTE_ORDER == BFD_ENDIAN_LITTLE ? 0
c5aa993b 2288 : regsize - typelen)],
c906108c
SS
2289 typelen);
2290}
2291
2292
2293/* Write into appropriate registers a function return value
2294 of type TYPE, given in virtual format. On SPARCs with FPUs,
2295 float values are returned in %f0 (and %f1). In all other cases,
2296 values are returned in register %o0. */
2297
2298void
fba45db2 2299sparc_store_return_value (struct type *type, char *valbuf)
c906108c
SS
2300{
2301 int regno;
5af923b0
MS
2302 char *buffer;
2303
902d0061 2304 buffer = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
2305
2306 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2307 /* Floating-point values are returned in the register pair */
2308 /* formed by %f0 and %f1 (doubles are, anyway). */
2309 regno = FP0_REGNUM;
2310 else
2311 /* Other values are returned in register %o0. */
2312 regno = O0_REGNUM;
2313
2314 /* Add leading zeros to the value. */
c5aa993b 2315 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (regno))
c906108c 2316 {
5af923b0 2317 memset (buffer, 0, REGISTER_RAW_SIZE (regno));
c5aa993b 2318 memcpy (buffer + REGISTER_RAW_SIZE (regno) - TYPE_LENGTH (type), valbuf,
c906108c 2319 TYPE_LENGTH (type));
4caf0990 2320 deprecated_write_register_gen (regno, buffer);
c906108c
SS
2321 }
2322 else
73937e03
AC
2323 deprecated_write_register_bytes (REGISTER_BYTE (regno), valbuf,
2324 TYPE_LENGTH (type));
c906108c
SS
2325}
2326
5af923b0
MS
2327extern void
2328sparclet_store_return_value (struct type *type, char *valbuf)
2329{
2330 /* Other values are returned in register %o0. */
73937e03
AC
2331 deprecated_write_register_bytes (REGISTER_BYTE (O0_REGNUM), valbuf,
2332 TYPE_LENGTH (type));
5af923b0
MS
2333}
2334
2335
4eb8c7fc
DM
2336#ifndef CALL_DUMMY_CALL_OFFSET
2337#define CALL_DUMMY_CALL_OFFSET \
2338 (gdbarch_tdep (current_gdbarch)->call_dummy_call_offset)
2339#endif /* CALL_DUMMY_CALL_OFFSET */
2340
c906108c
SS
2341/* Insert the function address into a call dummy instruction sequence
2342 stored at DUMMY.
2343
2344 For structs and unions, if the function was compiled with Sun cc,
2345 it expects 'unimp' after the call. But gcc doesn't use that
2346 (twisted) convention. So leave a nop there for gcc (FIX_CALL_DUMMY
2347 can assume it is operating on a pristine CALL_DUMMY, not one that
2348 has already been customized for a different function). */
2349
2350void
fba45db2
KB
2351sparc_fix_call_dummy (char *dummy, CORE_ADDR pc, CORE_ADDR fun,
2352 struct type *value_type, int using_gcc)
c906108c
SS
2353{
2354 int i;
2355
2356 /* Store the relative adddress of the target function into the
2357 'call' instruction. */
2358 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET, 4,
2359 (0x40000000
2360 | (((fun - (pc + CALL_DUMMY_CALL_OFFSET)) >> 2)
c5aa993b 2361 & 0x3fffffff)));
c906108c 2362
9e36d949
PS
2363 /* If the called function returns an aggregate value, fill in the UNIMP
2364 instruction containing the size of the returned aggregate return value,
2365 which follows the call instruction.
2366 For details see the SPARC Architecture Manual Version 8, Appendix D.3.
2367
2368 Adjust the call_dummy_breakpoint_offset for the bp_call_dummy breakpoint
2369 to the proper address in the call dummy, so that `finish' after a stop
2370 in a call dummy works.
2371 Tweeking current_gdbarch is not an optimal solution, but the call to
2372 sparc_fix_call_dummy is immediately followed by a call to run_stack_dummy,
2373 which is the only function where dummy_breakpoint_offset is actually
2374 used, if it is non-zero. */
2375 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
2376 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
2377 {
2378 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET + 8, 4,
2379 TYPE_LENGTH (value_type) & 0x1fff);
2380 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x30);
2381 }
2382 else
2383 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x2c);
c906108c 2384
5af923b0 2385 if (!(GDB_TARGET_IS_SPARC64))
c906108c 2386 {
5af923b0
MS
2387 /* If this is not a simulator target, change the first four
2388 instructions of the call dummy to NOPs. Those instructions
2389 include a 'save' instruction and are designed to work around
2390 problems with register window flushing in the simulator. */
2391
2392 if (strcmp (target_shortname, "sim") != 0)
2393 {
2394 for (i = 0; i < 4; i++)
2395 store_unsigned_integer (dummy + (i * 4), 4, 0x01000000);
2396 }
c906108c 2397 }
c906108c
SS
2398
2399 /* If this is a bi-endian target, GDB has written the call dummy
2400 in little-endian order. We must byte-swap it back to big-endian. */
2401 if (bi_endian)
2402 {
2403 for (i = 0; i < CALL_DUMMY_LENGTH; i += 4)
2404 {
c5aa993b
JM
2405 char tmp = dummy[i];
2406 dummy[i] = dummy[i + 3];
2407 dummy[i + 3] = tmp;
2408 tmp = dummy[i + 1];
2409 dummy[i + 1] = dummy[i + 2];
2410 dummy[i + 2] = tmp;
c906108c
SS
2411 }
2412 }
2413}
2414
2415
2416/* Set target byte order based on machine type. */
2417
2418static int
fba45db2 2419sparc_target_architecture_hook (const bfd_arch_info_type *ap)
c906108c
SS
2420{
2421 int i, j;
2422
2423 if (ap->mach == bfd_mach_sparc_sparclite_le)
2424 {
3fd3d7d2
AC
2425 target_byte_order = BFD_ENDIAN_LITTLE;
2426 bi_endian = 1;
c906108c
SS
2427 }
2428 else
2429 bi_endian = 0;
2430 return 1;
2431}
c906108c 2432\f
c5aa993b 2433
5af923b0
MS
2434/*
2435 * Module "constructor" function.
2436 */
2437
2438static struct gdbarch * sparc_gdbarch_init (struct gdbarch_info info,
2439 struct gdbarch_list *arches);
ef3cf062 2440static void sparc_dump_tdep (struct gdbarch *, struct ui_file *);
5af923b0 2441
c906108c 2442void
fba45db2 2443_initialize_sparc_tdep (void)
c906108c 2444{
5af923b0 2445 /* Hook us into the gdbarch mechanism. */
ef3cf062 2446 gdbarch_register (bfd_arch_sparc, sparc_gdbarch_init, sparc_dump_tdep);
5af923b0 2447
c906108c 2448 tm_print_insn = gdb_print_insn_sparc;
c5aa993b 2449 tm_print_insn_info.mach = TM_PRINT_INSN_MACH; /* Selects sparc/sparclite */
c906108c
SS
2450 target_architecture_hook = sparc_target_architecture_hook;
2451}
2452
5af923b0
MS
2453/* Compensate for stack bias. Note that we currently don't handle
2454 mixed 32/64 bit code. */
c906108c 2455
c906108c 2456CORE_ADDR
5af923b0 2457sparc64_read_sp (void)
c906108c
SS
2458{
2459 CORE_ADDR sp = read_register (SP_REGNUM);
2460
2461 if (sp & 1)
2462 sp += 2047;
2463 return sp;
2464}
2465
2466CORE_ADDR
5af923b0 2467sparc64_read_fp (void)
c906108c
SS
2468{
2469 CORE_ADDR fp = read_register (FP_REGNUM);
2470
2471 if (fp & 1)
2472 fp += 2047;
2473 return fp;
2474}
2475
2476void
fba45db2 2477sparc64_write_sp (CORE_ADDR val)
c906108c
SS
2478{
2479 CORE_ADDR oldsp = read_register (SP_REGNUM);
2480 if (oldsp & 1)
2481 write_register (SP_REGNUM, val - 2047);
2482 else
2483 write_register (SP_REGNUM, val);
2484}
2485
5af923b0
MS
2486/* The SPARC 64 ABI passes floating-point arguments in FP0 to FP31,
2487 and all other arguments in O0 to O5. They are also copied onto
2488 the stack in the correct places. Apparently (empirically),
2489 structs of less than 16 bytes are passed member-by-member in
2490 separate registers, but I am unable to figure out the algorithm.
2491 Some members go in floating point regs, but I don't know which.
2492
2493 FIXME: Handle small structs (less than 16 bytes containing floats).
2494
2495 The counting regimen for using both integer and FP registers
2496 for argument passing is rather odd -- a single counter is used
2497 for both; this means that if the arguments alternate between
2498 int and float, we will waste every other register of both types. */
c906108c
SS
2499
2500CORE_ADDR
ea7c478f 2501sparc64_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2502 int struct_return, CORE_ADDR struct_retaddr)
c906108c 2503{
5af923b0 2504 int i, j, register_counter = 0;
c906108c 2505 CORE_ADDR tempsp;
5af923b0
MS
2506 struct type *sparc_intreg_type =
2507 TYPE_LENGTH (builtin_type_long) == SPARC_INTREG_SIZE ?
2508 builtin_type_long : builtin_type_long_long;
c5aa993b 2509
5af923b0 2510 sp = (sp & ~(((unsigned long) SPARC_INTREG_SIZE) - 1UL));
c906108c
SS
2511
2512 /* Figure out how much space we'll need. */
5af923b0 2513 for (i = nargs - 1; i >= 0; i--)
c906108c 2514 {
5af923b0 2515 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2516 struct value *copyarg = args[i];
c906108c
SS
2517 int copylen = len;
2518
5af923b0 2519 if (copylen < SPARC_INTREG_SIZE)
c906108c 2520 {
5af923b0
MS
2521 copyarg = value_cast (sparc_intreg_type, copyarg);
2522 copylen = SPARC_INTREG_SIZE;
c5aa993b 2523 }
c906108c
SS
2524 sp -= copylen;
2525 }
2526
2527 /* Round down. */
2528 sp = sp & ~7;
2529 tempsp = sp;
2530
5af923b0
MS
2531 /* if STRUCT_RETURN, then first argument is the struct return location. */
2532 if (struct_return)
2533 write_register (O0_REGNUM + register_counter++, struct_retaddr);
2534
2535 /* Now write the arguments onto the stack, while writing FP
2536 arguments into the FP registers, and other arguments into the
2537 first six 'O' registers. */
2538
2539 for (i = 0; i < nargs; i++)
c906108c 2540 {
5af923b0 2541 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2542 struct value *copyarg = args[i];
5af923b0 2543 enum type_code typecode = TYPE_CODE (VALUE_TYPE (args[i]));
c906108c
SS
2544 int copylen = len;
2545
5af923b0
MS
2546 if (typecode == TYPE_CODE_INT ||
2547 typecode == TYPE_CODE_BOOL ||
2548 typecode == TYPE_CODE_CHAR ||
2549 typecode == TYPE_CODE_RANGE ||
2550 typecode == TYPE_CODE_ENUM)
2551 if (len < SPARC_INTREG_SIZE)
2552 {
2553 /* Small ints will all take up the size of one intreg on
2554 the stack. */
2555 copyarg = value_cast (sparc_intreg_type, copyarg);
2556 copylen = SPARC_INTREG_SIZE;
2557 }
2558
c906108c
SS
2559 write_memory (tempsp, VALUE_CONTENTS (copyarg), copylen);
2560 tempsp += copylen;
5af923b0
MS
2561
2562 /* Corner case: Structs consisting of a single float member are floats.
2563 * FIXME! I don't know about structs containing multiple floats!
2564 * Structs containing mixed floats and ints are even more weird.
2565 */
2566
2567
2568
2569 /* Separate float args from all other args. */
2570 if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c 2571 {
5af923b0
MS
2572 if (register_counter < 16)
2573 {
2574 /* This arg gets copied into a FP register. */
2575 int fpreg;
2576
2577 switch (len) {
2578 case 4: /* Single-precision (float) */
2579 fpreg = FP0_REGNUM + 2 * register_counter + 1;
2580 register_counter += 1;
2581 break;
2582 case 8: /* Double-precision (double) */
2583 fpreg = FP0_REGNUM + 2 * register_counter;
2584 register_counter += 1;
2585 break;
2586 case 16: /* Quad-precision (long double) */
2587 fpreg = FP0_REGNUM + 2 * register_counter;
2588 register_counter += 2;
2589 break;
93d56215
AC
2590 default:
2591 internal_error (__FILE__, __LINE__, "bad switch");
5af923b0 2592 }
73937e03
AC
2593 deprecated_write_register_bytes (REGISTER_BYTE (fpreg),
2594 VALUE_CONTENTS (args[i]),
2595 len);
5af923b0 2596 }
c906108c 2597 }
5af923b0
MS
2598 else /* all other args go into the first six 'o' registers */
2599 {
2600 for (j = 0;
2601 j < len && register_counter < 6;
2602 j += SPARC_INTREG_SIZE)
2603 {
2604 int oreg = O0_REGNUM + register_counter;
2605
4caf0990 2606 deprecated_write_register_gen (oreg, VALUE_CONTENTS (copyarg) + j);
5af923b0
MS
2607 register_counter += 1;
2608 }
2609 }
c906108c
SS
2610 }
2611 return sp;
2612}
2613
2614/* Values <= 32 bytes are returned in o0-o3 (floating-point values are
2615 returned in f0-f3). */
5af923b0 2616
c906108c 2617void
fba45db2
KB
2618sp64_extract_return_value (struct type *type, char *regbuf, char *valbuf,
2619 int bitoffset)
c906108c
SS
2620{
2621 int typelen = TYPE_LENGTH (type);
2622 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2623
2624 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2625 {
c5aa993b 2626 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2627 return;
2628 }
2629
2630 if (TYPE_CODE (type) != TYPE_CODE_STRUCT
2631 || (TYPE_LENGTH (type) > 32))
2632 {
2633 memcpy (valbuf,
c5aa993b 2634 &regbuf[O0_REGNUM * regsize +
c906108c
SS
2635 (typelen >= regsize ? 0 : regsize - typelen)],
2636 typelen);
2637 return;
2638 }
2639 else
2640 {
2641 char *o0 = &regbuf[O0_REGNUM * regsize];
2642 char *f0 = &regbuf[FP0_REGNUM * regsize];
2643 int x;
2644
2645 for (x = 0; x < TYPE_NFIELDS (type); x++)
2646 {
c5aa993b 2647 struct field *f = &TYPE_FIELDS (type)[x];
c906108c
SS
2648 /* FIXME: We may need to handle static fields here. */
2649 int whichreg = (f->loc.bitpos + bitoffset) / 32;
2650 int remainder = ((f->loc.bitpos + bitoffset) % 32) / 8;
2651 int where = (f->loc.bitpos + bitoffset) / 8;
2652 int size = TYPE_LENGTH (f->type);
2653 int typecode = TYPE_CODE (f->type);
2654
2655 if (typecode == TYPE_CODE_STRUCT)
2656 {
5af923b0
MS
2657 sp64_extract_return_value (f->type,
2658 regbuf,
2659 valbuf,
2660 bitoffset + f->loc.bitpos);
c906108c 2661 }
5af923b0 2662 else if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c
SS
2663 {
2664 memcpy (valbuf + where, &f0[whichreg * 4] + remainder, size);
2665 }
2666 else
2667 {
2668 memcpy (valbuf + where, &o0[whichreg * 4] + remainder, size);
2669 }
2670 }
2671 }
2672}
2acceee2 2673
5af923b0
MS
2674extern void
2675sparc64_extract_return_value (struct type *type, char *regbuf, char *valbuf)
2676{
2677 sp64_extract_return_value (type, regbuf, valbuf, 0);
2678}
2679
2680extern void
2681sparclet_extract_return_value (struct type *type,
2682 char *regbuf,
2683 char *valbuf)
2684{
2685 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) * 8;
2686 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (O0_REGNUM))
2687 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) - TYPE_LENGTH (type);
2688
2689 memcpy ((void *) valbuf, regbuf, TYPE_LENGTH (type));
2690}
2691
2692
2693extern CORE_ADDR
2694sparc32_stack_align (CORE_ADDR addr)
2695{
2696 return ((addr + 7) & -8);
2697}
2698
2699extern CORE_ADDR
2700sparc64_stack_align (CORE_ADDR addr)
2701{
2702 return ((addr + 15) & -16);
2703}
2704
2705extern void
2706sparc_print_extra_frame_info (struct frame_info *fi)
2707{
da50a4b7 2708 if (fi && get_frame_extra_info (fi) && get_frame_extra_info (fi)->flat)
5af923b0 2709 printf_filtered (" flat, pc saved at 0x%s, fp saved at 0x%s\n",
da50a4b7
AC
2710 paddr_nz (get_frame_extra_info (fi)->pc_addr),
2711 paddr_nz (get_frame_extra_info (fi)->fp_addr));
5af923b0
MS
2712}
2713
2714/* MULTI_ARCH support */
2715
fa88f677 2716static const char *
5af923b0
MS
2717sparc32_register_name (int regno)
2718{
2719 static char *register_names[] =
2720 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2721 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2722 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2723 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2724
2725 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2726 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2727 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2728 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2729
2730 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
2731 };
2732
2733 if (regno < 0 ||
2734 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2735 return NULL;
2736 else
2737 return register_names[regno];
2738}
2739
fa88f677 2740static const char *
5af923b0
MS
2741sparc64_register_name (int regno)
2742{
2743 static char *register_names[] =
2744 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2745 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2746 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2747 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2748
2749 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2750 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2751 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2752 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2753 "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
2754 "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
2755
2756 "pc", "npc", "ccr", "fsr", "fprs", "y", "asi", "ver",
2757 "tick", "pil", "pstate", "tstate", "tba", "tl", "tt", "tpc",
2758 "tnpc", "wstate", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
2759 "asr16", "asr17", "asr18", "asr19", "asr20", "asr21", "asr22", "asr23",
2760 "asr24", "asr25", "asr26", "asr27", "asr28", "asr29", "asr30", "asr31",
2761 /* These are here at the end to simplify removing them if we have to. */
2762 "icc", "xcc", "fcc0", "fcc1", "fcc2", "fcc3"
2763 };
2764
2765 if (regno < 0 ||
2766 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2767 return NULL;
2768 else
2769 return register_names[regno];
2770}
2771
fa88f677 2772static const char *
5af923b0
MS
2773sparclite_register_name (int regno)
2774{
2775 static char *register_names[] =
2776 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2777 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2778 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2779 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2780
2781 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2782 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2783 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2784 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2785
2786 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr",
2787 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr"
2788 };
2789
2790 if (regno < 0 ||
2791 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2792 return NULL;
2793 else
2794 return register_names[regno];
2795}
2796
fa88f677 2797static const char *
5af923b0
MS
2798sparclet_register_name (int regno)
2799{
2800 static char *register_names[] =
2801 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2802 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2803 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2804 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2805
2806 "", "", "", "", "", "", "", "", /* no floating point registers */
2807 "", "", "", "", "", "", "", "",
2808 "", "", "", "", "", "", "", "",
2809 "", "", "", "", "", "", "", "",
2810
2811 "y", "psr", "wim", "tbr", "pc", "npc", "", "", /* no FPSR or CPSR */
2812 "ccsr", "ccpr", "cccrcr", "ccor", "ccobr", "ccibr", "ccir", "",
2813
2814 /* ASR15 ASR19 (don't display them) */
2815 "asr1", "", "asr17", "asr18", "", "asr20", "asr21", "asr22"
2816 /* None of the rest get displayed */
2817#if 0
2818 "awr0", "awr1", "awr2", "awr3", "awr4", "awr5", "awr6", "awr7",
2819 "awr8", "awr9", "awr10", "awr11", "awr12", "awr13", "awr14", "awr15",
2820 "awr16", "awr17", "awr18", "awr19", "awr20", "awr21", "awr22", "awr23",
2821 "awr24", "awr25", "awr26", "awr27", "awr28", "awr29", "awr30", "awr31",
2822 "apsr"
2823#endif /* 0 */
2824 };
2825
2826 if (regno < 0 ||
2827 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2828 return NULL;
2829 else
2830 return register_names[regno];
2831}
2832
2833CORE_ADDR
2834sparc_push_return_address (CORE_ADDR pc_unused, CORE_ADDR sp)
2835{
2836 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2837 {
2838 /* The return PC of the dummy_frame is the former 'current' PC
2839 (where we were before we made the target function call).
2840 This is saved in %i7 by push_dummy_frame.
2841
2842 We will save the 'call dummy location' (ie. the address
2843 to which the target function will return) in %o7.
2844 This address will actually be the program's entry point.
2845 There will be a special call_dummy breakpoint there. */
2846
2847 write_register (O7_REGNUM,
2848 CALL_DUMMY_ADDRESS () - 8);
2849 }
2850
2851 return sp;
2852}
2853
2854/* Should call_function allocate stack space for a struct return? */
2855
2856static int
2857sparc64_use_struct_convention (int gcc_p, struct type *type)
2858{
2859 return (TYPE_LENGTH (type) > 32);
2860}
2861
2862/* Store the address of the place in which to copy the structure the
2863 subroutine will return. This is called from call_function_by_hand.
2864 The ultimate mystery is, tho, what is the value "16"?
2865
2866 MVS: That's the offset from where the sp is now, to where the
2867 subroutine is gonna expect to find the struct return address. */
2868
2869static void
2870sparc32_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2871{
2872 char *val;
2873 CORE_ADDR o7;
2874
2875 val = alloca (SPARC_INTREG_SIZE);
2876 store_unsigned_integer (val, SPARC_INTREG_SIZE, addr);
2877 write_memory (sp + (16 * SPARC_INTREG_SIZE), val, SPARC_INTREG_SIZE);
2878
2879 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2880 {
2881 /* Now adjust the value of the link register, which was previously
2882 stored by push_return_address. Functions that return structs are
2883 peculiar in that they return to link register + 12, rather than
2884 link register + 8. */
2885
2886 o7 = read_register (O7_REGNUM);
2887 write_register (O7_REGNUM, o7 - 4);
2888 }
2889}
2890
2891static void
2892sparc64_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2893{
2894 /* FIXME: V9 uses %o0 for this. */
2895 /* FIXME MVS: Only for small enough structs!!! */
2acceee2 2896
5af923b0
MS
2897 target_write_memory (sp + (16 * SPARC_INTREG_SIZE),
2898 (char *) &addr, SPARC_INTREG_SIZE);
2899#if 0
2900 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2901 {
2902 /* Now adjust the value of the link register, which was previously
2903 stored by push_return_address. Functions that return structs are
2904 peculiar in that they return to link register + 12, rather than
2905 link register + 8. */
2906
2907 write_register (O7_REGNUM, read_register (O7_REGNUM) - 4);
2908 }
c906108c 2909#endif
5af923b0
MS
2910}
2911
2912/* Default target data type for register REGNO. */
2913
2914static struct type *
2915sparc32_register_virtual_type (int regno)
2916{
2917 if (regno == PC_REGNUM ||
2918 regno == FP_REGNUM ||
2919 regno == SP_REGNUM)
2920 return builtin_type_unsigned_int;
2921 if (regno < 32)
2922 return builtin_type_int;
2923 if (regno < 64)
2924 return builtin_type_float;
2925 return builtin_type_int;
2926}
2927
2928static struct type *
2929sparc64_register_virtual_type (int regno)
2930{
2931 if (regno == PC_REGNUM ||
2932 regno == FP_REGNUM ||
2933 regno == SP_REGNUM)
2934 return builtin_type_unsigned_long_long;
2935 if (regno < 32)
2936 return builtin_type_long_long;
2937 if (regno < 64)
2938 return builtin_type_float;
2939 if (regno < 80)
2940 return builtin_type_double;
2941 return builtin_type_long_long;
2942}
2943
2944/* Number of bytes of storage in the actual machine representation for
2945 register REGNO. */
2946
2947static int
2948sparc32_register_size (int regno)
2949{
2950 return 4;
2951}
2952
2953static int
2954sparc64_register_size (int regno)
2955{
2956 return (regno < 32 ? 8 : regno < 64 ? 4 : 8);
2957}
2958
2959/* Index within the `registers' buffer of the first byte of the space
2960 for register REGNO. */
2961
2962static int
2963sparc32_register_byte (int regno)
2964{
2965 return (regno * 4);
2966}
2967
2968static int
2969sparc64_register_byte (int regno)
2970{
2971 if (regno < 32)
2972 return regno * 8;
2973 else if (regno < 64)
2974 return 32 * 8 + (regno - 32) * 4;
2975 else if (regno < 80)
2976 return 32 * 8 + 32 * 4 + (regno - 64) * 8;
2977 else
2978 return 64 * 8 + (regno - 80) * 8;
2979}
2980
5af923b0
MS
2981/* Immediately after a function call, return the saved pc.
2982 Can't go through the frames for this because on some machines
2983 the new frame is not set up until the new function executes
2984 some instructions. */
2985
2986static CORE_ADDR
2987sparc_saved_pc_after_call (struct frame_info *fi)
2988{
2989 return sparc_pc_adjust (read_register (RP_REGNUM));
2990}
2991
2992/* Convert registers between 'raw' and 'virtual' formats.
2993 They are the same on sparc, so there's nothing to do. */
2994
2995static void
2996sparc_convert_to_virtual (int regnum, struct type *type, char *from, char *to)
2997{ /* do nothing (should never be called) */
2998}
2999
3000static void
3001sparc_convert_to_raw (struct type *type, int regnum, char *from, char *to)
3002{ /* do nothing (should never be called) */
3003}
3004
3005/* Init saved regs: nothing to do, just a place-holder function. */
3006
3007static void
3008sparc_frame_init_saved_regs (struct frame_info *fi_ignored)
3009{ /* no-op */
3010}
3011
5af923b0
MS
3012/* gdbarch fix call dummy:
3013 All this function does is rearrange the arguments before calling
3014 sparc_fix_call_dummy (which does the real work). */
3015
3016static void
3017sparc_gdbarch_fix_call_dummy (char *dummy,
3018 CORE_ADDR pc,
3019 CORE_ADDR fun,
3020 int nargs,
3021 struct value **args,
3022 struct type *type,
3023 int gcc_p)
3024{
3025 if (CALL_DUMMY_LOCATION == ON_STACK)
3026 sparc_fix_call_dummy (dummy, pc, fun, type, gcc_p);
3027}
3028
5af923b0
MS
3029/* CALL_DUMMY_ADDRESS: fetch the breakpoint address for a call dummy. */
3030
3031static CORE_ADDR
3032sparc_call_dummy_address (void)
3033{
3034 return (CALL_DUMMY_START_OFFSET) + CALL_DUMMY_BREAKPOINT_OFFSET;
3035}
3036
3037/* Supply the Y register number to those that need it. */
3038
3039int
3040sparc_y_regnum (void)
3041{
3042 return gdbarch_tdep (current_gdbarch)->y_regnum;
3043}
3044
3045int
3046sparc_reg_struct_has_addr (int gcc_p, struct type *type)
3047{
3048 if (GDB_TARGET_IS_SPARC64)
3049 return (TYPE_LENGTH (type) > 32);
3050 else
3051 return (gcc_p != 1);
3052}
3053
3054int
3055sparc_intreg_size (void)
3056{
3057 return SPARC_INTREG_SIZE;
3058}
3059
3060static int
3061sparc_return_value_on_stack (struct type *type)
3062{
3063 if (TYPE_CODE (type) == TYPE_CODE_FLT &&
3064 TYPE_LENGTH (type) > 8)
3065 return 1;
3066 else
3067 return 0;
3068}
3069
3070/*
3071 * Gdbarch "constructor" function.
3072 */
3073
3074#define SPARC32_CALL_DUMMY_ON_STACK
3075
3076#define SPARC_SP_REGNUM 14
3077#define SPARC_FP_REGNUM 30
3078#define SPARC_FP0_REGNUM 32
3079#define SPARC32_NPC_REGNUM 69
3080#define SPARC32_PC_REGNUM 68
3081#define SPARC32_Y_REGNUM 64
3082#define SPARC64_PC_REGNUM 80
3083#define SPARC64_NPC_REGNUM 81
3084#define SPARC64_Y_REGNUM 85
3085
3086static struct gdbarch *
3087sparc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
3088{
3089 struct gdbarch *gdbarch;
3090 struct gdbarch_tdep *tdep;
3091
3092 static LONGEST call_dummy_32[] =
3093 { 0xbc100001, 0x9de38000, 0xbc100002, 0xbe100003,
3094 0xda03a058, 0xd803a054, 0xd603a050, 0xd403a04c,
3095 0xd203a048, 0x40000000, 0xd003a044, 0x01000000,
3096 0x91d02001, 0x01000000
3097 };
3098 static LONGEST call_dummy_64[] =
3099 { 0x9de3bec0fd3fa7f7LL, 0xf93fa7eff53fa7e7LL,
3100 0xf13fa7dfed3fa7d7LL, 0xe93fa7cfe53fa7c7LL,
3101 0xe13fa7bfdd3fa7b7LL, 0xd93fa7afd53fa7a7LL,
3102 0xd13fa79fcd3fa797LL, 0xc93fa78fc53fa787LL,
3103 0xc13fa77fcc3fa777LL, 0xc83fa76fc43fa767LL,
3104 0xc03fa75ffc3fa757LL, 0xf83fa74ff43fa747LL,
3105 0xf03fa73f01000000LL, 0x0100000001000000LL,
3106 0x0100000091580000LL, 0xd027a72b93500000LL,
3107 0xd027a72791480000LL, 0xd027a72391400000LL,
3108 0xd027a71fda5ba8a7LL, 0xd85ba89fd65ba897LL,
3109 0xd45ba88fd25ba887LL, 0x9fc02000d05ba87fLL,
3110 0x0100000091d02001LL, 0x0100000001000000LL
3111 };
3112 static LONGEST call_dummy_nil[] = {0};
3113
ef3cf062
JT
3114 /* Try to determine the OS ABI of the object we are loading. */
3115
4be87837
DJ
3116 if (info.abfd != NULL
3117 && info.osabi == GDB_OSABI_UNKNOWN)
ef3cf062 3118 {
4be87837
DJ
3119 /* If it's an ELF file, assume it's Solaris. */
3120 if (bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
3121 info.osabi = GDB_OSABI_SOLARIS;
ef3cf062
JT
3122 }
3123
5af923b0 3124 /* First see if there is already a gdbarch that can satisfy the request. */
4be87837
DJ
3125 arches = gdbarch_list_lookup_by_info (arches, &info);
3126 if (arches != NULL)
3127 return arches->gdbarch;
5af923b0
MS
3128
3129 /* None found: is the request for a sparc architecture? */
aca21d9a 3130 if (info.bfd_arch_info->arch != bfd_arch_sparc)
5af923b0
MS
3131 return NULL; /* No; then it's not for us. */
3132
3133 /* Yes: create a new gdbarch for the specified machine type. */
3134 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
3135 gdbarch = gdbarch_alloc (&info, tdep);
3136
3137 /* First set settings that are common for all sparc architectures. */
3138 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
3139 set_gdbarch_breakpoint_from_pc (gdbarch, memory_breakpoint_from_pc);
5af923b0
MS
3140 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
3141 set_gdbarch_call_dummy_p (gdbarch, 1);
5af923b0
MS
3142 set_gdbarch_decr_pc_after_break (gdbarch, 0);
3143 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
26e9b323 3144 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, sparc_extract_struct_value_address);
5af923b0
MS
3145 set_gdbarch_fix_call_dummy (gdbarch, sparc_gdbarch_fix_call_dummy);
3146 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3147 set_gdbarch_fp_regnum (gdbarch, SPARC_FP_REGNUM);
3148 set_gdbarch_fp0_regnum (gdbarch, SPARC_FP0_REGNUM);
618ce49f 3149 set_gdbarch_deprecated_frame_chain (gdbarch, sparc_frame_chain);
f30ee0bc 3150 set_gdbarch_deprecated_frame_init_saved_regs (gdbarch, sparc_frame_init_saved_regs);
5af923b0 3151 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
8bedc050 3152 set_gdbarch_deprecated_frame_saved_pc (gdbarch, sparc_frame_saved_pc);
5af923b0
MS
3153 set_gdbarch_frameless_function_invocation (gdbarch,
3154 frameless_look_for_prologue);
129c1cd6 3155 set_gdbarch_deprecated_get_saved_register (gdbarch, sparc_get_saved_register);
e9582e71 3156 set_gdbarch_deprecated_init_extra_frame_info (gdbarch, sparc_init_extra_frame_info);
5af923b0
MS
3157 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
3158 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3159 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
3160 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
a0ed5532
AC
3161 set_gdbarch_deprecated_max_register_raw_size (gdbarch, 8);
3162 set_gdbarch_deprecated_max_register_virtual_size (gdbarch, 8);
749b82f6 3163 set_gdbarch_deprecated_pop_frame (gdbarch, sparc_pop_frame);
5af923b0 3164 set_gdbarch_push_return_address (gdbarch, sparc_push_return_address);
f3824013 3165 set_gdbarch_deprecated_push_dummy_frame (gdbarch, sparc_push_dummy_frame);
5af923b0
MS
3166 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
3167 set_gdbarch_register_convert_to_raw (gdbarch, sparc_convert_to_raw);
3168 set_gdbarch_register_convert_to_virtual (gdbarch,
3169 sparc_convert_to_virtual);
3170 set_gdbarch_register_convertible (gdbarch,
3171 generic_register_convertible_not);
3172 set_gdbarch_reg_struct_has_addr (gdbarch, sparc_reg_struct_has_addr);
3173 set_gdbarch_return_value_on_stack (gdbarch, sparc_return_value_on_stack);
3174 set_gdbarch_saved_pc_after_call (gdbarch, sparc_saved_pc_after_call);
9319a2fe 3175 set_gdbarch_prologue_frameless_p (gdbarch, sparc_prologue_frameless_p);
5af923b0 3176 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
f510d44e 3177 set_gdbarch_skip_prologue (gdbarch, sparc_skip_prologue);
5af923b0 3178 set_gdbarch_sp_regnum (gdbarch, SPARC_SP_REGNUM);
07555a72 3179 set_gdbarch_deprecated_use_generic_dummy_frames (gdbarch, 0);
5af923b0
MS
3180 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
3181
3182 /*
3183 * Settings that depend only on 32/64 bit word size
3184 */
3185
3186 switch (info.bfd_arch_info->mach)
3187 {
3188 case bfd_mach_sparc:
3189 case bfd_mach_sparc_sparclet:
3190 case bfd_mach_sparc_sparclite:
3191 case bfd_mach_sparc_v8plus:
3192 case bfd_mach_sparc_v8plusa:
3193 case bfd_mach_sparc_sparclite_le:
3194 /* 32-bit machine types: */
3195
3196#ifdef SPARC32_CALL_DUMMY_ON_STACK
ae45cd16 3197 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_on_stack);
5af923b0
MS
3198 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3199 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0x30);
3200 set_gdbarch_call_dummy_length (gdbarch, 0x38);
7e57f5f4
AC
3201
3202 /* NOTE: cagney/2002-04-26: Based from info posted by Peter
3203 Schauer around Oct '99. Briefly, due to aspects of the SPARC
3204 ABI, it isn't possible to use ON_STACK with a strictly
3205 compliant compiler.
3206
3207 Peter Schauer writes ...
3208
3209 No, any call from GDB to a user function returning a
3210 struct/union will fail miserably. Try this:
3211
3212 *NOINDENT*
3213 struct x
3214 {
3215 int a[4];
3216 };
3217
3218 struct x gx;
3219
3220 struct x
3221 sret ()
3222 {
3223 return gx;
3224 }
3225
3226 main ()
3227 {
3228 int i;
3229 for (i = 0; i < 4; i++)
3230 gx.a[i] = i + 1;
3231 gx = sret ();
3232 }
3233 *INDENT*
3234
3235 Set a breakpoint at the gx = sret () statement, run to it and
3236 issue a `print sret()'. It will not succed with your
3237 approach, and I doubt that continuing the program will work
3238 as well.
3239
3240 For details of the ABI see the Sparc Architecture Manual. I
3241 have Version 8 (Prentice Hall ISBN 0-13-825001-4) and the
3242 calling conventions for functions returning aggregate values
3243 are explained in Appendix D.3. */
3244
5af923b0
MS
3245 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3246 set_gdbarch_call_dummy_words (gdbarch, call_dummy_32);
3247#else
ae45cd16 3248 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_at_entry_point);
5af923b0
MS
3249 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3250 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3251 set_gdbarch_call_dummy_length (gdbarch, 0);
5af923b0
MS
3252 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3253#endif
1bf6d5cc 3254 set_gdbarch_deprecated_call_dummy_stack_adjust (gdbarch, 68);
5af923b0
MS
3255 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3256 set_gdbarch_frame_args_skip (gdbarch, 68);
3257 set_gdbarch_function_start_offset (gdbarch, 0);
3258 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3259 set_gdbarch_npc_regnum (gdbarch, SPARC32_NPC_REGNUM);
3260 set_gdbarch_pc_regnum (gdbarch, SPARC32_PC_REGNUM);
3261 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3262 set_gdbarch_push_arguments (gdbarch, sparc32_push_arguments);
3263 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
3264 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
3265
3266 set_gdbarch_register_byte (gdbarch, sparc32_register_byte);
3267 set_gdbarch_register_raw_size (gdbarch, sparc32_register_size);
3268 set_gdbarch_register_size (gdbarch, 4);
3269 set_gdbarch_register_virtual_size (gdbarch, sparc32_register_size);
3270 set_gdbarch_register_virtual_type (gdbarch,
3271 sparc32_register_virtual_type);
3272#ifdef SPARC32_CALL_DUMMY_ON_STACK
3273 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_32));
3274#else
3275 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3276#endif
3277 set_gdbarch_stack_align (gdbarch, sparc32_stack_align);
4183d812 3278 set_gdbarch_deprecated_store_struct_return (gdbarch, sparc32_store_struct_return);
5af923b0
MS
3279 set_gdbarch_use_struct_convention (gdbarch,
3280 generic_use_struct_convention);
5af923b0
MS
3281 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
3282 tdep->y_regnum = SPARC32_Y_REGNUM;
3283 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 32;
3284 tdep->intreg_size = 4;
3285 tdep->reg_save_offset = 0x60;
3286 tdep->call_dummy_call_offset = 0x24;
3287 break;
3288
3289 case bfd_mach_sparc_v9:
3290 case bfd_mach_sparc_v9a:
3291 /* 64-bit machine types: */
3292 default: /* Any new machine type is likely to be 64-bit. */
3293
3294#ifdef SPARC64_CALL_DUMMY_ON_STACK
ae45cd16 3295 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_on_stack);
5af923b0
MS
3296 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3297 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 8 * 4);
3298 set_gdbarch_call_dummy_length (gdbarch, 192);
3299 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3300 set_gdbarch_call_dummy_start_offset (gdbarch, 148);
3301 set_gdbarch_call_dummy_words (gdbarch, call_dummy_64);
3302#else
ae45cd16 3303 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_at_entry_point);
5af923b0
MS
3304 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3305 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3306 set_gdbarch_call_dummy_length (gdbarch, 0);
5af923b0
MS
3307 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3308 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3309#endif
1bf6d5cc 3310 set_gdbarch_deprecated_call_dummy_stack_adjust (gdbarch, 128);
5af923b0
MS
3311 set_gdbarch_frame_args_skip (gdbarch, 136);
3312 set_gdbarch_function_start_offset (gdbarch, 0);
3313 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3314 set_gdbarch_npc_regnum (gdbarch, SPARC64_NPC_REGNUM);
3315 set_gdbarch_pc_regnum (gdbarch, SPARC64_PC_REGNUM);
3316 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3317 set_gdbarch_push_arguments (gdbarch, sparc64_push_arguments);
3318 /* NOTE different for at_entry */
3319 set_gdbarch_read_fp (gdbarch, sparc64_read_fp);
3320 set_gdbarch_read_sp (gdbarch, sparc64_read_sp);
3321 /* Some of the registers aren't 64 bits, but it's a lot simpler just
3322 to assume they all are (since most of them are). */
3323 set_gdbarch_register_byte (gdbarch, sparc64_register_byte);
3324 set_gdbarch_register_raw_size (gdbarch, sparc64_register_size);
3325 set_gdbarch_register_size (gdbarch, 8);
3326 set_gdbarch_register_virtual_size (gdbarch, sparc64_register_size);
3327 set_gdbarch_register_virtual_type (gdbarch,
3328 sparc64_register_virtual_type);
3329#ifdef SPARC64_CALL_DUMMY_ON_STACK
3330 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_64));
3331#else
3332 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3333#endif
3334 set_gdbarch_stack_align (gdbarch, sparc64_stack_align);
4183d812 3335 set_gdbarch_deprecated_store_struct_return (gdbarch, sparc64_store_struct_return);
5af923b0
MS
3336 set_gdbarch_use_struct_convention (gdbarch,
3337 sparc64_use_struct_convention);
5af923b0
MS
3338 set_gdbarch_write_sp (gdbarch, sparc64_write_sp);
3339 tdep->y_regnum = SPARC64_Y_REGNUM;
3340 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 48;
3341 tdep->intreg_size = 8;
3342 tdep->reg_save_offset = 0x90;
3343 tdep->call_dummy_call_offset = 148 + 4 * 5;
3344 break;
3345 }
3346
3347 /*
3348 * Settings that vary per-architecture:
3349 */
3350
3351 switch (info.bfd_arch_info->mach)
3352 {
3353 case bfd_mach_sparc:
26e9b323 3354 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3355 set_gdbarch_num_regs (gdbarch, 72);
3356 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3357 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3358 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3359 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3360 tdep->fp_register_bytes = 32 * 4;
3361 tdep->print_insn_mach = bfd_mach_sparc;
3362 break;
3363 case bfd_mach_sparc_sparclet:
26e9b323 3364 set_gdbarch_deprecated_extract_return_value (gdbarch, sparclet_extract_return_value);
5af923b0
MS
3365 set_gdbarch_num_regs (gdbarch, 32 + 32 + 8 + 8 + 8);
3366 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4 + 8*4);
3367 set_gdbarch_register_name (gdbarch, sparclet_register_name);
ebba8386 3368 set_gdbarch_deprecated_store_return_value (gdbarch, sparclet_store_return_value);
5af923b0
MS
3369 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3370 tdep->fp_register_bytes = 0;
3371 tdep->print_insn_mach = bfd_mach_sparc_sparclet;
3372 break;
3373 case bfd_mach_sparc_sparclite:
26e9b323 3374 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3375 set_gdbarch_num_regs (gdbarch, 80);
3376 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3377 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3378 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3379 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3380 tdep->fp_register_bytes = 0;
3381 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3382 break;
3383 case bfd_mach_sparc_v8plus:
26e9b323 3384 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3385 set_gdbarch_num_regs (gdbarch, 72);
3386 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3387 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3388 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3389 tdep->print_insn_mach = bfd_mach_sparc;
3390 tdep->fp_register_bytes = 32 * 4;
3391 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3392 break;
3393 case bfd_mach_sparc_v8plusa:
26e9b323 3394 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3395 set_gdbarch_num_regs (gdbarch, 72);
3396 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3397 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3398 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3399 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3400 tdep->fp_register_bytes = 32 * 4;
3401 tdep->print_insn_mach = bfd_mach_sparc;
3402 break;
3403 case bfd_mach_sparc_sparclite_le:
26e9b323 3404 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3405 set_gdbarch_num_regs (gdbarch, 80);
3406 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3407 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3408 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3409 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3410 tdep->fp_register_bytes = 0;
3411 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3412 break;
3413 case bfd_mach_sparc_v9:
26e9b323 3414 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3415 set_gdbarch_num_regs (gdbarch, 125);
3416 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3417 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3418 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3419 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3420 tdep->fp_register_bytes = 64 * 4;
3421 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3422 break;
3423 case bfd_mach_sparc_v9a:
26e9b323 3424 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3425 set_gdbarch_num_regs (gdbarch, 125);
3426 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3427 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3428 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3429 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3430 tdep->fp_register_bytes = 64 * 4;
3431 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3432 break;
3433 }
3434
ef3cf062 3435 /* Hook in OS ABI-specific overrides, if they have been registered. */
4be87837 3436 gdbarch_init_osabi (info, gdbarch);
ef3cf062 3437
5af923b0
MS
3438 return gdbarch;
3439}
3440
ef3cf062
JT
3441static void
3442sparc_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
3443{
3444 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
3445
3446 if (tdep == NULL)
3447 return;
3448
4be87837
DJ
3449 fprintf_unfiltered (file, "sparc_dump_tdep: has_fpu = %d\n",
3450 tdep->has_fpu);
3451 fprintf_unfiltered (file, "sparc_dump_tdep: fp_register_bytes = %d\n",
3452 tdep->fp_register_bytes);
3453 fprintf_unfiltered (file, "sparc_dump_tdep: y_regnum = %d\n",
3454 tdep->y_regnum);
3455 fprintf_unfiltered (file, "sparc_dump_tdep: fp_max_regnum = %d\n",
3456 tdep->fp_max_regnum);
3457 fprintf_unfiltered (file, "sparc_dump_tdep: intreg_size = %d\n",
3458 tdep->intreg_size);
3459 fprintf_unfiltered (file, "sparc_dump_tdep: reg_save_offset = %d\n",
3460 tdep->reg_save_offset);
3461 fprintf_unfiltered (file, "sparc_dump_tdep: call_dummy_call_offset = %d\n",
3462 tdep->call_dummy_call_offset);
3463 fprintf_unfiltered (file, "sparc_dump_tdep: print_insn_match = %d\n",
d995ff4b 3464 tdep->print_insn_mach);
ef3cf062 3465}