]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/xtensa-tdep.c
* alpha-tdep.c (alpha_register_type): Use builtin_type (gdbarch)
[thirdparty/binutils-gdb.git] / gdb / xtensa-tdep.c
CommitLineData
ca3bf3bd
DJ
1/* Target-dependent code for the Xtensa port of GDB, the GNU debugger.
2
9b254dd1 3 Copyright (C) 2003, 2005, 2006, 2007, 2008 Free Software Foundation, Inc.
ca3bf3bd
DJ
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
ca3bf3bd
DJ
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
ca3bf3bd
DJ
19
20#include "defs.h"
21#include "frame.h"
ee967b5f 22#include "solib-svr4.h"
ca3bf3bd
DJ
23#include "symtab.h"
24#include "symfile.h"
25#include "objfiles.h"
26#include "gdbtypes.h"
27#include "gdbcore.h"
28#include "value.h"
29#include "dis-asm.h"
30#include "inferior.h"
31#include "floatformat.h"
32#include "regcache.h"
33#include "reggroups.h"
34#include "regset.h"
35
36#include "dummy-frame.h"
37#include "elf/dwarf2.h"
38#include "dwarf2-frame.h"
39#include "dwarf2loc.h"
40#include "frame.h"
41#include "frame-base.h"
42#include "frame-unwind.h"
43
44#include "arch-utils.h"
45#include "gdbarch.h"
46#include "remote.h"
47#include "serial.h"
48
49#include "command.h"
50#include "gdbcmd.h"
51#include "gdb_assert.h"
52
bdb4c075 53#include "xtensa-isa.h"
ca3bf3bd 54#include "xtensa-tdep.h"
94a0e877 55#include "xtensa-config.h"
ca3bf3bd
DJ
56
57
58static int xtensa_debug_level = 0;
59
60#define DEBUGWARN(args...) \
61 if (xtensa_debug_level > 0) \
62 fprintf_unfiltered (gdb_stdlog, "(warn ) " args)
63
64#define DEBUGINFO(args...) \
65 if (xtensa_debug_level > 1) \
66 fprintf_unfiltered (gdb_stdlog, "(info ) " args)
67
68#define DEBUGTRACE(args...) \
69 if (xtensa_debug_level > 2) \
70 fprintf_unfiltered (gdb_stdlog, "(trace) " args)
71
72#define DEBUGVERB(args...) \
73 if (xtensa_debug_level > 3) \
74 fprintf_unfiltered (gdb_stdlog, "(verb ) " args)
75
76
77/* According to the ABI, the SP must be aligned to 16-byte boundaries. */
ca3bf3bd
DJ
78#define SP_ALIGNMENT 16
79
80
bdb4c075
MG
81/* On Windowed ABI, we use a6 through a11 for passing arguments
82 to a function called by GDB because CALL4 is used. */
bdb4c075
MG
83#define ARGS_NUM_REGS 6
84#define REGISTER_SIZE 4
ca3bf3bd 85
ca3bf3bd 86
bdb4c075
MG
87/* Extract the call size from the return address or PS register. */
88#define PS_CALLINC_SHIFT 16
89#define PS_CALLINC_MASK 0x00030000
90#define CALLINC(ps) (((ps) & PS_CALLINC_MASK) >> PS_CALLINC_SHIFT)
91#define WINSIZE(ra) (4 * (( (ra) >> 30) & 0x3))
ca3bf3bd 92
bdb4c075 93/* ABI-independent macros. */
91d8eb23
MD
94#define ARG_NOF(gdbarch) \
95 (gdbarch_tdep (gdbarch)->call_abi \
96 == CallAbiCall0Only ? C0_NARGS : (ARGS_NUM_REGS))
97#define ARG_1ST(gdbarch) \
98 (gdbarch_tdep (gdbarch)->call_abi == CallAbiCall0Only \
94a0e877 99 ? (gdbarch_tdep (gdbarch)->a0_base + C0_ARGS) \
91d8eb23 100 : (gdbarch_tdep (gdbarch)->a0_base + 6))
ca3bf3bd 101
ca3bf3bd
DJ
102/* XTENSA_IS_ENTRY tests whether the first byte of an instruction
103 indicates that the instruction is an ENTRY instruction. */
104
91d8eb23
MD
105#define XTENSA_IS_ENTRY(gdbarch, op1) \
106 ((gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG) \
4c6b5505 107 ? ((op1) == 0x6c) : ((op1) == 0x36))
ca3bf3bd 108
bdb4c075 109#define XTENSA_ENTRY_LENGTH 3
ca3bf3bd
DJ
110
111/* windowing_enabled() returns true, if windowing is enabled.
112 WOE must be set to 1; EXCM to 0.
113 Note: We assume that EXCM is always 0 for XEA1. */
114
bdb4c075
MG
115#define PS_WOE (1<<18)
116#define PS_EXC (1<<4)
117
ee967b5f 118/* Convert a live A-register number to the corresponding AR-register number. */
91d8eb23 119static int
ee967b5f 120arreg_number (struct gdbarch *gdbarch, int a_regnum, ULONGEST wb)
91d8eb23
MD
121{
122 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
ee967b5f 123 int arreg;
91d8eb23 124
ee967b5f
MG
125 arreg = a_regnum - tdep->a0_base;
126 arreg += (wb & ((tdep->num_aregs - 1) >> 2)) << WB_SHIFT;
127 arreg &= tdep->num_aregs - 1;
91d8eb23 128
ee967b5f
MG
129 return arreg + tdep->ar_base;
130}
131
132/* Convert a live AR-register number to the corresponding A-register order
133 number in a range [0..15]. Return -1, if AR_REGNUM is out of WB window. */
134static int
135areg_number (struct gdbarch *gdbarch, int ar_regnum, unsigned int wb)
136{
137 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
138 int areg;
139
140 areg = ar_regnum - tdep->ar_base;
141 if (areg < 0 || areg >= tdep->num_aregs)
142 return -1;
143 areg = (areg - wb * 4) & (tdep->num_aregs - 1);
144 return (areg > 15) ? -1 : areg;
91d8eb23
MD
145}
146
ca3bf3bd
DJ
147static inline int
148windowing_enabled (CORE_ADDR ps)
149{
bdb4c075 150 return ((ps & PS_EXC) == 0 && (ps & PS_WOE) != 0);
ca3bf3bd
DJ
151}
152
153/* Return the window size of the previous call to the function from which we
154 have just returned.
155
156 This function is used to extract the return value after a called function
bdb4c075 157 has returned to the caller. On Xtensa, the register that holds the return
ca3bf3bd
DJ
158 value (from the perspective of the caller) depends on what call
159 instruction was used. For now, we are assuming that the call instruction
160 precedes the current address, so we simply analyze the call instruction.
161 If we are in a dummy frame, we simply return 4 as we used a 'pseudo-call4'
162 method to call the inferior function. */
163
164static int
91d8eb23 165extract_call_winsize (struct gdbarch *gdbarch, CORE_ADDR pc)
ca3bf3bd 166{
bdb4c075 167 int winsize = 4;
ca3bf3bd 168 int insn;
ff7a4c00 169 gdb_byte buf[4];
ca3bf3bd
DJ
170
171 DEBUGTRACE ("extract_call_winsize (pc = 0x%08x)\n", (int) pc);
172
173 /* Read the previous instruction (should be a call[x]{4|8|12}. */
174 read_memory (pc-3, buf, 3);
175 insn = extract_unsigned_integer (buf, 3);
176
177 /* Decode call instruction:
178 Little Endian
179 call{0,4,8,12} OFFSET || {00,01,10,11} || 0101
180 callx{0,4,8,12} OFFSET || 11 || {00,01,10,11} || 0000
181 Big Endian
182 call{0,4,8,12} 0101 || {00,01,10,11} || OFFSET
183 callx{0,4,8,12} 0000 || {00,01,10,11} || 11 || OFFSET. */
184
91d8eb23 185 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
ca3bf3bd
DJ
186 {
187 if (((insn & 0xf) == 0x5) || ((insn & 0xcf) == 0xc0))
bdb4c075 188 winsize = (insn & 0x30) >> 2; /* 0, 4, 8, 12. */
ca3bf3bd
DJ
189 }
190 else
191 {
192 if (((insn >> 20) == 0x5) || (((insn >> 16) & 0xf3) == 0x03))
bdb4c075 193 winsize = (insn >> 16) & 0xc; /* 0, 4, 8, 12. */
ca3bf3bd
DJ
194 }
195 return winsize;
196}
197
198
199/* REGISTER INFORMATION */
200
201/* Returns the name of a register. */
ca3bf3bd 202static const char *
d93859e2 203xtensa_register_name (struct gdbarch *gdbarch, int regnum)
ca3bf3bd
DJ
204{
205 /* Return the name stored in the register map. */
d93859e2
UW
206 if (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch)
207 + gdbarch_num_pseudo_regs (gdbarch))
208 return gdbarch_tdep (gdbarch)->regmap[regnum].name;
ca3bf3bd 209
ca3bf3bd
DJ
210 internal_error (__FILE__, __LINE__, _("invalid register %d"), regnum);
211 return 0;
212}
213
ca3bf3bd
DJ
214/* Return the type of a register. Create a new type, if necessary. */
215
216static struct ctype_cache
217{
218 struct ctype_cache *next;
219 int size;
220 struct type *virtual_type;
221} *type_entries = NULL;
222
223static struct type *
224xtensa_register_type (struct gdbarch *gdbarch, int regnum)
225{
226 /* Return signed integer for ARx and Ax registers. */
6b50c0b0
UW
227 if ((regnum >= gdbarch_tdep (gdbarch)->ar_base
228 && regnum < gdbarch_tdep (gdbarch)->ar_base
229 + gdbarch_tdep (gdbarch)->num_aregs)
230 || (regnum >= gdbarch_tdep (gdbarch)->a0_base
231 && regnum < gdbarch_tdep (gdbarch)->a0_base + 16))
0dfff4cb 232 return builtin_type (gdbarch)->builtin_int;
ca3bf3bd 233
6b50c0b0
UW
234 if (regnum == gdbarch_pc_regnum (gdbarch)
235 || regnum == gdbarch_tdep (gdbarch)->a0_base + 1)
fde6c819 236 return builtin_type (gdbarch)->builtin_data_ptr;
ca3bf3bd
DJ
237
238 /* Return the stored type for all other registers. */
6b50c0b0
UW
239 else if (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch)
240 + gdbarch_num_pseudo_regs (gdbarch))
ca3bf3bd 241 {
6b50c0b0 242 xtensa_register_t* reg = &gdbarch_tdep (gdbarch)->regmap[regnum];
ca3bf3bd 243
bdb4c075 244 /* Set ctype for this register (only the first time). */
ca3bf3bd
DJ
245
246 if (reg->ctype == 0)
247 {
248 struct ctype_cache *tp;
249 int size = reg->byte_size;
250
bdb4c075
MG
251 /* We always use the memory representation,
252 even if the register width is smaller. */
ca3bf3bd
DJ
253 switch (size)
254 {
255 case 1:
256 reg->ctype = builtin_type_uint8;
257 break;
258
259 case 2:
260 reg->ctype = builtin_type_uint16;
261 break;
262
263 case 4:
264 reg->ctype = builtin_type_uint32;
265 break;
266
267 case 8:
268 reg->ctype = builtin_type_uint64;
269 break;
270
271 case 16:
272 reg->ctype = builtin_type_uint128;
273 break;
274
275 default:
276 for (tp = type_entries; tp != NULL; tp = tp->next)
277 if (tp->size == size)
278 break;
279
280 if (tp == NULL)
281 {
282 char *name = xmalloc (16);
283 tp = xmalloc (sizeof (struct ctype_cache));
284 tp->next = type_entries;
285 type_entries = tp;
286 tp->size = size;
287
288 sprintf (name, "int%d", size * 8);
289 tp->virtual_type = init_type (TYPE_CODE_INT, size,
290 TYPE_FLAG_UNSIGNED, name,
291 NULL);
292 }
293
294 reg->ctype = tp->virtual_type;
295 }
296 }
297 return reg->ctype;
298 }
299
ca3bf3bd
DJ
300 internal_error (__FILE__, __LINE__, _("invalid register number %d"), regnum);
301 return 0;
302}
303
304
bdb4c075 305/* Return the 'local' register number for stubs, dwarf2, etc.
ca3bf3bd
DJ
306 The debugging information enumerates registers starting from 0 for A0
307 to n for An. So, we only have to add the base number for A0. */
308
309static int
d3f73121 310xtensa_reg_to_regnum (struct gdbarch *gdbarch, int regnum)
ca3bf3bd
DJ
311{
312 int i;
313
314 if (regnum >= 0 && regnum < 16)
d3f73121 315 return gdbarch_tdep (gdbarch)->a0_base + regnum;
ca3bf3bd 316
f57d151a 317 for (i = 0;
d3f73121 318 i < gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
f57d151a 319 i++)
d3f73121 320 if (regnum == gdbarch_tdep (gdbarch)->regmap[i].target_number)
ca3bf3bd
DJ
321 return i;
322
ca3bf3bd
DJ
323 internal_error (__FILE__, __LINE__,
324 _("invalid dwarf/stabs register number %d"), regnum);
325 return 0;
326}
327
328
bdb4c075
MG
329/* Write the bits of a masked register to the various registers.
330 Only the masked areas of these registers are modified; the other
331 fields are untouched. The size of masked registers is always less
332 than or equal to 32 bits. */
ca3bf3bd
DJ
333
334static void
9c9acae0
UW
335xtensa_register_write_masked (struct regcache *regcache,
336 xtensa_register_t *reg, const gdb_byte *buffer)
ca3bf3bd
DJ
337{
338 unsigned int value[(MAX_REGISTER_SIZE + 3) / 4];
ca3bf3bd
DJ
339 const xtensa_mask_t *mask = reg->mask;
340
341 int shift = 0; /* Shift for next mask (mod 32). */
342 int start, size; /* Start bit and size of current mask. */
343
344 unsigned int *ptr = value;
345 unsigned int regval, m, mem = 0;
346
347 int bytesize = reg->byte_size;
348 int bitsize = bytesize * 8;
349 int i, r;
350
351 DEBUGTRACE ("xtensa_register_write_masked ()\n");
352
353 /* Copy the masked register to host byte-order. */
6b50c0b0 354 if (gdbarch_byte_order (get_regcache_arch (regcache)) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
355 for (i = 0; i < bytesize; i++)
356 {
357 mem >>= 8;
358 mem |= (buffer[bytesize - i - 1] << 24);
359 if ((i & 3) == 3)
360 *ptr++ = mem;
361 }
362 else
363 for (i = 0; i < bytesize; i++)
364 {
365 mem >>= 8;
366 mem |= (buffer[i] << 24);
367 if ((i & 3) == 3)
368 *ptr++ = mem;
369 }
370
371 /* We might have to shift the final value:
372 bytesize & 3 == 0 -> nothing to do, we use the full 32 bits,
373 bytesize & 3 == x -> shift (4-x) * 8. */
374
375 *ptr = mem >> (((0 - bytesize) & 3) * 8);
376 ptr = value;
377 mem = *ptr;
378
379 /* Write the bits to the masked areas of the other registers. */
380 for (i = 0; i < mask->count; i++)
381 {
382 start = mask->mask[i].bit_start;
383 size = mask->mask[i].bit_size;
384 regval = mem >> shift;
385
386 if ((shift += size) > bitsize)
387 error (_("size of all masks is larger than the register"));
388
389 if (shift >= 32)
390 {
391 mem = *(++ptr);
392 shift -= 32;
393 bitsize -= 32;
394
395 if (shift > 0)
396 regval |= mem << (size - shift);
397 }
398
399 /* Make sure we have a valid register. */
400 r = mask->mask[i].reg_num;
401 if (r >= 0 && size > 0)
402 {
403 /* Don't overwrite the unmasked areas. */
9c9acae0
UW
404 ULONGEST old_val;
405 regcache_cooked_read_unsigned (regcache, r, &old_val);
ca3bf3bd
DJ
406 m = 0xffffffff >> (32 - size) << start;
407 regval <<= start;
9c9acae0
UW
408 regval = (regval & m) | (old_val & ~m);
409 regcache_cooked_write_unsigned (regcache, r, regval);
ca3bf3bd
DJ
410 }
411 }
412}
413
414
bdb4c075
MG
415/* Read a tie state or mapped registers. Read the masked areas
416 of the registers and assemble them into a single value. */
ca3bf3bd
DJ
417
418static void
9c9acae0
UW
419xtensa_register_read_masked (struct regcache *regcache,
420 xtensa_register_t *reg, gdb_byte *buffer)
ca3bf3bd
DJ
421{
422 unsigned int value[(MAX_REGISTER_SIZE + 3) / 4];
ca3bf3bd
DJ
423 const xtensa_mask_t *mask = reg->mask;
424
425 int shift = 0;
426 int start, size;
427
428 unsigned int *ptr = value;
429 unsigned int regval, mem = 0;
430
431 int bytesize = reg->byte_size;
432 int bitsize = bytesize * 8;
433 int i;
434
435 DEBUGTRACE ("xtensa_register_read_masked (reg \"%s\", ...)\n",
436 reg->name == 0 ? "" : reg->name);
437
438 /* Assemble the register from the masked areas of other registers. */
439 for (i = 0; i < mask->count; i++)
440 {
441 int r = mask->mask[i].reg_num;
9c9acae0
UW
442 if (r >= 0)
443 {
444 ULONGEST val;
445 regcache_cooked_read_unsigned (regcache, r, &val);
446 regval = (unsigned int) val;
447 }
448 else
449 regval = 0;
450
ca3bf3bd
DJ
451 start = mask->mask[i].bit_start;
452 size = mask->mask[i].bit_size;
453
454 regval >>= start;
455
456 if (size < 32)
457 regval &= (0xffffffff >> (32 - size));
458
459 mem |= regval << shift;
460
461 if ((shift += size) > bitsize)
462 error (_("size of all masks is larger than the register"));
463
464 if (shift >= 32)
465 {
466 *ptr++ = mem;
467 bitsize -= 32;
468 shift -= 32;
469
470 if (shift == 0)
471 mem = 0;
472 else
473 mem = regval >> (size - shift);
474 }
475 }
476
477 if (shift > 0)
478 *ptr = mem;
479
480 /* Copy value to target byte order. */
481 ptr = value;
482 mem = *ptr;
483
6b50c0b0 484 if (gdbarch_byte_order (get_regcache_arch (regcache)) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
485 for (i = 0; i < bytesize; i++)
486 {
487 if ((i & 3) == 0)
488 mem = *ptr++;
489 buffer[bytesize - i - 1] = mem & 0xff;
490 mem >>= 8;
491 }
492 else
493 for (i = 0; i < bytesize; i++)
494 {
495 if ((i & 3) == 0)
496 mem = *ptr++;
497 buffer[i] = mem & 0xff;
498 mem >>= 8;
499 }
500}
501
502
503/* Read pseudo registers. */
504
505static void
506xtensa_pseudo_register_read (struct gdbarch *gdbarch,
507 struct regcache *regcache,
508 int regnum,
509 gdb_byte *buffer)
510{
511 DEBUGTRACE ("xtensa_pseudo_register_read (... regnum = %d (%s) ...)\n",
d93859e2 512 regnum, xtensa_register_name (gdbarch, regnum));
ca3bf3bd 513
6b50c0b0 514 if (regnum == gdbarch_num_regs (gdbarch)
94a0e877 515 + gdbarch_num_pseudo_regs (gdbarch) - 1)
6b50c0b0 516 regnum = gdbarch_tdep (gdbarch)->a0_base + 1;
ca3bf3bd 517
bdb4c075 518 /* Read aliases a0..a15, if this is a Windowed ABI. */
6b50c0b0 519 if (gdbarch_tdep (gdbarch)->isa_use_windowed_registers
94a0e877 520 && (regnum >= gdbarch_tdep (gdbarch)->a0_base)
6b50c0b0 521 && (regnum <= gdbarch_tdep (gdbarch)->a0_base + 15))
ca3bf3bd 522 {
ff7a4c00 523 gdb_byte *buf = (gdb_byte *) alloca (MAX_REGISTER_SIZE);
ca3bf3bd 524
6b50c0b0 525 regcache_raw_read (regcache, gdbarch_tdep (gdbarch)->wb_regnum, buf);
ee967b5f
MG
526 regnum = arreg_number (gdbarch, regnum,
527 extract_unsigned_integer (buf, 4));
ca3bf3bd
DJ
528 }
529
bdb4c075 530 /* We can always read non-pseudo registers. */
6b50c0b0 531 if (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch))
ca3bf3bd
DJ
532 regcache_raw_read (regcache, regnum, buffer);
533
94a0e877
MG
534
535 /* We have to find out how to deal with priveleged registers.
536 Let's treat them as pseudo-registers, but we cannot read/write them. */
537
538 else if (regnum < gdbarch_tdep (gdbarch)->a0_base)
539 {
540 buffer[0] = (gdb_byte)0;
541 buffer[1] = (gdb_byte)0;
542 buffer[2] = (gdb_byte)0;
543 buffer[3] = (gdb_byte)0;
544 }
ca3bf3bd 545 /* Pseudo registers. */
f57d151a 546 else if (regnum >= 0
6b50c0b0
UW
547 && regnum < gdbarch_num_regs (gdbarch)
548 + gdbarch_num_pseudo_regs (gdbarch))
ca3bf3bd 549 {
6b50c0b0 550 xtensa_register_t *reg = &gdbarch_tdep (gdbarch)->regmap[regnum];
ca3bf3bd 551 xtensa_register_type_t type = reg->type;
6b50c0b0 552 int flags = gdbarch_tdep (gdbarch)->target_flags;
ca3bf3bd 553
bdb4c075 554 /* We cannot read Unknown or Unmapped registers. */
ca3bf3bd
DJ
555 if (type == xtRegisterTypeUnmapped || type == xtRegisterTypeUnknown)
556 {
557 if ((flags & xtTargetFlagsNonVisibleRegs) == 0)
558 {
559 warning (_("cannot read register %s"),
d93859e2 560 xtensa_register_name (gdbarch, regnum));
ca3bf3bd
DJ
561 return;
562 }
563 }
564
565 /* Some targets cannot read TIE register files. */
566 else if (type == xtRegisterTypeTieRegfile)
567 {
568 /* Use 'fetch' to get register? */
569 if (flags & xtTargetFlagsUseFetchStore)
570 {
571 warning (_("cannot read register"));
572 return;
573 }
574
575 /* On some targets (esp. simulators), we can always read the reg. */
576 else if ((flags & xtTargetFlagsNonVisibleRegs) == 0)
577 {
578 warning (_("cannot read register"));
579 return;
580 }
581 }
582
583 /* We can always read mapped registers. */
584 else if (type == xtRegisterTypeMapped || type == xtRegisterTypeTieState)
585 {
9c9acae0 586 xtensa_register_read_masked (regcache, reg, buffer);
ca3bf3bd
DJ
587 return;
588 }
589
590 /* Assume that we can read the register. */
591 regcache_raw_read (regcache, regnum, buffer);
592 }
ca3bf3bd
DJ
593 else
594 internal_error (__FILE__, __LINE__,
595 _("invalid register number %d"), regnum);
596}
597
598
599/* Write pseudo registers. */
600
601static void
602xtensa_pseudo_register_write (struct gdbarch *gdbarch,
603 struct regcache *regcache,
604 int regnum,
605 const gdb_byte *buffer)
606{
607 DEBUGTRACE ("xtensa_pseudo_register_write (... regnum = %d (%s) ...)\n",
d93859e2 608 regnum, xtensa_register_name (gdbarch, regnum));
ca3bf3bd 609
6b50c0b0 610 if (regnum == gdbarch_num_regs (gdbarch)
94a0e877 611 + gdbarch_num_pseudo_regs (gdbarch) -1)
6b50c0b0 612 regnum = gdbarch_tdep (gdbarch)->a0_base + 1;
ca3bf3bd 613
bdb4c075 614 /* Renumber register, if aliase a0..a15 on Windowed ABI. */
6b50c0b0 615 if (gdbarch_tdep (gdbarch)->isa_use_windowed_registers
94a0e877 616 && (regnum >= gdbarch_tdep (gdbarch)->a0_base)
6b50c0b0 617 && (regnum <= gdbarch_tdep (gdbarch)->a0_base + 15))
ca3bf3bd 618 {
ff7a4c00 619 gdb_byte *buf = (gdb_byte *) alloca (MAX_REGISTER_SIZE);
ca3bf3bd
DJ
620 unsigned int wb;
621
304fe255 622 regcache_raw_read (regcache,
6b50c0b0 623 gdbarch_tdep (gdbarch)->wb_regnum, buf);
ee967b5f
MG
624 regnum = arreg_number (gdbarch, regnum,
625 extract_unsigned_integer (buf, 4));
ca3bf3bd
DJ
626 }
627
628 /* We can always write 'core' registers.
629 Note: We might have converted Ax->ARy. */
6b50c0b0 630 if (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch))
ca3bf3bd
DJ
631 regcache_raw_write (regcache, regnum, buffer);
632
94a0e877
MG
633 /* We have to find out how to deal with priveleged registers.
634 Let's treat them as pseudo-registers, but we cannot read/write them. */
635
636 else if (regnum < gdbarch_tdep (gdbarch)->a0_base)
637 {
638 return;
639 }
ca3bf3bd 640 /* Pseudo registers. */
f57d151a 641 else if (regnum >= 0
6b50c0b0
UW
642 && regnum < gdbarch_num_regs (gdbarch)
643 + gdbarch_num_pseudo_regs (gdbarch))
ca3bf3bd 644 {
6b50c0b0 645 xtensa_register_t *reg = &gdbarch_tdep (gdbarch)->regmap[regnum];
ca3bf3bd 646 xtensa_register_type_t type = reg->type;
6b50c0b0 647 int flags = gdbarch_tdep (gdbarch)->target_flags;
ca3bf3bd 648
bdb4c075
MG
649 /* On most targets, we cannot write registers
650 of type "Unknown" or "Unmapped". */
ca3bf3bd
DJ
651 if (type == xtRegisterTypeUnmapped || type == xtRegisterTypeUnknown)
652 {
653 if ((flags & xtTargetFlagsNonVisibleRegs) == 0)
654 {
655 warning (_("cannot write register %s"),
d93859e2 656 xtensa_register_name (gdbarch, regnum));
ca3bf3bd
DJ
657 return;
658 }
659 }
660
661 /* Some targets cannot read TIE register files. */
662 else if (type == xtRegisterTypeTieRegfile)
663 {
664 /* Use 'store' to get register? */
665 if (flags & xtTargetFlagsUseFetchStore)
666 {
667 warning (_("cannot write register"));
668 return;
669 }
670
671 /* On some targets (esp. simulators), we can always write
672 the register. */
ca3bf3bd
DJ
673 else if ((flags & xtTargetFlagsNonVisibleRegs) == 0)
674 {
675 warning (_("cannot write register"));
676 return;
677 }
678 }
679
680 /* We can always write mapped registers. */
681 else if (type == xtRegisterTypeMapped || type == xtRegisterTypeTieState)
682 {
9c9acae0 683 xtensa_register_write_masked (regcache, reg, buffer);
ca3bf3bd
DJ
684 return;
685 }
686
687 /* Assume that we can write the register. */
688 regcache_raw_write (regcache, regnum, buffer);
689 }
ca3bf3bd
DJ
690 else
691 internal_error (__FILE__, __LINE__,
692 _("invalid register number %d"), regnum);
693}
694
ca3bf3bd
DJ
695static struct reggroup *xtensa_ar_reggroup;
696static struct reggroup *xtensa_user_reggroup;
697static struct reggroup *xtensa_vectra_reggroup;
7b871568 698static struct reggroup *xtensa_cp[XTENSA_MAX_COPROCESSOR];
ca3bf3bd
DJ
699
700static void
701xtensa_init_reggroups (void)
702{
703 xtensa_ar_reggroup = reggroup_new ("ar", USER_REGGROUP);
704 xtensa_user_reggroup = reggroup_new ("user", USER_REGGROUP);
705 xtensa_vectra_reggroup = reggroup_new ("vectra", USER_REGGROUP);
ca3bf3bd 706
7b871568
MG
707 xtensa_cp[0] = reggroup_new ("cp0", USER_REGGROUP);
708 xtensa_cp[1] = reggroup_new ("cp1", USER_REGGROUP);
709 xtensa_cp[2] = reggroup_new ("cp2", USER_REGGROUP);
710 xtensa_cp[3] = reggroup_new ("cp3", USER_REGGROUP);
711 xtensa_cp[4] = reggroup_new ("cp4", USER_REGGROUP);
712 xtensa_cp[5] = reggroup_new ("cp5", USER_REGGROUP);
713 xtensa_cp[6] = reggroup_new ("cp6", USER_REGGROUP);
714 xtensa_cp[7] = reggroup_new ("cp7", USER_REGGROUP);
715}
ca3bf3bd
DJ
716
717static void
718xtensa_add_reggroups (struct gdbarch *gdbarch)
719{
7b871568
MG
720 int i;
721
722 /* Predefined groups. */
ca3bf3bd
DJ
723 reggroup_add (gdbarch, all_reggroup);
724 reggroup_add (gdbarch, save_reggroup);
725 reggroup_add (gdbarch, restore_reggroup);
726 reggroup_add (gdbarch, system_reggroup);
7b871568
MG
727 reggroup_add (gdbarch, vector_reggroup);
728 reggroup_add (gdbarch, general_reggroup);
729 reggroup_add (gdbarch, float_reggroup);
730
731 /* Xtensa-specific groups. */
732 reggroup_add (gdbarch, xtensa_ar_reggroup);
733 reggroup_add (gdbarch, xtensa_user_reggroup);
734 reggroup_add (gdbarch, xtensa_vectra_reggroup);
ca3bf3bd 735
7b871568
MG
736 for (i = 0; i < XTENSA_MAX_COPROCESSOR; i++)
737 reggroup_add (gdbarch, xtensa_cp[i]);
ca3bf3bd
DJ
738}
739
7b871568
MG
740static int
741xtensa_coprocessor_register_group (struct reggroup *group)
742{
743 int i;
744
745 for (i = 0; i < XTENSA_MAX_COPROCESSOR; i++)
746 if (group == xtensa_cp[i])
747 return i;
748
749 return -1;
750}
ca3bf3bd
DJ
751
752#define SAVE_REST_FLAGS (XTENSA_REGISTER_FLAGS_READABLE \
753 | XTENSA_REGISTER_FLAGS_WRITABLE \
754 | XTENSA_REGISTER_FLAGS_VOLATILE)
755
756#define SAVE_REST_VALID (XTENSA_REGISTER_FLAGS_READABLE \
757 | XTENSA_REGISTER_FLAGS_WRITABLE)
758
759static int
760xtensa_register_reggroup_p (struct gdbarch *gdbarch,
761 int regnum,
762 struct reggroup *group)
763{
6b50c0b0 764 xtensa_register_t* reg = &gdbarch_tdep (gdbarch)->regmap[regnum];
ca3bf3bd
DJ
765 xtensa_register_type_t type = reg->type;
766 xtensa_register_group_t rg = reg->group;
7b871568 767 int cp_number;
ca3bf3bd
DJ
768
769 /* First, skip registers that are not visible to this target
770 (unknown and unmapped registers when not using ISS). */
771
772 if (type == xtRegisterTypeUnmapped || type == xtRegisterTypeUnknown)
773 return 0;
774 if (group == all_reggroup)
775 return 1;
776 if (group == xtensa_ar_reggroup)
777 return rg & xtRegisterGroupAddrReg;
778 if (group == xtensa_user_reggroup)
779 return rg & xtRegisterGroupUser;
780 if (group == float_reggroup)
781 return rg & xtRegisterGroupFloat;
782 if (group == general_reggroup)
783 return rg & xtRegisterGroupGeneral;
784 if (group == float_reggroup)
785 return rg & xtRegisterGroupFloat;
786 if (group == system_reggroup)
787 return rg & xtRegisterGroupState;
788 if (group == vector_reggroup || group == xtensa_vectra_reggroup)
789 return rg & xtRegisterGroupVectra;
790 if (group == save_reggroup || group == restore_reggroup)
6b50c0b0 791 return (regnum < gdbarch_num_regs (gdbarch)
ca3bf3bd 792 && (reg->flags & SAVE_REST_FLAGS) == SAVE_REST_VALID);
7b871568
MG
793 if ((cp_number = xtensa_coprocessor_register_group (group)) >= 0)
794 return rg & (xtRegisterGroupCP0 << cp_number);
ca3bf3bd
DJ
795 else
796 return 1;
797}
798
799
ca3bf3bd
DJ
800/* Supply register REGNUM from the buffer specified by GREGS and LEN
801 in the general-purpose register set REGSET to register cache
bdb4c075 802 REGCACHE. If REGNUM is -1 do this for all registers in REGSET. */
ca3bf3bd
DJ
803
804static void
805xtensa_supply_gregset (const struct regset *regset,
806 struct regcache *rc,
807 int regnum,
808 const void *gregs,
809 size_t len)
810{
811 const xtensa_elf_gregset_t *regs = gregs;
6b50c0b0 812 struct gdbarch *gdbarch = get_regcache_arch (rc);
ca3bf3bd
DJ
813 int i;
814
815 DEBUGTRACE ("xtensa_supply_gregset (..., regnum==%d, ...) \n", regnum);
816
6b50c0b0
UW
817 if (regnum == gdbarch_pc_regnum (gdbarch) || regnum == -1)
818 regcache_raw_supply (rc, gdbarch_pc_regnum (gdbarch), (char *) &regs->pc);
819 if (regnum == gdbarch_ps_regnum (gdbarch) || regnum == -1)
820 regcache_raw_supply (rc, gdbarch_ps_regnum (gdbarch), (char *) &regs->ps);
821 if (regnum == gdbarch_tdep (gdbarch)->wb_regnum || regnum == -1)
822 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->wb_regnum,
304fe255 823 (char *) &regs->windowbase);
6b50c0b0
UW
824 if (regnum == gdbarch_tdep (gdbarch)->ws_regnum || regnum == -1)
825 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->ws_regnum,
304fe255 826 (char *) &regs->windowstart);
6b50c0b0
UW
827 if (regnum == gdbarch_tdep (gdbarch)->lbeg_regnum || regnum == -1)
828 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->lbeg_regnum,
304fe255 829 (char *) &regs->lbeg);
6b50c0b0
UW
830 if (regnum == gdbarch_tdep (gdbarch)->lend_regnum || regnum == -1)
831 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->lend_regnum,
304fe255 832 (char *) &regs->lend);
6b50c0b0
UW
833 if (regnum == gdbarch_tdep (gdbarch)->lcount_regnum || regnum == -1)
834 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->lcount_regnum,
304fe255 835 (char *) &regs->lcount);
6b50c0b0
UW
836 if (regnum == gdbarch_tdep (gdbarch)->sar_regnum || regnum == -1)
837 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->sar_regnum,
304fe255 838 (char *) &regs->sar);
6b50c0b0
UW
839 if (regnum >=gdbarch_tdep (gdbarch)->ar_base
840 && regnum < gdbarch_tdep (gdbarch)->ar_base
841 + gdbarch_tdep (gdbarch)->num_aregs)
304fe255
UW
842 regcache_raw_supply (rc, regnum,
843 (char *) &regs->ar[regnum - gdbarch_tdep
6b50c0b0 844 (gdbarch)->ar_base]);
ca3bf3bd
DJ
845 else if (regnum == -1)
846 {
6b50c0b0
UW
847 for (i = 0; i < gdbarch_tdep (gdbarch)->num_aregs; ++i)
848 regcache_raw_supply (rc, gdbarch_tdep (gdbarch)->ar_base + i,
304fe255 849 (char *) &regs->ar[i]);
ca3bf3bd
DJ
850 }
851}
852
853
854/* Xtensa register set. */
855
856static struct regset
857xtensa_gregset =
858{
859 NULL,
860 xtensa_supply_gregset
861};
862
863
bdb4c075
MG
864/* Return the appropriate register set for the core
865 section identified by SECT_NAME and SECT_SIZE. */
ca3bf3bd
DJ
866
867static const struct regset *
868xtensa_regset_from_core_section (struct gdbarch *core_arch,
869 const char *sect_name,
870 size_t sect_size)
871{
872 DEBUGTRACE ("xtensa_regset_from_core_section "
873 "(..., sect_name==\"%s\", sect_size==%x) \n",
ec20a626 874 sect_name, (unsigned int) sect_size);
ca3bf3bd
DJ
875
876 if (strcmp (sect_name, ".reg") == 0
877 && sect_size >= sizeof(xtensa_elf_gregset_t))
878 return &xtensa_gregset;
879
880 return NULL;
881}
882
883
bdb4c075 884/* Handling frames. */
ca3bf3bd 885
bdb4c075
MG
886/* Number of registers to save in case of Windowed ABI. */
887#define XTENSA_NUM_SAVED_AREGS 12
ca3bf3bd 888
bdb4c075
MG
889/* Frame cache part for Windowed ABI. */
890typedef struct xtensa_windowed_frame_cache
ca3bf3bd 891{
ee967b5f
MG
892 int wb; /* WINDOWBASE of the previous frame. */
893 int callsize; /* Call size of this frame. */
894 int ws; /* WINDOWSTART of the previous frame. It keeps track of
895 life windows only. If there is no bit set for the
896 window, that means it had been already spilled
897 because of window overflow. */
898
899 /* Spilled A-registers from the previous frame.
900 AREGS[i] == -1, if corresponding AR is alive. */
ca3bf3bd 901 CORE_ADDR aregs[XTENSA_NUM_SAVED_AREGS];
bdb4c075
MG
902} xtensa_windowed_frame_cache_t;
903
904/* Call0 ABI Definitions. */
905
906#define C0_MAXOPDS 3 /* Maximum number of operands for prologue analysis. */
907#define C0_NREGS 16 /* Number of A-registers to track. */
908#define C0_CLESV 12 /* Callee-saved registers are here and up. */
909#define C0_SP 1 /* Register used as SP. */
910#define C0_FP 15 /* Register used as FP. */
911#define C0_RA 0 /* Register used as return address. */
912#define C0_ARGS 2 /* Register used as first arg/retval. */
913#define C0_NARGS 6 /* Number of A-regs for args/retvals. */
914
915/* Each element of xtensa_call0_frame_cache.c0_rt[] describes for each
916 A-register where the current content of the reg came from (in terms
917 of an original reg and a constant). Negative values of c0_rt[n].fp_reg
918 mean that the orignal content of the register was saved to the stack.
919 c0_rt[n].fr.ofs is NOT the offset from the frame base because we don't
920 know where SP will end up until the entire prologue has been analyzed. */
921
922#define C0_CONST -1 /* fr_reg value if register contains a constant. */
923#define C0_INEXP -2 /* fr_reg value if inexpressible as reg + offset. */
924#define C0_NOSTK -1 /* to_stk value if register has not been stored. */
925
926extern xtensa_isa xtensa_default_isa;
927
928typedef struct xtensa_c0reg
929{
930 int fr_reg; /* original register from which register content
931 is derived, or C0_CONST, or C0_INEXP. */
932 int fr_ofs; /* constant offset from reg, or immediate value. */
933 int to_stk; /* offset from original SP to register (4-byte aligned),
934 or C0_NOSTK if register has not been saved. */
935} xtensa_c0reg_t;
936
937
938/* Frame cache part for Call0 ABI. */
939typedef struct xtensa_call0_frame_cache
940{
941 int c0_frmsz; /* Stack frame size. */
942 int c0_hasfp; /* Current frame uses frame pointer. */
943 int fp_regnum; /* A-register used as FP. */
944 int c0_fp; /* Actual value of frame pointer. */
945 xtensa_c0reg_t c0_rt[C0_NREGS]; /* Register tracking information. */
946} xtensa_call0_frame_cache_t;
947
948typedef struct xtensa_frame_cache
949{
ee967b5f 950 CORE_ADDR base; /* Stack pointer of this frame. */
bdb4c075 951 CORE_ADDR pc; /* PC at the entry point to the function. */
ee967b5f 952 CORE_ADDR ra; /* The raw return address (without CALLINC). */
9f61f19b 953 CORE_ADDR ps; /* The PS register of this frame. */
ee967b5f 954 CORE_ADDR prev_sp; /* Stack Pointer of the previous frame. */
bdb4c075
MG
955 int call0; /* It's a call0 framework (else windowed). */
956 union
957 {
958 xtensa_windowed_frame_cache_t wd; /* call0 == false. */
959 xtensa_call0_frame_cache_t c0; /* call0 == true. */
960 };
ca3bf3bd
DJ
961} xtensa_frame_cache_t;
962
963
964static struct xtensa_frame_cache *
bdb4c075 965xtensa_alloc_frame_cache (int windowed)
ca3bf3bd
DJ
966{
967 xtensa_frame_cache_t *cache;
968 int i;
969
970 DEBUGTRACE ("xtensa_alloc_frame_cache ()\n");
971
972 cache = FRAME_OBSTACK_ZALLOC (xtensa_frame_cache_t);
973
974 cache->base = 0;
975 cache->pc = 0;
976 cache->ra = 0;
ca3bf3bd 977 cache->ps = 0;
ca3bf3bd 978 cache->prev_sp = 0;
bdb4c075
MG
979 cache->call0 = !windowed;
980 if (cache->call0)
981 {
982 cache->c0.c0_frmsz = -1;
983 cache->c0.c0_hasfp = 0;
984 cache->c0.fp_regnum = -1;
985 cache->c0.c0_fp = -1;
ca3bf3bd 986
bdb4c075
MG
987 for (i = 0; i < C0_NREGS; i++)
988 {
989 cache->c0.c0_rt[i].fr_reg = i;
990 cache->c0.c0_rt[i].fr_ofs = 0;
991 cache->c0.c0_rt[i].to_stk = C0_NOSTK;
992 }
993 }
994 else
995 {
996 cache->wd.wb = 0;
ee967b5f 997 cache->wd.ws = 0;
bdb4c075 998 cache->wd.callsize = -1;
ca3bf3bd 999
bdb4c075
MG
1000 for (i = 0; i < XTENSA_NUM_SAVED_AREGS; i++)
1001 cache->wd.aregs[i] = -1;
1002 }
ca3bf3bd
DJ
1003 return cache;
1004}
1005
1006
1007static CORE_ADDR
1008xtensa_frame_align (struct gdbarch *gdbarch, CORE_ADDR address)
1009{
1010 return address & ~15;
1011}
1012
1013
1014static CORE_ADDR
1015xtensa_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1016{
ff7a4c00 1017 gdb_byte buf[8];
0dfff4cb 1018 CORE_ADDR pc;
ca3bf3bd
DJ
1019
1020 DEBUGTRACE ("xtensa_unwind_pc (next_frame = %p)\n", next_frame);
1021
6b50c0b0 1022 frame_unwind_register (next_frame, gdbarch_pc_regnum (gdbarch), buf);
0dfff4cb 1023 pc = extract_typed_address (buf, builtin_type (gdbarch)->builtin_func_ptr);
ca3bf3bd 1024
0dfff4cb 1025 DEBUGINFO ("[xtensa_unwind_pc] pc = 0x%08x\n", (unsigned int) pc);
ca3bf3bd 1026
0dfff4cb 1027 return pc;
ca3bf3bd
DJ
1028}
1029
1030
1031static struct frame_id
5142f611 1032xtensa_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
ca3bf3bd
DJ
1033{
1034 CORE_ADDR pc, fp;
ca3bf3bd 1035
5142f611 1036 /* THIS-FRAME is a dummy frame. Return a frame ID of that frame. */
ca3bf3bd 1037
5142f611
MG
1038 pc = get_frame_pc (this_frame);
1039 fp = get_frame_register_unsigned
1040 (this_frame, gdbarch_tdep (gdbarch)->a0_base + 1);
ca3bf3bd
DJ
1041
1042 /* Make dummy frame ID unique by adding a constant. */
bdb4c075 1043 return frame_id_build (fp + SP_ALIGNMENT, pc);
ca3bf3bd
DJ
1044}
1045
ee967b5f
MG
1046/* Returns the best guess about which register is a frame pointer
1047 for the function containing CURRENT_PC. */
1048
1049#define XTENSA_ISA_BSZ 32 /* Instruction buffer size. */
1050
1051static unsigned int
1052xtensa_scan_prologue (struct gdbarch *gdbarch, CORE_ADDR current_pc)
1053{
1054#define RETURN_FP goto done
1055
1056 unsigned int fp_regnum = gdbarch_tdep (gdbarch)->a0_base + 1;
1057 CORE_ADDR start_addr;
1058 xtensa_isa isa;
1059 xtensa_insnbuf ins, slot;
1060 char ibuf[XTENSA_ISA_BSZ];
1061 CORE_ADDR ia, bt, ba;
1062 xtensa_format ifmt;
1063 int ilen, islots, is;
1064 xtensa_opcode opc;
1065 const char *opcname;
1066
1067 find_pc_partial_function (current_pc, NULL, &start_addr, NULL);
1068 if (start_addr == 0)
1069 return fp_regnum;
1070
1071 if (!xtensa_default_isa)
1072 xtensa_default_isa = xtensa_isa_init (0, 0);
1073 isa = xtensa_default_isa;
1074 gdb_assert (XTENSA_ISA_BSZ >= xtensa_isa_maxlength (isa));
1075 ins = xtensa_insnbuf_alloc (isa);
1076 slot = xtensa_insnbuf_alloc (isa);
1077 ba = 0;
1078
1079 for (ia = start_addr, bt = ia; ia < current_pc ; ia += ilen)
1080 {
1081 if (ia + xtensa_isa_maxlength (isa) > bt)
1082 {
1083 ba = ia;
1084 bt = (ba + XTENSA_ISA_BSZ) < current_pc
1085 ? ba + XTENSA_ISA_BSZ : current_pc;
1086 read_memory (ba, ibuf, bt - ba);
1087 }
1088
1089 xtensa_insnbuf_from_chars (isa, ins, &ibuf[ia-ba], 0);
1090 ifmt = xtensa_format_decode (isa, ins);
1091 if (ifmt == XTENSA_UNDEFINED)
1092 RETURN_FP;
1093 ilen = xtensa_format_length (isa, ifmt);
1094 if (ilen == XTENSA_UNDEFINED)
1095 RETURN_FP;
1096 islots = xtensa_format_num_slots (isa, ifmt);
1097 if (islots == XTENSA_UNDEFINED)
1098 RETURN_FP;
1099
1100 for (is = 0; is < islots; ++is)
1101 {
1102 if (xtensa_format_get_slot (isa, ifmt, is, ins, slot))
1103 RETURN_FP;
1104
1105 opc = xtensa_opcode_decode (isa, ifmt, is, slot);
1106 if (opc == XTENSA_UNDEFINED)
1107 RETURN_FP;
1108
1109 opcname = xtensa_opcode_name (isa, opc);
1110
1111 if (strcasecmp (opcname, "mov.n") == 0
1112 || strcasecmp (opcname, "or") == 0)
1113 {
1114 unsigned int register_operand;
1115
1116 /* Possible candidate for setting frame pointer
1117 from A1. This is what we are looking for. */
1118
1119 if (xtensa_operand_get_field (isa, opc, 1, ifmt,
1120 is, slot, &register_operand) != 0)
1121 RETURN_FP;
1122 if (xtensa_operand_decode (isa, opc, 1, &register_operand) != 0)
1123 RETURN_FP;
1124 if (register_operand == 1) /* Mov{.n} FP A1. */
1125 {
1126 if (xtensa_operand_get_field (isa, opc, 0, ifmt, is, slot,
1127 &register_operand) != 0)
1128 RETURN_FP;
1129 if (xtensa_operand_decode (isa, opc, 0,
1130 &register_operand) != 0)
1131 RETURN_FP;
1132
1133 fp_regnum = gdbarch_tdep (gdbarch)->a0_base + register_operand;
1134 RETURN_FP;
1135 }
1136 }
1137
1138 if (
1139 /* We have problems decoding the memory. */
1140 opcname == NULL
1141 || strcasecmp (opcname, "ill") == 0
1142 || strcasecmp (opcname, "ill.n") == 0
1143 /* Hit planted breakpoint. */
1144 || strcasecmp (opcname, "break") == 0
1145 || strcasecmp (opcname, "break.n") == 0
1146 /* Flow control instructions finish prologue. */
1147 || xtensa_opcode_is_branch (isa, opc) > 0
1148 || xtensa_opcode_is_jump (isa, opc) > 0
1149 || xtensa_opcode_is_loop (isa, opc) > 0
1150 || xtensa_opcode_is_call (isa, opc) > 0
1151 || strcasecmp (opcname, "simcall") == 0
1152 || strcasecmp (opcname, "syscall") == 0)
1153 /* Can not continue analysis. */
1154 RETURN_FP;
1155 }
1156 }
1157done:
1158 xtensa_insnbuf_free(isa, slot);
1159 xtensa_insnbuf_free(isa, ins);
1160 return fp_regnum;
1161}
1162
bdb4c075
MG
1163/* The key values to identify the frame using "cache" are
1164
ee967b5f 1165 cache->base = SP (or best guess about FP) of this frame;
bdb4c075
MG
1166 cache->pc = entry-PC (entry point of the frame function);
1167 cache->prev_sp = SP of the previous frame.
1168*/
1169
1170static void
5142f611 1171call0_frame_cache (struct frame_info *this_frame,
bdb4c075 1172 xtensa_frame_cache_t *cache,
9f61f19b 1173 CORE_ADDR pc, CORE_ADDR litbase);
ca3bf3bd
DJ
1174
1175static struct xtensa_frame_cache *
5142f611 1176xtensa_frame_cache (struct frame_info *this_frame, void **this_cache)
ca3bf3bd
DJ
1177{
1178 xtensa_frame_cache_t *cache;
ca3bf3bd 1179 CORE_ADDR ra, wb, ws, pc, sp, ps;
5142f611 1180 struct gdbarch *gdbarch = get_frame_arch (this_frame);
ee967b5f 1181 unsigned int fp_regnum;
ca3bf3bd 1182 char op1;
bdb4c075 1183 int windowed;
ca3bf3bd 1184
ca3bf3bd
DJ
1185 if (*this_cache)
1186 return *this_cache;
1187
9f61f19b
MG
1188 ps = get_frame_register_unsigned (this_frame, gdbarch_ps_regnum (gdbarch));
1189 windowed = windowing_enabled (ps);
bdb4c075 1190
ca3bf3bd 1191 /* Get pristine xtensa-frame. */
bdb4c075 1192 cache = xtensa_alloc_frame_cache (windowed);
ca3bf3bd
DJ
1193 *this_cache = cache;
1194
9f61f19b 1195 pc = get_frame_register_unsigned (this_frame, gdbarch_pc_regnum (gdbarch));
ca3bf3bd 1196
bdb4c075 1197 if (windowed)
ca3bf3bd 1198 {
bdb4c075 1199 /* Get WINDOWBASE, WINDOWSTART, and PS registers. */
5142f611
MG
1200 wb = get_frame_register_unsigned (this_frame,
1201 gdbarch_tdep (gdbarch)->wb_regnum);
1202 ws = get_frame_register_unsigned (this_frame,
1203 gdbarch_tdep (gdbarch)->ws_regnum);
ca3bf3bd 1204
bdb4c075 1205 op1 = read_memory_integer (pc, 1);
91d8eb23 1206 if (XTENSA_IS_ENTRY (gdbarch, op1))
ca3bf3bd 1207 {
bdb4c075 1208 int callinc = CALLINC (ps);
5142f611
MG
1209 ra = get_frame_register_unsigned
1210 (this_frame, gdbarch_tdep (gdbarch)->a0_base + callinc * 4);
bdb4c075
MG
1211
1212 /* ENTRY hasn't been executed yet, therefore callsize is still 0. */
1213 cache->wd.callsize = 0;
1214 cache->wd.wb = wb;
1215 cache->wd.ws = ws;
5142f611
MG
1216 cache->prev_sp = get_frame_register_unsigned
1217 (this_frame, gdbarch_tdep (gdbarch)->a0_base + 1);
ee967b5f
MG
1218
1219 /* This only can be the outermost frame since we are
1220 just about to execute ENTRY. SP hasn't been set yet.
1221 We can assume any frame size, because it does not
1222 matter, and, let's fake frame base in cache. */
1223 cache->base = cache->prev_sp + 16;
1224
1225 cache->pc = pc;
1226 cache->ra = (cache->pc & 0xc0000000) | (ra & 0x3fffffff);
1227 cache->ps = (ps & ~PS_CALLINC_MASK)
1228 | ((WINSIZE(ra)/4) << PS_CALLINC_SHIFT);
1229
1230 return cache;
bdb4c075
MG
1231 }
1232 else
1233 {
ee967b5f 1234 fp_regnum = xtensa_scan_prologue (gdbarch, pc);
5142f611
MG
1235 ra = get_frame_register_unsigned (this_frame,
1236 gdbarch_tdep (gdbarch)->a0_base);
bdb4c075 1237 cache->wd.callsize = WINSIZE (ra);
304fe255 1238 cache->wd.wb = (wb - cache->wd.callsize / 4)
6b50c0b0 1239 & (gdbarch_tdep (gdbarch)->num_aregs / 4 - 1);
bdb4c075 1240 cache->wd.ws = ws & ~(1 << wb);
ca3bf3bd 1241
5142f611 1242 cache->pc = get_frame_func (this_frame);
ee967b5f
MG
1243 cache->ra = (cache->pc & 0xc0000000) | (ra & 0x3fffffff);
1244 cache->ps = (ps & ~PS_CALLINC_MASK)
1245 | ((WINSIZE(ra)/4) << PS_CALLINC_SHIFT);
1246 }
bdb4c075
MG
1247
1248 if (cache->wd.ws == 0)
ca3bf3bd 1249 {
bdb4c075 1250 int i;
ca3bf3bd 1251
bdb4c075 1252 /* Set A0...A3. */
5142f611
MG
1253 sp = get_frame_register_unsigned
1254 (this_frame, gdbarch_tdep (gdbarch)->a0_base + 1) - 16;
bdb4c075
MG
1255
1256 for (i = 0; i < 4; i++, sp += 4)
1257 {
1258 cache->wd.aregs[i] = sp;
1259 }
ca3bf3bd 1260
bdb4c075 1261 if (cache->wd.callsize > 4)
ca3bf3bd 1262 {
bdb4c075 1263 /* Set A4...A7/A11. */
ee967b5f
MG
1264 /* Get the SP of the frame previous to the previous one.
1265 To achieve this, we have to dereference SP twice. */
bdb4c075 1266 sp = (CORE_ADDR) read_memory_integer (sp - 12, 4);
94a0e877 1267 sp = (CORE_ADDR) read_memory_integer (sp - 12, 4);
bdb4c075
MG
1268 sp -= cache->wd.callsize * 4;
1269
ee967b5f 1270 for ( i = 4; i < cache->wd.callsize; i++, sp += 4)
bdb4c075
MG
1271 {
1272 cache->wd.aregs[i] = sp;
1273 }
ca3bf3bd
DJ
1274 }
1275 }
ca3bf3bd 1276
bdb4c075
MG
1277 if ((cache->prev_sp == 0) && ( ra != 0 ))
1278 /* If RA is equal to 0 this frame is an outermost frame. Leave
1279 cache->prev_sp unchanged marking the boundary of the frame stack. */
ca3bf3bd 1280 {
ee967b5f 1281 if ((cache->wd.ws & (1 << cache->wd.wb)) == 0)
bdb4c075
MG
1282 {
1283 /* Register window overflow already happened.
1284 We can read caller's SP from the proper spill loction. */
5142f611
MG
1285 sp = get_frame_register_unsigned
1286 (this_frame, gdbarch_tdep (gdbarch)->a0_base + 1);
ee967b5f 1287 cache->prev_sp = read_memory_integer (sp - 12, 4);
bdb4c075
MG
1288 }
1289 else
1290 {
1291 /* Read caller's frame SP directly from the previous window. */
ee967b5f 1292 int regnum = arreg_number
91d8eb23 1293 (gdbarch, gdbarch_tdep (gdbarch)->a0_base + 1,
304fe255 1294 cache->wd.wb);
ca3bf3bd 1295
9f61f19b 1296 cache->prev_sp = get_frame_register_unsigned (this_frame, regnum);
bdb4c075 1297 }
ca3bf3bd
DJ
1298 }
1299 }
bdb4c075
MG
1300 else /* Call0 framework. */
1301 {
9f61f19b
MG
1302 unsigned int litbase_regnum = gdbarch_tdep (gdbarch)->litbase_regnum;
1303 CORE_ADDR litbase = (litbase_regnum == -1)
1304 ? 0 : get_frame_register_unsigned (this_frame, litbase_regnum);
1305
1306 call0_frame_cache (this_frame, cache, pc, litbase);
ee967b5f 1307 fp_regnum = cache->c0.fp_regnum;
bdb4c075 1308 }
ca3bf3bd 1309
5142f611 1310 cache->base = get_frame_register_unsigned (this_frame, fp_regnum);
ca3bf3bd 1311
ca3bf3bd
DJ
1312 return cache;
1313}
1314
ca3bf3bd 1315static void
5142f611 1316xtensa_frame_this_id (struct frame_info *this_frame,
ca3bf3bd
DJ
1317 void **this_cache,
1318 struct frame_id *this_id)
1319{
1320 struct xtensa_frame_cache *cache =
5142f611 1321 xtensa_frame_cache (this_frame, this_cache);
ca3bf3bd
DJ
1322
1323 if (cache->prev_sp == 0)
1324 return;
1325
5142f611 1326 (*this_id) = frame_id_build (cache->prev_sp, cache->pc);
bdb4c075 1327}
ca3bf3bd 1328
5142f611
MG
1329static struct value *
1330xtensa_frame_prev_register (struct frame_info *this_frame,
ca3bf3bd 1331 void **this_cache,
5142f611 1332 int regnum)
ca3bf3bd 1333{
5142f611
MG
1334 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1335 struct xtensa_frame_cache *cache;
1336 ULONGEST saved_reg = 0;
ca3bf3bd
DJ
1337 int done = 1;
1338
5142f611
MG
1339 if (*this_cache == NULL)
1340 *this_cache = xtensa_frame_cache (this_frame, this_cache);
1341 cache = *this_cache;
ca3bf3bd 1342
6b50c0b0 1343 if (regnum ==gdbarch_pc_regnum (gdbarch))
bdb4c075 1344 saved_reg = cache->ra;
6b50c0b0 1345 else if (regnum == gdbarch_tdep (gdbarch)->a0_base + 1)
bdb4c075
MG
1346 saved_reg = cache->prev_sp;
1347 else if (!cache->call0)
ca3bf3bd 1348 {
6b50c0b0 1349 if (regnum == gdbarch_tdep (gdbarch)->ws_regnum)
ee967b5f 1350 saved_reg = cache->wd.ws;
6b50c0b0 1351 else if (regnum == gdbarch_tdep (gdbarch)->wb_regnum)
bdb4c075 1352 saved_reg = cache->wd.wb;
6b50c0b0 1353 else if (regnum == gdbarch_ps_regnum (gdbarch))
bdb4c075 1354 saved_reg = cache->ps;
ca3bf3bd 1355 else
bdb4c075 1356 done = 0;
ca3bf3bd 1357 }
ca3bf3bd
DJ
1358 else
1359 done = 0;
1360
1361 if (done)
5142f611 1362 return frame_unwind_got_constant (this_frame, regnum, saved_reg);
ca3bf3bd 1363
bdb4c075 1364 if (!cache->call0) /* Windowed ABI. */
ca3bf3bd 1365 {
ee967b5f
MG
1366 /* Convert A-register numbers to AR-register numbers,
1367 if we deal with A-register. */
94a0e877 1368 if (regnum >= gdbarch_tdep (gdbarch)->a0_base
6b50c0b0 1369 && regnum <= gdbarch_tdep (gdbarch)->a0_base + 15)
ee967b5f 1370 regnum = arreg_number (gdbarch, regnum, cache->wd.wb);
ca3bf3bd 1371
ee967b5f 1372 /* Check, if we deal with AR-register saved on stack. */
6b50c0b0
UW
1373 if (regnum >= gdbarch_tdep (gdbarch)->ar_base
1374 && regnum <= (gdbarch_tdep (gdbarch)->ar_base
1375 + gdbarch_tdep (gdbarch)->num_aregs))
bdb4c075 1376 {
ee967b5f 1377 int areg = areg_number (gdbarch, regnum, cache->wd.wb);
ca3bf3bd 1378
bdb4c075
MG
1379 if (areg >= 0
1380 && areg < XTENSA_NUM_SAVED_AREGS
1381 && cache->wd.aregs[areg] != -1)
5142f611
MG
1382 return frame_unwind_got_memory (this_frame, regnum,
1383 cache->wd.aregs[areg]);
ca3bf3bd
DJ
1384 }
1385 }
bdb4c075
MG
1386 else /* Call0 ABI. */
1387 {
6b50c0b0
UW
1388 int reg = (regnum >= gdbarch_tdep (gdbarch)->ar_base
1389 && regnum <= (gdbarch_tdep (gdbarch)->ar_base
304fe255 1390 + C0_NREGS))
6b50c0b0 1391 ? regnum - gdbarch_tdep (gdbarch)->ar_base : regnum;
ca3bf3bd 1392
bdb4c075
MG
1393 if (reg < C0_NREGS)
1394 {
1395 CORE_ADDR spe;
1396 int stkofs;
1397
1398 /* If register was saved in the prologue, retrieve it. */
1399 stkofs = cache->c0.c0_rt[reg].to_stk;
1400 if (stkofs != C0_NOSTK)
1401 {
1402 /* Determine SP on entry based on FP. */
1403 spe = cache->c0.c0_fp
1404 - cache->c0.c0_rt[cache->c0.fp_regnum].fr_ofs;
5142f611
MG
1405
1406 return frame_unwind_got_memory (this_frame, regnum, spe + stkofs);
bdb4c075
MG
1407 }
1408 }
1409 }
1410
1411 /* All other registers have been either saved to
1412 the stack or are still alive in the processor. */
ca3bf3bd 1413
5142f611 1414 return frame_unwind_got_register (this_frame, regnum, regnum);
ca3bf3bd
DJ
1415}
1416
1417
1418static const struct frame_unwind
5142f611 1419xtensa_unwind =
ca3bf3bd
DJ
1420{
1421 NORMAL_FRAME,
1422 xtensa_frame_this_id,
5142f611
MG
1423 xtensa_frame_prev_register,
1424 NULL,
1425 default_frame_sniffer
ca3bf3bd
DJ
1426};
1427
ca3bf3bd 1428static CORE_ADDR
5142f611 1429xtensa_frame_base_address (struct frame_info *this_frame, void **this_cache)
ca3bf3bd
DJ
1430{
1431 struct xtensa_frame_cache *cache =
5142f611 1432 xtensa_frame_cache (this_frame, this_cache);
ca3bf3bd
DJ
1433
1434 return cache->base;
1435}
1436
1437static const struct frame_base
1438xtensa_frame_base =
1439{
5142f611 1440 &xtensa_unwind,
ca3bf3bd
DJ
1441 xtensa_frame_base_address,
1442 xtensa_frame_base_address,
1443 xtensa_frame_base_address
1444};
1445
1446
1447static void
1448xtensa_extract_return_value (struct type *type,
1449 struct regcache *regcache,
1450 void *dst)
1451{
6b50c0b0 1452 struct gdbarch *gdbarch = get_regcache_arch (regcache);
ca3bf3bd
DJ
1453 bfd_byte *valbuf = dst;
1454 int len = TYPE_LENGTH (type);
1455 ULONGEST pc, wb;
1456 int callsize, areg;
1457 int offset = 0;
1458
1459 DEBUGTRACE ("xtensa_extract_return_value (...)\n");
1460
1461 gdb_assert(len > 0);
1462
6b50c0b0 1463 if (gdbarch_tdep (gdbarch)->call_abi != CallAbiCall0Only)
bdb4c075
MG
1464 {
1465 /* First, we have to find the caller window in the register file. */
6b50c0b0 1466 regcache_raw_read_unsigned (regcache, gdbarch_pc_regnum (gdbarch), &pc);
91d8eb23 1467 callsize = extract_call_winsize (gdbarch, pc);
ca3bf3bd 1468
bdb4c075
MG
1469 /* On Xtensa, we can return up to 4 words (or 2 for call12). */
1470 if (len > (callsize > 8 ? 8 : 16))
1471 internal_error (__FILE__, __LINE__,
1472 _("cannot extract return value of %d bytes long"), len);
ca3bf3bd 1473
bdb4c075
MG
1474 /* Get the register offset of the return
1475 register (A2) in the caller window. */
304fe255 1476 regcache_raw_read_unsigned
6b50c0b0 1477 (regcache, gdbarch_tdep (gdbarch)->wb_regnum, &wb);
ee967b5f 1478 areg = arreg_number (gdbarch,
91d8eb23 1479 gdbarch_tdep (gdbarch)->a0_base + 2 + callsize, wb);
bdb4c075
MG
1480 }
1481 else
1482 {
1483 /* No windowing hardware - Call0 ABI. */
94a0e877 1484 areg = gdbarch_tdep (gdbarch)->a0_base + C0_ARGS;
bdb4c075 1485 }
ca3bf3bd
DJ
1486
1487 DEBUGINFO ("[xtensa_extract_return_value] areg %d len %d\n", areg, len);
1488
6b50c0b0 1489 if (len < 4 && gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1490 offset = 4 - len;
1491
1492 for (; len > 0; len -= 4, areg++, valbuf += 4)
1493 {
1494 if (len < 4)
1495 regcache_raw_read_part (regcache, areg, offset, len, valbuf);
1496 else
1497 regcache_raw_read (regcache, areg, valbuf);
1498 }
1499}
1500
1501
1502static void
1503xtensa_store_return_value (struct type *type,
1504 struct regcache *regcache,
1505 const void *dst)
1506{
6b50c0b0 1507 struct gdbarch *gdbarch = get_regcache_arch (regcache);
ca3bf3bd
DJ
1508 const bfd_byte *valbuf = dst;
1509 unsigned int areg;
1510 ULONGEST pc, wb;
1511 int callsize;
1512 int len = TYPE_LENGTH (type);
1513 int offset = 0;
1514
1515 DEBUGTRACE ("xtensa_store_return_value (...)\n");
1516
6b50c0b0 1517 if (gdbarch_tdep (gdbarch)->call_abi != CallAbiCall0Only)
bdb4c075 1518 {
6b50c0b0
UW
1519 regcache_raw_read_unsigned
1520 (regcache, gdbarch_tdep (gdbarch)->wb_regnum, &wb);
1521 regcache_raw_read_unsigned (regcache, gdbarch_pc_regnum (gdbarch), &pc);
91d8eb23 1522 callsize = extract_call_winsize (gdbarch, pc);
ca3bf3bd 1523
bdb4c075
MG
1524 if (len > (callsize > 8 ? 8 : 16))
1525 internal_error (__FILE__, __LINE__,
1526 _("unimplemented for this length: %d"),
1527 TYPE_LENGTH (type));
ee967b5f
MG
1528 areg = arreg_number (gdbarch,
1529 gdbarch_tdep (gdbarch)->a0_base + 2 + callsize, wb);
ca3bf3bd 1530
bdb4c075 1531 DEBUGTRACE ("[xtensa_store_return_value] callsize %d wb %d\n",
ca3bf3bd 1532 callsize, (int) wb);
bdb4c075
MG
1533 }
1534 else
1535 {
94a0e877 1536 areg = gdbarch_tdep (gdbarch)->a0_base + C0_ARGS;
bdb4c075 1537 }
ca3bf3bd 1538
6b50c0b0 1539 if (len < 4 && gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1540 offset = 4 - len;
1541
ca3bf3bd
DJ
1542 for (; len > 0; len -= 4, areg++, valbuf += 4)
1543 {
1544 if (len < 4)
1545 regcache_raw_write_part (regcache, areg, offset, len, valbuf);
1546 else
1547 regcache_raw_write (regcache, areg, valbuf);
1548 }
1549}
1550
1551
bdb4c075 1552static enum return_value_convention
ca3bf3bd 1553xtensa_return_value (struct gdbarch *gdbarch,
c055b101 1554 struct type *func_type,
ca3bf3bd
DJ
1555 struct type *valtype,
1556 struct regcache *regcache,
1557 gdb_byte *readbuf,
1558 const gdb_byte *writebuf)
1559{
bdb4c075 1560 /* Structures up to 16 bytes are returned in registers. */
ca3bf3bd
DJ
1561
1562 int struct_return = ((TYPE_CODE (valtype) == TYPE_CODE_STRUCT
1563 || TYPE_CODE (valtype) == TYPE_CODE_UNION
1564 || TYPE_CODE (valtype) == TYPE_CODE_ARRAY)
1565 && TYPE_LENGTH (valtype) > 16);
1566
1567 if (struct_return)
1568 return RETURN_VALUE_STRUCT_CONVENTION;
1569
1570 DEBUGTRACE ("xtensa_return_value(...)\n");
1571
1572 if (writebuf != NULL)
1573 {
1574 xtensa_store_return_value (valtype, regcache, writebuf);
1575 }
1576
1577 if (readbuf != NULL)
1578 {
1579 gdb_assert (!struct_return);
1580 xtensa_extract_return_value (valtype, regcache, readbuf);
1581 }
1582 return RETURN_VALUE_REGISTER_CONVENTION;
1583}
1584
1585
1586/* DUMMY FRAME */
1587
1588static CORE_ADDR
1589xtensa_push_dummy_call (struct gdbarch *gdbarch,
1590 struct value *function,
1591 struct regcache *regcache,
1592 CORE_ADDR bp_addr,
1593 int nargs,
1594 struct value **args,
1595 CORE_ADDR sp,
1596 int struct_return,
1597 CORE_ADDR struct_addr)
1598{
1599 int i;
1600 int size, onstack_size;
ff7a4c00 1601 gdb_byte *buf = (gdb_byte *) alloca (16);
ca3bf3bd
DJ
1602 CORE_ADDR ra, ps;
1603 struct argument_info
1604 {
1605 const bfd_byte *contents;
1606 int length;
1607 int onstack; /* onstack == 0 => in reg */
1608 int align; /* alignment */
1609 union
1610 {
1611 int offset; /* stack offset if on stack */
1612 int regno; /* regno if in register */
1613 } u;
1614 };
1615
1616 struct argument_info *arg_info =
1617 (struct argument_info *) alloca (nargs * sizeof (struct argument_info));
1618
1619 CORE_ADDR osp = sp;
1620
1621 DEBUGTRACE ("xtensa_push_dummy_call (...)\n");
1622
1623 if (xtensa_debug_level > 3)
1624 {
1625 int i;
1626 DEBUGINFO ("[xtensa_push_dummy_call] nargs = %d\n", nargs);
1627 DEBUGINFO ("[xtensa_push_dummy_call] sp=0x%x, struct_return=%d, "
1628 "struct_addr=0x%x\n",
1629 (int) sp, (int) struct_return, (int) struct_addr);
1630
1631 for (i = 0; i < nargs; i++)
1632 {
1633 struct value *arg = args[i];
1634 struct type *arg_type = check_typedef (value_type (arg));
ec20a626
UW
1635 fprintf_unfiltered (gdb_stdlog, "%2d: 0x%lx %3d ",
1636 i, (unsigned long) arg, TYPE_LENGTH (arg_type));
ca3bf3bd
DJ
1637 switch (TYPE_CODE (arg_type))
1638 {
1639 case TYPE_CODE_INT:
1640 fprintf_unfiltered (gdb_stdlog, "int");
1641 break;
1642 case TYPE_CODE_STRUCT:
1643 fprintf_unfiltered (gdb_stdlog, "struct");
1644 break;
1645 default:
1646 fprintf_unfiltered (gdb_stdlog, "%3d", TYPE_CODE (arg_type));
1647 break;
1648 }
ec20a626
UW
1649 fprintf_unfiltered (gdb_stdlog, " 0x%lx\n",
1650 (unsigned long) value_contents (arg));
ca3bf3bd
DJ
1651 }
1652 }
1653
1654 /* First loop: collect information.
1655 Cast into type_long. (This shouldn't happen often for C because
1656 GDB already does this earlier.) It's possible that GDB could
1657 do it all the time but it's harmless to leave this code here. */
1658
1659 size = 0;
1660 onstack_size = 0;
1661 i = 0;
1662
1663 if (struct_return)
1664 size = REGISTER_SIZE;
1665
1666 for (i = 0; i < nargs; i++)
1667 {
1668 struct argument_info *info = &arg_info[i];
1669 struct value *arg = args[i];
1670 struct type *arg_type = check_typedef (value_type (arg));
1671
1672 switch (TYPE_CODE (arg_type))
1673 {
1674 case TYPE_CODE_INT:
1675 case TYPE_CODE_BOOL:
1676 case TYPE_CODE_CHAR:
1677 case TYPE_CODE_RANGE:
1678 case TYPE_CODE_ENUM:
1679
1680 /* Cast argument to long if necessary as the mask does it too. */
0dfff4cb
UW
1681 if (TYPE_LENGTH (arg_type)
1682 < TYPE_LENGTH (builtin_type (gdbarch)->builtin_long))
ca3bf3bd 1683 {
0dfff4cb 1684 arg_type = builtin_type (gdbarch)->builtin_long;
ca3bf3bd
DJ
1685 arg = value_cast (arg_type, arg);
1686 }
bdb4c075
MG
1687 /* Aligment is equal to the type length for the basic types. */
1688 info->align = TYPE_LENGTH (arg_type);
ca3bf3bd
DJ
1689 break;
1690
1691 case TYPE_CODE_FLT:
1692
1693 /* Align doubles correctly. */
0dfff4cb
UW
1694 if (TYPE_LENGTH (arg_type)
1695 == TYPE_LENGTH (builtin_type (gdbarch)->builtin_double))
1696 info->align = TYPE_LENGTH (builtin_type (gdbarch)->builtin_double);
ca3bf3bd 1697 else
0dfff4cb 1698 info->align = TYPE_LENGTH (builtin_type (gdbarch)->builtin_long);
ca3bf3bd
DJ
1699 break;
1700
1701 case TYPE_CODE_STRUCT:
1702 default:
0dfff4cb 1703 info->align = TYPE_LENGTH (builtin_type (gdbarch)->builtin_long);
ca3bf3bd
DJ
1704 break;
1705 }
1706 info->length = TYPE_LENGTH (arg_type);
1707 info->contents = value_contents (arg);
1708
1709 /* Align size and onstack_size. */
1710 size = (size + info->align - 1) & ~(info->align - 1);
1711 onstack_size = (onstack_size + info->align - 1) & ~(info->align - 1);
1712
91d8eb23 1713 if (size + info->length > REGISTER_SIZE * ARG_NOF (gdbarch))
ca3bf3bd
DJ
1714 {
1715 info->onstack = 1;
1716 info->u.offset = onstack_size;
1717 onstack_size += info->length;
1718 }
1719 else
1720 {
1721 info->onstack = 0;
91d8eb23 1722 info->u.regno = ARG_1ST (gdbarch) + size / REGISTER_SIZE;
ca3bf3bd
DJ
1723 }
1724 size += info->length;
1725 }
1726
1727 /* Adjust the stack pointer and align it. */
1728 sp = align_down (sp - onstack_size, SP_ALIGNMENT);
1729
bdb4c075 1730 /* Simulate MOVSP, if Windowed ABI. */
6b50c0b0 1731 if ((gdbarch_tdep (gdbarch)->call_abi != CallAbiCall0Only)
304fe255 1732 && (sp != osp))
ca3bf3bd
DJ
1733 {
1734 read_memory (osp - 16, buf, 16);
1735 write_memory (sp - 16, buf, 16);
1736 }
1737
1738 /* Second Loop: Load arguments. */
1739
1740 if (struct_return)
1741 {
1742 store_unsigned_integer (buf, REGISTER_SIZE, struct_addr);
91d8eb23 1743 regcache_cooked_write (regcache, ARG_1ST (gdbarch), buf);
ca3bf3bd
DJ
1744 }
1745
1746 for (i = 0; i < nargs; i++)
1747 {
1748 struct argument_info *info = &arg_info[i];
1749
1750 if (info->onstack)
1751 {
1752 int n = info->length;
1753 CORE_ADDR offset = sp + info->u.offset;
1754
1755 /* Odd-sized structs are aligned to the lower side of a memory
1756 word in big-endian mode and require a shift. This only
1757 applies for structures smaller than one word. */
1758
4c6b5505 1759 if (n < REGISTER_SIZE
6b50c0b0 1760 && gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1761 offset += (REGISTER_SIZE - n);
1762
1763 write_memory (offset, info->contents, info->length);
1764
1765 }
1766 else
1767 {
1768 int n = info->length;
1769 const bfd_byte *cp = info->contents;
1770 int r = info->u.regno;
1771
1772 /* Odd-sized structs are aligned to the lower side of registers in
1773 big-endian mode and require a shift. The odd-sized leftover will
1774 be at the end. Note that this is only true for structures smaller
1775 than REGISTER_SIZE; for larger odd-sized structures the excess
1776 will be left-aligned in the register on both endiannesses. */
1777
4c6b5505 1778 if (n < REGISTER_SIZE
6b50c0b0 1779 && gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1780 {
1781 ULONGEST v = extract_unsigned_integer (cp, REGISTER_SIZE);
1782 v = v >> ((REGISTER_SIZE - n) * TARGET_CHAR_BIT);
1783
1784 store_unsigned_integer (buf, REGISTER_SIZE, v);
1785 regcache_cooked_write (regcache, r, buf);
1786
1787 cp += REGISTER_SIZE;
1788 n -= REGISTER_SIZE;
1789 r++;
1790 }
1791 else
1792 while (n > 0)
1793 {
ca3bf3bd
DJ
1794 regcache_cooked_write (regcache, r, cp);
1795
ca3bf3bd
DJ
1796 cp += REGISTER_SIZE;
1797 n -= REGISTER_SIZE;
1798 r++;
1799 }
1800 }
1801 }
1802
ca3bf3bd 1803 /* Set the return address of dummy frame to the dummy address.
bdb4c075 1804 The return address for the current function (in A0) is
ca3bf3bd
DJ
1805 saved in the dummy frame, so we can savely overwrite A0 here. */
1806
6b50c0b0 1807 if (gdbarch_tdep (gdbarch)->call_abi != CallAbiCall0Only)
bdb4c075
MG
1808 {
1809 ra = (bp_addr & 0x3fffffff) | 0x40000000;
6b50c0b0 1810 regcache_raw_read (regcache, gdbarch_ps_regnum (gdbarch), buf);
bdb4c075 1811 ps = extract_unsigned_integer (buf, 4) & ~0x00030000;
304fe255 1812 regcache_cooked_write_unsigned
6b50c0b0 1813 (regcache, gdbarch_tdep (gdbarch)->a0_base + 4, ra);
bdb4c075 1814 regcache_cooked_write_unsigned (regcache,
6b50c0b0 1815 gdbarch_ps_regnum (gdbarch),
bdb4c075 1816 ps | 0x00010000);
94a0e877
MG
1817
1818 /* All the registers have been saved. After executing
1819 dummy call, they all will be restored. So it's safe
1820 to modify WINDOWSTART register to make it look like there
1821 is only one register window corresponding to WINDOWEBASE. */
1822
1823 regcache_raw_read (regcache, gdbarch_tdep (gdbarch)->wb_regnum, buf);
1824 regcache_cooked_write_unsigned (regcache,
1825 gdbarch_tdep (gdbarch)->ws_regnum,
1826 1 << extract_unsigned_integer (buf, 4));
bdb4c075
MG
1827 }
1828 else
1829 {
1830 /* Simulate CALL0: write RA into A0 register. */
304fe255 1831 regcache_cooked_write_unsigned
94a0e877 1832 (regcache, gdbarch_tdep (gdbarch)->a0_base, bp_addr);
bdb4c075 1833 }
ca3bf3bd
DJ
1834
1835 /* Set new stack pointer and return it. */
304fe255 1836 regcache_cooked_write_unsigned (regcache,
6b50c0b0 1837 gdbarch_tdep (gdbarch)->a0_base + 1, sp);
ca3bf3bd
DJ
1838 /* Make dummy frame ID unique by adding a constant. */
1839 return sp + SP_ALIGNMENT;
1840}
1841
1842
1843/* Return a breakpoint for the current location of PC. We always use
1844 the density version if we have density instructions (regardless of the
1845 current instruction at PC), and use regular instructions otherwise. */
1846
1847#define BIG_BREAKPOINT { 0x00, 0x04, 0x00 }
1848#define LITTLE_BREAKPOINT { 0x00, 0x40, 0x00 }
1849#define DENSITY_BIG_BREAKPOINT { 0xd2, 0x0f }
1850#define DENSITY_LITTLE_BREAKPOINT { 0x2d, 0xf0 }
1851
bdb4c075 1852static const unsigned char *
67d57894
MD
1853xtensa_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr,
1854 int *lenptr)
ca3bf3bd 1855{
ff7a4c00
MG
1856 static unsigned char big_breakpoint[] = BIG_BREAKPOINT;
1857 static unsigned char little_breakpoint[] = LITTLE_BREAKPOINT;
1858 static unsigned char density_big_breakpoint[] = DENSITY_BIG_BREAKPOINT;
1859 static unsigned char density_little_breakpoint[] = DENSITY_LITTLE_BREAKPOINT;
ca3bf3bd
DJ
1860
1861 DEBUGTRACE ("xtensa_breakpoint_from_pc (pc = 0x%08x)\n", (int) *pcptr);
1862
67d57894 1863 if (gdbarch_tdep (gdbarch)->isa_use_density_instructions)
ca3bf3bd 1864 {
67d57894 1865 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1866 {
1867 *lenptr = sizeof (density_big_breakpoint);
1868 return density_big_breakpoint;
1869 }
1870 else
1871 {
1872 *lenptr = sizeof (density_little_breakpoint);
1873 return density_little_breakpoint;
1874 }
1875 }
1876 else
1877 {
67d57894 1878 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ca3bf3bd
DJ
1879 {
1880 *lenptr = sizeof (big_breakpoint);
1881 return big_breakpoint;
1882 }
1883 else
1884 {
1885 *lenptr = sizeof (little_breakpoint);
1886 return little_breakpoint;
1887 }
1888 }
1889}
1890
bdb4c075
MG
1891/* Call0 ABI support routines. */
1892
1893/* Call0 opcode class. Opcodes are preclassified according to what they
1894 mean for Call0 prologue analysis, and their number of significant operands.
1895 The purpose of this is to simplify prologue analysis by separating
1896 instruction decoding (libisa) from the semantics of prologue analysis. */
1897
1898typedef enum {
1899 c0opc_illegal, /* Unknown to libisa (invalid) or 'ill' opcode. */
1900 c0opc_uninteresting, /* Not interesting for Call0 prologue analysis. */
1901 c0opc_flow, /* Flow control insn. */
1902 c0opc_entry, /* ENTRY indicates non-Call0 prologue. */
1903 c0opc_break, /* Debugger software breakpoints. */
1904 c0opc_add, /* Adding two registers. */
1905 c0opc_addi, /* Adding a register and an immediate. */
1906 c0opc_sub, /* Subtracting a register from a register. */
1907 c0opc_mov, /* Moving a register to a register. */
1908 c0opc_movi, /* Moving an immediate to a register. */
1909 c0opc_l32r, /* Loading a literal. */
1910 c0opc_s32i, /* Storing word at fixed offset from a base register. */
1911 c0opc_NrOf /* Number of opcode classifications. */
1912} xtensa_insn_kind;
1913
1914
1915/* Classify an opcode based on what it means for Call0 prologue analysis. */
1916
1917static xtensa_insn_kind
1918call0_classify_opcode (xtensa_isa isa, xtensa_opcode opc)
1919{
1920 const char *opcname;
1921 xtensa_insn_kind opclass = c0opc_uninteresting;
1922
1923 DEBUGTRACE ("call0_classify_opcode (..., opc = %d)\n", opc);
1924
1925 /* Get opcode name and handle special classifications. */
1926
1927 opcname = xtensa_opcode_name (isa, opc);
1928
1929 if (opcname == NULL
1930 || strcasecmp (opcname, "ill") == 0
1931 || strcasecmp (opcname, "ill.n") == 0)
1932 opclass = c0opc_illegal;
1933 else if (strcasecmp (opcname, "break") == 0
1934 || strcasecmp (opcname, "break.n") == 0)
1935 opclass = c0opc_break;
1936 else if (strcasecmp (opcname, "entry") == 0)
1937 opclass = c0opc_entry;
1938 else if (xtensa_opcode_is_branch (isa, opc) > 0
1939 || xtensa_opcode_is_jump (isa, opc) > 0
1940 || xtensa_opcode_is_loop (isa, opc) > 0
1941 || xtensa_opcode_is_call (isa, opc) > 0
1942 || strcasecmp (opcname, "simcall") == 0
1943 || strcasecmp (opcname, "syscall") == 0)
1944 opclass = c0opc_flow;
1945
1946 /* Also, classify specific opcodes that need to be tracked. */
1947 else if (strcasecmp (opcname, "add") == 0
1948 || strcasecmp (opcname, "add.n") == 0)
1949 opclass = c0opc_add;
1950 else if (strcasecmp (opcname, "addi") == 0
1951 || strcasecmp (opcname, "addi.n") == 0
1952 || strcasecmp (opcname, "addmi") == 0)
1953 opclass = c0opc_addi;
1954 else if (strcasecmp (opcname, "sub") == 0)
1955 opclass = c0opc_sub;
1956 else if (strcasecmp (opcname, "mov.n") == 0
1957 || strcasecmp (opcname, "or") == 0) /* Could be 'mov' asm macro. */
1958 opclass = c0opc_mov;
1959 else if (strcasecmp (opcname, "movi") == 0
1960 || strcasecmp (opcname, "movi.n") == 0)
1961 opclass = c0opc_movi;
1962 else if (strcasecmp (opcname, "l32r") == 0)
1963 opclass = c0opc_l32r;
1964 else if (strcasecmp (opcname, "s32i") == 0
1965 || strcasecmp (opcname, "s32i.n") == 0)
1966 opclass = c0opc_s32i;
1967
1968 return opclass;
1969}
1970
1971/* Tracks register movement/mutation for a given operation, which may
1972 be within a bundle. Updates the destination register tracking info
1973 accordingly. The pc is needed only for pc-relative load instructions
1974 (eg. l32r). The SP register number is needed to identify stores to
1975 the stack frame. */
1976
1977static void
1978call0_track_op (xtensa_c0reg_t dst[], xtensa_c0reg_t src[],
1979 xtensa_insn_kind opclass, int nods, unsigned odv[],
9f61f19b 1980 CORE_ADDR pc, CORE_ADDR litbase, int spreg)
bdb4c075 1981{
9f61f19b 1982 unsigned litaddr, litval;
bdb4c075
MG
1983
1984 switch (opclass)
1985 {
1986 case c0opc_addi:
1987 /* 3 operands: dst, src, imm. */
1988 gdb_assert (nods == 3);
1989 dst[odv[0]].fr_reg = src[odv[1]].fr_reg;
1990 dst[odv[0]].fr_ofs = src[odv[1]].fr_ofs + odv[2];
1991 break;
1992 case c0opc_add:
1993 /* 3 operands: dst, src1, src2. */
1994 gdb_assert (nods == 3);
1995 if (src[odv[1]].fr_reg == C0_CONST)
1996 {
1997 dst[odv[0]].fr_reg = src[odv[2]].fr_reg;
1998 dst[odv[0]].fr_ofs = src[odv[2]].fr_ofs + src[odv[1]].fr_ofs;
1999 }
2000 else if (src[odv[2]].fr_reg == C0_CONST)
2001 {
2002 dst[odv[0]].fr_reg = src[odv[1]].fr_reg;
2003 dst[odv[0]].fr_ofs = src[odv[1]].fr_ofs + src[odv[2]].fr_ofs;
2004 }
2005 else dst[odv[0]].fr_reg = C0_INEXP;
2006 break;
2007 case c0opc_sub:
2008 /* 3 operands: dst, src1, src2. */
2009 gdb_assert (nods == 3);
2010 if (src[odv[2]].fr_reg == C0_CONST)
2011 {
2012 dst[odv[0]].fr_reg = src[odv[1]].fr_reg;
2013 dst[odv[0]].fr_ofs = src[odv[1]].fr_ofs - src[odv[2]].fr_ofs;
2014 }
2015 else dst[odv[0]].fr_reg = C0_INEXP;
2016 break;
2017 case c0opc_mov:
2018 /* 2 operands: dst, src [, src]. */
2019 gdb_assert (nods == 2);
2020 dst[odv[0]].fr_reg = src[odv[1]].fr_reg;
2021 dst[odv[0]].fr_ofs = src[odv[1]].fr_ofs;
2022 break;
2023 case c0opc_movi:
2024 /* 2 operands: dst, imm. */
2025 gdb_assert (nods == 2);
2026 dst[odv[0]].fr_reg = C0_CONST;
2027 dst[odv[0]].fr_ofs = odv[1];
2028 break;
2029 case c0opc_l32r:
2030 /* 2 operands: dst, literal offset. */
2031 gdb_assert (nods == 2);
bdb4c075
MG
2032 litaddr = litbase & 1
2033 ? (litbase & ~1) + (signed)odv[1]
2034 : (pc + 3 + (signed)odv[1]) & ~3;
2035 litval = read_memory_integer(litaddr, 4);
2036 dst[odv[0]].fr_reg = C0_CONST;
2037 dst[odv[0]].fr_ofs = litval;
2038 break;
2039 case c0opc_s32i:
2040 /* 3 operands: value, base, offset. */
2041 gdb_assert (nods == 3 && spreg >= 0 && spreg < C0_NREGS);
2042 if (src[odv[1]].fr_reg == spreg /* Store to stack frame. */
2043 && (src[odv[1]].fr_ofs & 3) == 0 /* Alignment preserved. */
2044 && src[odv[0]].fr_reg >= 0 /* Value is from a register. */
2045 && src[odv[0]].fr_ofs == 0 /* Value hasn't been modified. */
2046 && src[src[odv[0]].fr_reg].to_stk == C0_NOSTK) /* First time. */
2047 {
2048 /* ISA encoding guarantees alignment. But, check it anyway. */
2049 gdb_assert ((odv[2] & 3) == 0);
2050 dst[src[odv[0]].fr_reg].to_stk = src[odv[1]].fr_ofs + odv[2];
2051 }
2052 break;
2053 default:
2054 gdb_assert (0);
2055 }
2056}
2057
2058/* Analyze prologue of the function at start address to determine if it uses
2059 the Call0 ABI, and if so track register moves and linear modifications
2060 in the prologue up to the PC or just beyond the prologue, whichever is first.
2061 An 'entry' instruction indicates non-Call0 ABI and the end of the prologue.
2062 The prologue may overlap non-prologue instructions but is guaranteed to end
2063 by the first flow-control instruction (jump, branch, call or return).
2064 Since an optimized function may move information around and change the
2065 stack frame arbitrarily during the prologue, the information is guaranteed
2066 valid only at the point in the function indicated by the PC.
2067 May be used to skip the prologue or identify the ABI, w/o tracking.
2068
2069 Returns: Address of first instruction after prologue, or PC (whichever
2070 is first), or 0, if decoding failed (in libisa).
2071 Input args:
2072 start Start address of function/prologue.
2073 pc Program counter to stop at. Use 0 to continue to end of prologue.
2074 If 0, avoids infinite run-on in corrupt code memory by bounding
2075 the scan to the end of the function if that can be determined.
2076 nregs Number of general registers to track (size of rt[] array).
2077 InOut args:
2078 rt[] Array[nregs] of xtensa_c0reg structures for register tracking info.
2079 If NULL, registers are not tracked.
2080 Output args:
2081 call0 If != NULL, *call0 is set non-zero if Call0 ABI used, else 0
2082 (more accurately, non-zero until 'entry' insn is encountered).
2083
2084 Note that these may produce useful results even if decoding fails
2085 because they begin with default assumptions that analysis may change. */
2086
2087static CORE_ADDR
9f61f19b 2088call0_analyze_prologue (CORE_ADDR start, CORE_ADDR pc, CORE_ADDR litbase,
bdb4c075
MG
2089 int nregs, xtensa_c0reg_t rt[], int *call0)
2090{
2091 CORE_ADDR ia; /* Current insn address in prologue. */
2092 CORE_ADDR ba = 0; /* Current address at base of insn buffer. */
2093 CORE_ADDR bt; /* Current address at top+1 of insn buffer. */
2094 #define BSZ 32 /* Instruction buffer size. */
2095 char ibuf[BSZ]; /* Instruction buffer for decoding prologue. */
2096 xtensa_isa isa; /* libisa ISA handle. */
2097 xtensa_insnbuf ins, slot; /* libisa handle to decoded insn, slot. */
2098 xtensa_format ifmt; /* libisa instruction format. */
2099 int ilen, islots, is; /* Instruction length, nbr slots, current slot. */
2100 xtensa_opcode opc; /* Opcode in current slot. */
2101 xtensa_insn_kind opclass; /* Opcode class for Call0 prologue analysis. */
2102 int nods; /* Opcode number of operands. */
2103 unsigned odv[C0_MAXOPDS]; /* Operand values in order provided by libisa. */
2104 xtensa_c0reg_t *rtmp; /* Register tracking info snapshot. */
2105 int j; /* General loop counter. */
2106 int fail = 0; /* Set non-zero and exit, if decoding fails. */
2107 CORE_ADDR body_pc; /* The PC for the first non-prologue insn. */
2108 CORE_ADDR end_pc; /* The PC for the lust function insn. */
2109
2110 struct symtab_and_line prologue_sal;
2111
2112 DEBUGTRACE ("call0_analyze_prologue (start = 0x%08x, pc = 0x%08x, ...)\n",
2113 (int)start, (int)pc);
2114
2115 /* Try to limit the scan to the end of the function if a non-zero pc
2116 arg was not supplied to avoid probing beyond the end of valid memory.
2117 If memory is full of garbage that classifies as c0opc_uninteresting.
2118 If this fails (eg. if no symbols) pc ends up 0 as it was.
2119 Intialize the Call0 frame and register tracking info.
2120 Assume it's Call0 until an 'entry' instruction is encountered.
2121 Assume we may be in the prologue until we hit a flow control instr. */
2122
2123 rtmp = NULL;
2124 body_pc = INT_MAX;
2125 end_pc = 0;
2126
2127 /* Find out, if we have an information about the prologue from DWARF. */
2128 prologue_sal = find_pc_line (start, 0);
2129 if (prologue_sal.line != 0) /* Found debug info. */
2130 body_pc = prologue_sal.end;
2131
2132 /* If we are going to analyze the prologue in general without knowing about
2133 the current PC, make the best assumtion for the end of the prologue. */
2134 if (pc == 0)
2135 {
2136 find_pc_partial_function (start, 0, NULL, &end_pc);
2137 body_pc = min (end_pc, body_pc);
2138 }
2139 else
2140 body_pc = min (pc, body_pc);
2141
2142 if (call0 != NULL)
2143 *call0 = 1;
2144
2145 if (rt != NULL)
2146 {
2147 rtmp = (xtensa_c0reg_t*) alloca(nregs * sizeof(xtensa_c0reg_t));
2148 /* rt is already initialized in xtensa_alloc_frame_cache(). */
2149 }
2150 else nregs = 0;
2151
94a0e877
MG
2152 if (!xtensa_default_isa)
2153 xtensa_default_isa = xtensa_isa_init (0, 0);
bdb4c075
MG
2154 isa = xtensa_default_isa;
2155 gdb_assert (BSZ >= xtensa_isa_maxlength (isa));
2156 ins = xtensa_insnbuf_alloc (isa);
2157 slot = xtensa_insnbuf_alloc (isa);
2158
2159 for (ia = start, bt = ia; ia < body_pc ; ia += ilen)
2160 {
2161 /* (Re)fill instruction buffer from memory if necessary, but do not
2162 read memory beyond PC to be sure we stay within text section
2163 (this protection only works if a non-zero pc is supplied). */
2164
2165 if (ia + xtensa_isa_maxlength (isa) > bt)
2166 {
2167 ba = ia;
2168 bt = (ba + BSZ) < body_pc ? ba + BSZ : body_pc;
2169 read_memory (ba, ibuf, bt - ba);
2170 }
2171
2172 /* Decode format information. */
2173
2174 xtensa_insnbuf_from_chars (isa, ins, &ibuf[ia-ba], 0);
2175 ifmt = xtensa_format_decode (isa, ins);
2176 if (ifmt == XTENSA_UNDEFINED)
2177 {
2178 fail = 1;
2179 goto done;
2180 }
2181 ilen = xtensa_format_length (isa, ifmt);
2182 if (ilen == XTENSA_UNDEFINED)
2183 {
2184 fail = 1;
2185 goto done;
2186 }
2187 islots = xtensa_format_num_slots (isa, ifmt);
2188 if (islots == XTENSA_UNDEFINED)
2189 {
2190 fail = 1;
2191 goto done;
2192 }
2193
2194 /* Analyze a bundle or a single instruction, using a snapshot of
2195 the register tracking info as input for the entire bundle so that
2196 register changes do not take effect within this bundle. */
ca3bf3bd 2197
bdb4c075
MG
2198 for (j = 0; j < nregs; ++j)
2199 rtmp[j] = rt[j];
2200
2201 for (is = 0; is < islots; ++is)
2202 {
2203 /* Decode a slot and classify the opcode. */
2204
2205 fail = xtensa_format_get_slot (isa, ifmt, is, ins, slot);
2206 if (fail)
2207 goto done;
2208
2209 opc = xtensa_opcode_decode (isa, ifmt, is, slot);
2210 DEBUGVERB ("[call0_analyze_prologue] instr addr = 0x%08x, opc = %d\n",
2211 (unsigned)ia, opc);
2212 if (opc == XTENSA_UNDEFINED)
2213 opclass = c0opc_illegal;
2214 else
2215 opclass = call0_classify_opcode (isa, opc);
2216
2217 /* Decide whether to track this opcode, ignore it, or bail out. */
2218
2219 switch (opclass)
2220 {
2221 case c0opc_illegal:
2222 case c0opc_break:
2223 fail = 1;
2224 goto done;
2225
2226 case c0opc_uninteresting:
2227 continue;
2228
2229 case c0opc_flow:
2230 goto done;
2231
2232 case c0opc_entry:
2233 if (call0 != NULL)
2234 *call0 = 0;
2235 ia += ilen; /* Skip over 'entry' insn. */
2236 goto done;
2237
2238 default:
2239 if (call0 != NULL)
2240 *call0 = 1;
2241 }
2242
2243 /* Only expected opcodes should get this far. */
2244 if (rt == NULL)
2245 continue;
2246
2247 /* Extract and decode the operands. */
2248 nods = xtensa_opcode_num_operands (isa, opc);
2249 if (nods == XTENSA_UNDEFINED)
2250 {
2251 fail = 1;
2252 goto done;
2253 }
2254
2255 for (j = 0; j < nods && j < C0_MAXOPDS; ++j)
2256 {
2257 fail = xtensa_operand_get_field (isa, opc, j, ifmt,
2258 is, slot, &odv[j]);
2259 if (fail)
2260 goto done;
2261
2262 fail = xtensa_operand_decode (isa, opc, j, &odv[j]);
2263 if (fail)
2264 goto done;
2265 }
2266
2267 /* Check operands to verify use of 'mov' assembler macro. */
2268 if (opclass == c0opc_mov && nods == 3)
2269 {
2270 if (odv[2] == odv[1])
2271 nods = 2;
2272 else
2273 {
2274 opclass = c0opc_uninteresting;
2275 continue;
2276 }
2277 }
2278
2279 /* Track register movement and modification for this operation. */
9f61f19b 2280 call0_track_op (rt, rtmp, opclass, nods, odv, ia, litbase, 1);
bdb4c075
MG
2281 }
2282 }
2283done:
2284 DEBUGVERB ("[call0_analyze_prologue] stopped at instr addr 0x%08x, %s\n",
2285 (unsigned)ia, fail ? "failed" : "succeeded");
2286 xtensa_insnbuf_free(isa, slot);
2287 xtensa_insnbuf_free(isa, ins);
2288 return fail ? 0 : ia;
2289}
2290
5142f611 2291/* Initialize frame cache for the current frame in CALL0 ABI. */
bdb4c075
MG
2292
2293static void
5142f611 2294call0_frame_cache (struct frame_info *this_frame,
9f61f19b 2295 xtensa_frame_cache_t *cache, CORE_ADDR pc, CORE_ADDR litbase)
bdb4c075 2296{
5142f611 2297 struct gdbarch *gdbarch = get_frame_arch (this_frame);
bdb4c075
MG
2298 CORE_ADDR start_pc; /* The beginning of the function. */
2299 CORE_ADDR body_pc=UINT_MAX; /* PC, where prologue analysis stopped. */
2300 CORE_ADDR sp, fp, ra;
2301 int fp_regnum, c0_hasfp, c0_frmsz, prev_sp, to_stk;
2302
2303 /* Find the beginning of the prologue of the function containing the PC
2304 and analyze it up to the PC or the end of the prologue. */
2305
2306 if (find_pc_partial_function (pc, NULL, &start_pc, NULL))
2307 {
9f61f19b 2308 body_pc = call0_analyze_prologue (start_pc, pc, litbase, C0_NREGS,
bdb4c075
MG
2309 &cache->c0.c0_rt[0],
2310 &cache->call0);
2311 }
2312
5142f611
MG
2313 sp = get_frame_register_unsigned
2314 (this_frame, gdbarch_tdep (gdbarch)->a0_base + 1);
bdb4c075
MG
2315 fp = sp; /* Assume FP == SP until proven otherwise. */
2316
2317 /* Get the frame information and FP (if used) at the current PC.
2318 If PC is in the prologue, the prologue analysis is more reliable
2319 than DWARF info. We don't not know for sure if PC is in the prologue,
2320 but we know no calls have yet taken place, so we can almost
2321 certainly rely on the prologue analysis. */
2322
2323 if (body_pc <= pc)
2324 {
2325 /* Prologue analysis was successful up to the PC.
2326 It includes the cases when PC == START_PC. */
2327 c0_hasfp = cache->c0.c0_rt[C0_FP].fr_reg == C0_SP;
2328 /* c0_hasfp == true means there is a frame pointer because
2329 we analyzed the prologue and found that cache->c0.c0_rt[C0_FP]
2330 was derived from SP. Otherwise, it would be C0_FP. */
2331 fp_regnum = c0_hasfp ? C0_FP : C0_SP;
2332 c0_frmsz = - cache->c0.c0_rt[fp_regnum].fr_ofs;
6b50c0b0 2333 fp_regnum += gdbarch_tdep (gdbarch)->a0_base;
bdb4c075
MG
2334 }
2335 else /* No data from the prologue analysis. */
2336 {
2337 c0_hasfp = 0;
6b50c0b0 2338 fp_regnum = gdbarch_tdep (gdbarch)->a0_base + C0_SP;
bdb4c075
MG
2339 c0_frmsz = 0;
2340 start_pc = pc;
2341 }
2342
2343 prev_sp = fp + c0_frmsz;
2344
2345 /* Frame size from debug info or prologue tracking does not account for
2346 alloca() and other dynamic allocations. Adjust frame size by FP - SP. */
2347 if (c0_hasfp)
2348 {
5142f611 2349 fp = get_frame_register_unsigned (this_frame, fp_regnum);
bdb4c075
MG
2350
2351 /* Recalculate previous SP. */
2352 prev_sp = fp + c0_frmsz;
2353 /* Update the stack frame size. */
2354 c0_frmsz += fp - sp;
2355 }
2356
2357 /* Get the return address (RA) from the stack if saved,
2358 or try to get it from a register. */
2359
2360 to_stk = cache->c0.c0_rt[C0_RA].to_stk;
2361 if (to_stk != C0_NOSTK)
2362 ra = (CORE_ADDR)
2363 read_memory_integer (sp + c0_frmsz + cache->c0.c0_rt[C0_RA].to_stk, 4);
2364
2365 else if (cache->c0.c0_rt[C0_RA].fr_reg == C0_CONST
2366 && cache->c0.c0_rt[C0_RA].fr_ofs == 0)
2367 {
2368 /* Special case for terminating backtrace at a function that wants to
2369 be seen as the outermost. Such a function will clear it's RA (A0)
2370 register to 0 in the prologue instead of saving its original value. */
2371 ra = 0;
2372 }
2373 else
2374 {
2375 /* RA was copied to another register or (before any function call) may
2376 still be in the original RA register. This is not always reliable:
2377 even in a leaf function, register tracking stops after prologue, and
2378 even in prologue, non-prologue instructions (not tracked) may overwrite
2379 RA or any register it was copied to. If likely in prologue or before
2380 any call, use retracking info and hope for the best (compiler should
2381 have saved RA in stack if not in a leaf function). If not in prologue,
2382 too bad. */
2383
2384 int i;
2385 for (i = 0;
2386 (i < C0_NREGS) &&
2387 (i == C0_RA || cache->c0.c0_rt[i].fr_reg != C0_RA);
2388 ++i);
2389 if (i >= C0_NREGS && cache->c0.c0_rt[C0_RA].fr_reg == C0_RA)
2390 i = C0_RA;
5142f611 2391 if (i < C0_NREGS)
bdb4c075 2392 {
5142f611
MG
2393 ra = get_frame_register_unsigned
2394 (this_frame,
2395 gdbarch_tdep (gdbarch)->a0_base + cache->c0.c0_rt[i].fr_reg);
bdb4c075
MG
2396 }
2397 else ra = 0;
2398 }
2399
2400 cache->pc = start_pc;
2401 cache->ra = ra;
2402 /* RA == 0 marks the outermost frame. Do not go past it. */
2403 cache->prev_sp = (ra != 0) ? prev_sp : 0;
2404 cache->c0.fp_regnum = fp_regnum;
2405 cache->c0.c0_frmsz = c0_frmsz;
2406 cache->c0.c0_hasfp = c0_hasfp;
2407 cache->c0.c0_fp = fp;
2408}
2409
2410
2411/* Skip function prologue.
2412
2413 Return the pc of the first instruction after prologue. GDB calls this to
2414 find the address of the first line of the function or (if there is no line
2415 number information) to skip the prologue for planting breakpoints on
2416 function entries. Use debug info (if present) or prologue analysis to skip
2417 the prologue to achieve reliable debugging behavior. For windowed ABI,
2418 only the 'entry' instruction is skipped. It is not strictly necessary to
2419 skip the prologue (Call0) or 'entry' (Windowed) because xt-gdb knows how to
2420 backtrace at any point in the prologue, however certain potential hazards
2421 are avoided and a more "normal" debugging experience is ensured by
2422 skipping the prologue (can be disabled by defining DONT_SKIP_PROLOG).
2423 For example, if we don't skip the prologue:
2424 - Some args may not yet have been saved to the stack where the debug
2425 info expects to find them (true anyway when only 'entry' is skipped);
2426 - Software breakpoints ('break' instrs) may not have been unplanted
2427 when the prologue analysis is done on initializing the frame cache,
2428 and breaks in the prologue will throw off the analysis.
ca3bf3bd
DJ
2429
2430 If we have debug info ( line-number info, in particular ) we simply skip
2431 the code associated with the first function line effectively skipping
bdb4c075 2432 the prologue code. It works even in cases like
ca3bf3bd
DJ
2433
2434 int main()
2435 { int local_var = 1;
2436 ....
2437 }
2438
2439 because, for this source code, both Xtensa compilers will generate two
2440 separate entries ( with the same line number ) in dwarf line-number
2441 section to make sure there is a boundary between the prologue code and
2442 the rest of the function.
2443
bdb4c075
MG
2444 If there is no debug info, we need to analyze the code. */
2445
2446/* #define DONT_SKIP_PROLOGUE */
ca3bf3bd
DJ
2447
2448CORE_ADDR
6093d2eb 2449xtensa_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR start_pc)
ca3bf3bd 2450{
bdb4c075
MG
2451 struct symtab_and_line prologue_sal;
2452 CORE_ADDR body_pc;
2453
ca3bf3bd
DJ
2454 DEBUGTRACE ("xtensa_skip_prologue (start_pc = 0x%08x)\n", (int) start_pc);
2455
bdb4c075
MG
2456#if DONT_SKIP_PROLOGUE
2457 return start_pc;
2458#endif
2459
2460 /* Try to find first body line from debug info. */
2461
2462 prologue_sal = find_pc_line (start_pc, 0);
2463 if (prologue_sal.line != 0) /* Found debug info. */
ca3bf3bd 2464 {
bdb4c075
MG
2465 /* In Call0, it is possible to have a function with only one instruction
2466 ('ret') resulting from a 1-line optimized function that does nothing.
2467 In that case, prologue_sal.end may actually point to the start of the
2468 next function in the text section, causing a breakpoint to be set at
2469 the wrong place. Check if the end address is in a different function,
2470 and if so return the start PC. We know we have symbol info. */
ca3bf3bd 2471
bdb4c075
MG
2472 CORE_ADDR end_func;
2473
2474 find_pc_partial_function (prologue_sal.end, NULL, &end_func, NULL);
2475 if (end_func != start_pc)
ca3bf3bd
DJ
2476 return start_pc;
2477
bdb4c075 2478 return prologue_sal.end;
ca3bf3bd 2479 }
ca3bf3bd 2480
bdb4c075 2481 /* No debug line info. Analyze prologue for Call0 or simply skip ENTRY. */
9f61f19b 2482 body_pc = call0_analyze_prologue(start_pc, 0, 0, 0, NULL, NULL);
bdb4c075
MG
2483 return body_pc != 0 ? body_pc : start_pc;
2484}
ca3bf3bd
DJ
2485
2486/* Verify the current configuration. */
ca3bf3bd
DJ
2487static void
2488xtensa_verify_config (struct gdbarch *gdbarch)
2489{
2490 struct ui_file *log;
2491 struct cleanup *cleanups;
2492 struct gdbarch_tdep *tdep;
2493 long dummy;
2494 char *buf;
2495
2496 tdep = gdbarch_tdep (gdbarch);
2497 log = mem_fileopen ();
2498 cleanups = make_cleanup_ui_file_delete (log);
2499
2500 /* Verify that we got a reasonable number of AREGS. */
2501 if ((tdep->num_aregs & -tdep->num_aregs) != tdep->num_aregs)
bdb4c075
MG
2502 fprintf_unfiltered (log, _("\
2503\n\tnum_aregs: Number of AR registers (%d) is not a power of two!"),
2504 tdep->num_aregs);
ca3bf3bd
DJ
2505
2506 /* Verify that certain registers exist. */
bdb4c075 2507
ca3bf3bd 2508 if (tdep->pc_regnum == -1)
bdb4c075
MG
2509 fprintf_unfiltered (log, _("\n\tpc_regnum: No PC register"));
2510 if (tdep->isa_use_exceptions && tdep->ps_regnum == -1)
2511 fprintf_unfiltered (log, _("\n\tps_regnum: No PS register"));
2512
2513 if (tdep->isa_use_windowed_registers)
2514 {
2515 if (tdep->wb_regnum == -1)
2516 fprintf_unfiltered (log, _("\n\twb_regnum: No WB register"));
2517 if (tdep->ws_regnum == -1)
2518 fprintf_unfiltered (log, _("\n\tws_regnum: No WS register"));
2519 if (tdep->ar_base == -1)
2520 fprintf_unfiltered (log, _("\n\tar_base: No AR registers"));
2521 }
2522
ca3bf3bd 2523 if (tdep->a0_base == -1)
bdb4c075 2524 fprintf_unfiltered (log, _("\n\ta0_base: No Ax registers"));
ca3bf3bd
DJ
2525
2526 buf = ui_file_xstrdup (log, &dummy);
2527 make_cleanup (xfree, buf);
2528 if (strlen (buf) > 0)
2529 internal_error (__FILE__, __LINE__,
2530 _("the following are invalid: %s"), buf);
2531 do_cleanups (cleanups);
2532}
2533
94a0e877
MG
2534
2535/* Derive specific register numbers from the array of registers. */
2536
2537void
2538xtensa_derive_tdep (struct gdbarch_tdep *tdep)
2539{
2540 xtensa_register_t* rmap;
2541 int n, max_size = 4;
2542
2543 tdep->num_regs = 0;
2544 tdep->num_nopriv_regs = 0;
2545
2546/* Special registers 0..255 (core). */
2547#define XTENSA_DBREGN_SREG(n) (0x0200+(n))
2548
2549 for (rmap = tdep->regmap, n = 0; rmap->target_number != -1; n++, rmap++)
2550 {
2551 if (rmap->target_number == 0x0020)
2552 tdep->pc_regnum = n;
2553 else if (rmap->target_number == 0x0100)
2554 tdep->ar_base = n;
2555 else if (rmap->target_number == 0x0000)
2556 tdep->a0_base = n;
2557 else if (rmap->target_number == XTENSA_DBREGN_SREG(72))
2558 tdep->wb_regnum = n;
2559 else if (rmap->target_number == XTENSA_DBREGN_SREG(73))
2560 tdep->ws_regnum = n;
2561 else if (rmap->target_number == XTENSA_DBREGN_SREG(233))
2562 tdep->debugcause_regnum = n;
2563 else if (rmap->target_number == XTENSA_DBREGN_SREG(232))
2564 tdep->exccause_regnum = n;
2565 else if (rmap->target_number == XTENSA_DBREGN_SREG(238))
2566 tdep->excvaddr_regnum = n;
2567 else if (rmap->target_number == XTENSA_DBREGN_SREG(0))
2568 tdep->lbeg_regnum = n;
2569 else if (rmap->target_number == XTENSA_DBREGN_SREG(1))
2570 tdep->lend_regnum = n;
2571 else if (rmap->target_number == XTENSA_DBREGN_SREG(2))
2572 tdep->lcount_regnum = n;
2573 else if (rmap->target_number == XTENSA_DBREGN_SREG(3))
2574 tdep->sar_regnum = n;
2575 else if (rmap->target_number == XTENSA_DBREGN_SREG(5))
2576 tdep->litbase_regnum = n;
2577 else if (rmap->target_number == XTENSA_DBREGN_SREG(230))
2578 tdep->ps_regnum = n;
2579#if 0
2580 else if (rmap->target_number == XTENSA_DBREGN_SREG(226))
2581 tdep->interrupt_regnum = n;
2582 else if (rmap->target_number == XTENSA_DBREGN_SREG(227))
2583 tdep->interrupt2_regnum = n;
2584 else if (rmap->target_number == XTENSA_DBREGN_SREG(224))
2585 tdep->cpenable_regnum = n;
2586#endif
2587
2588 if (rmap->byte_size > max_size)
2589 max_size = rmap->byte_size;
2590 if (rmap->mask != 0 && tdep->num_regs == 0)
2591 tdep->num_regs = n;
2592 /* Find out out how to deal with priveleged registers.
2593
2594 if ((rmap->flags & XTENSA_REGISTER_FLAGS_PRIVILEGED) != 0
2595 && tdep->num_nopriv_regs == 0)
2596 tdep->num_nopriv_regs = n;
2597 */
2598 if ((rmap->flags & XTENSA_REGISTER_FLAGS_PRIVILEGED) != 0
2599 && tdep->num_regs == 0)
2600 tdep->num_regs = n;
2601 }
2602
2603 /* Number of pseudo registers. */
2604 tdep->num_pseudo_regs = n - tdep->num_regs;
2605
2606 /* Empirically determined maximum sizes. */
2607 tdep->max_register_raw_size = max_size;
2608 tdep->max_register_virtual_size = max_size;
2609}
2610
ca3bf3bd
DJ
2611/* Module "constructor" function. */
2612
94a0e877
MG
2613extern struct gdbarch_tdep xtensa_tdep;
2614
ca3bf3bd
DJ
2615static struct gdbarch *
2616xtensa_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2617{
2618 struct gdbarch_tdep *tdep;
2619 struct gdbarch *gdbarch;
2620 struct xtensa_abi_handler *abi_handler;
2621
2622 DEBUGTRACE ("gdbarch_init()\n");
2623
2624 /* We have to set the byte order before we call gdbarch_alloc. */
94a0e877 2625 info.byte_order = XCHAL_HAVE_BE ? BFD_ENDIAN_BIG : BFD_ENDIAN_LITTLE;
ca3bf3bd 2626
94a0e877 2627 tdep = &xtensa_tdep;
ca3bf3bd 2628 gdbarch = gdbarch_alloc (&info, tdep);
94a0e877 2629 xtensa_derive_tdep (tdep);
ca3bf3bd
DJ
2630
2631 /* Verify our configuration. */
2632 xtensa_verify_config (gdbarch);
2633
bdb4c075 2634 /* Pseudo-Register read/write. */
ca3bf3bd
DJ
2635 set_gdbarch_pseudo_register_read (gdbarch, xtensa_pseudo_register_read);
2636 set_gdbarch_pseudo_register_write (gdbarch, xtensa_pseudo_register_write);
2637
2638 /* Set target information. */
2639 set_gdbarch_num_regs (gdbarch, tdep->num_regs);
2640 set_gdbarch_num_pseudo_regs (gdbarch, tdep->num_pseudo_regs);
2641 set_gdbarch_sp_regnum (gdbarch, tdep->a0_base + 1);
2642 set_gdbarch_pc_regnum (gdbarch, tdep->pc_regnum);
2643 set_gdbarch_ps_regnum (gdbarch, tdep->ps_regnum);
2644
ba2b1c56 2645 /* Renumber registers for known formats (stabs and dwarf2). */
ca3bf3bd 2646 set_gdbarch_stab_reg_to_regnum (gdbarch, xtensa_reg_to_regnum);
ca3bf3bd
DJ
2647 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, xtensa_reg_to_regnum);
2648
2649 /* We provide our own function to get register information. */
2650 set_gdbarch_register_name (gdbarch, xtensa_register_name);
2651 set_gdbarch_register_type (gdbarch, xtensa_register_type);
2652
2653 /* To call functions from GDB using dummy frame */
2654 set_gdbarch_push_dummy_call (gdbarch, xtensa_push_dummy_call);
2655
2656 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2657
2658 set_gdbarch_return_value (gdbarch, xtensa_return_value);
2659
2660 /* Advance PC across any prologue instructions to reach "real" code. */
2661 set_gdbarch_skip_prologue (gdbarch, xtensa_skip_prologue);
2662
2663 /* Stack grows downward. */
2664 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2665
2666 /* Set breakpoints. */
2667 set_gdbarch_breakpoint_from_pc (gdbarch, xtensa_breakpoint_from_pc);
2668
2669 /* After breakpoint instruction or illegal instruction, pc still
2670 points at break instruction, so don't decrement. */
2671 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2672
2673 /* We don't skip args. */
2674 set_gdbarch_frame_args_skip (gdbarch, 0);
2675
2676 set_gdbarch_unwind_pc (gdbarch, xtensa_unwind_pc);
2677
2678 set_gdbarch_frame_align (gdbarch, xtensa_frame_align);
2679
5142f611 2680 set_gdbarch_dummy_id (gdbarch, xtensa_dummy_id);
ca3bf3bd
DJ
2681
2682 /* Frame handling. */
2683 frame_base_set_default (gdbarch, &xtensa_frame_base);
5142f611
MG
2684 frame_unwind_append_unwinder (gdbarch, &xtensa_unwind);
2685 dwarf2_append_unwinders (gdbarch);
ca3bf3bd
DJ
2686
2687 set_gdbarch_print_insn (gdbarch, print_insn_xtensa);
2688
2689 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
2690
2691 xtensa_add_reggroups (gdbarch);
2692 set_gdbarch_register_reggroup_p (gdbarch, xtensa_register_reggroup_p);
2693
2694 set_gdbarch_regset_from_core_section (gdbarch,
2695 xtensa_regset_from_core_section);
2696
ee967b5f
MG
2697 set_solib_svr4_fetch_link_map_offsets
2698 (gdbarch, svr4_ilp32_fetch_link_map_offsets);
2699
ca3bf3bd
DJ
2700 return gdbarch;
2701}
2702
ca3bf3bd 2703static void
6b50c0b0 2704xtensa_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
ca3bf3bd
DJ
2705{
2706 error (_("xtensa_dump_tdep(): not implemented"));
2707}
2708
ca3bf3bd
DJ
2709void
2710_initialize_xtensa_tdep (void)
2711{
2712 struct cmd_list_element *c;
2713
2714 gdbarch_register (bfd_arch_xtensa, xtensa_gdbarch_init, xtensa_dump_tdep);
2715 xtensa_init_reggroups ();
2716
2717 add_setshow_zinteger_cmd ("xtensa",
2718 class_maintenance,
2719 &xtensa_debug_level, _("\
2720Set Xtensa debugging."), _("\
2721Show Xtensa debugging."), _("\
2722When non-zero, Xtensa-specific debugging is enabled. \
2723Can be 1, 2, 3, or 4 indicating the level of debugging."),
2724 NULL,
2725 NULL,
2726 &setdebuglist, &showdebuglist);
2727}