]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/am335x_evm.h
Merge branch 'master' of git://git.denx.de/u-boot-arm
[people/ms/u-boot.git] / include / configs / am335x_evm.h
CommitLineData
5289e83a
CN
1/*
2 * am335x_evm.h
3 *
4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#ifndef __CONFIG_AM335X_EVM_H
17#define __CONFIG_AM335X_EVM_H
18
f16da746 19#define CONFIG_AM33XX
4a0eb757 20#define CONFIG_OMAP
5289e83a 21
98f92001 22#include <asm/arch/omap.h>
5289e83a 23
93042960
CN
24#define CONFIG_DMA_COHERENT
25#define CONFIG_DMA_COHERENT_SIZE (1 << 20)
26
7bf038ec
TR
27#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
28#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
29#define CONFIG_SYS_LONGHELP /* undef to save memory */
30#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
750b4bfe 31#define CONFIG_SYS_PROMPT "U-Boot# "
044fc14b 32#define CONFIG_BOARD_LATE_INIT
5289e83a 33#define CONFIG_SYS_NO_FLASH
a88f70b9 34#define MACH_TYPE_TIAM335EVM 3589 /* Until the next sync */
5289e83a
CN
35#define CONFIG_MACH_TYPE MACH_TYPE_TIAM335EVM
36
7bf038ec 37#define CONFIG_OF_LIBFDT
d446c903 38#define CONFIG_CMD_BOOTZ
7bf038ec
TR
39#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
40#define CONFIG_SETUP_MEMORY_TAGS
41#define CONFIG_INITRD_TAG
42
559eae1c
PA
43#define CONFIG_SYS_CACHELINE_SIZE 64
44
7bf038ec
TR
45/* commands to include */
46#include <config_cmd_default.h>
47
5289e83a
CN
48#define CONFIG_CMD_ASKENV
49#define CONFIG_VERSION_VARIABLE
50
51/* set to negative value for no autoboot */
3580777b 52#define CONFIG_BOOTDELAY 1
044fc14b
TR
53#define CONFIG_ENV_VARS_UBOOT_CONFIG
54#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
a32f42f6 55#ifndef CONFIG_SPL_BUILD
5289e83a 56#define CONFIG_EXTRA_ENV_SETTINGS \
7bf038ec
TR
57 "loadaddr=0x80200000\0" \
58 "fdtaddr=0x80F80000\0" \
f170899f 59 "fdt_high=0xffffffff\0" \
7bf038ec 60 "rdaddr=0x81000000\0" \
951d5827
KK
61 "bootdir=/boot\0" \
62 "bootfile=uImage\0" \
044fc14b 63 "fdtfile=\0" \
7bf038ec
TR
64 "console=ttyO0,115200n8\0" \
65 "optargs=\0" \
af5666c8
TR
66 "mtdids=" MTDIDS_DEFAULT "\0" \
67 "mtdparts=" MTDPARTS_DEFAULT "\0" \
ef4e9fc6
PA
68 "dfu_alt_info_mmc=" DFU_ALT_INFO_MMC "\0" \
69 "dfu_alt_info_emmc=rawemmc mmc 0 3751936\0" \
70 "dfu_alt_info_nand=" DFU_ALT_INFO_NAND "\0" \
7bf038ec 71 "mmcdev=0\0" \
3580777b 72 "mmcroot=/dev/mmcblk0p2 ro\0" \
7bf038ec 73 "mmcrootfstype=ext4 rootwait\0" \
73a27a84 74 "bootpart=0:2\0" \
73c1f4af
CM
75 "nandroot=ubi0:rootfs rw ubi.mtd=7,2048\0" \
76 "nandrootfstype=ubifs rootwait=1\0" \
77 "nandsrcaddr=0x280000\0" \
78 "nandimgsize=0x500000\0" \
abdd178d
CM
79 "rootpath=/export/rootfs\0" \
80 "nfsopts=nolock\0" \
81 "static_ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}" \
82 "::off\0" \
7bf038ec
TR
83 "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=${rdaddr},64M\0" \
84 "ramrootfstype=ext2\0" \
85 "mmcargs=setenv bootargs console=${console} " \
86 "${optargs} " \
87 "root=${mmcroot} " \
88 "rootfstype=${mmcrootfstype}\0" \
73c1f4af
CM
89 "nandargs=setenv bootargs console=${console} " \
90 "${optargs} " \
91 "root=${nandroot} " \
92 "rootfstype=${nandrootfstype}\0" \
63ba7c66
CM
93 "spiroot=/dev/mtdblock4 rw\0" \
94 "spirootfstype=jffs2\0" \
95 "spisrcaddr=0xe0000\0" \
96 "spiimgsize=0x362000\0" \
97 "spibusno=0\0" \
98 "spiargs=setenv bootargs console=${console} " \
99 "${optargs} " \
100 "root=${spiroot} " \
101 "rootfstype=${spirootfstype}\0" \
abdd178d
CM
102 "netargs=setenv bootargs console=${console} " \
103 "${optargs} " \
104 "root=/dev/nfs " \
105 "nfsroot=${serverip}:${rootpath},${nfsopts} rw " \
106 "ip=dhcp\0" \
7bf038ec 107 "bootenv=uEnv.txt\0" \
73a27a84 108 "loadbootenv=load mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
7bf038ec
TR
109 "importbootenv=echo Importing environment from mmc ...; " \
110 "env import -t $loadaddr $filesize\0" \
111 "ramargs=setenv bootargs console=${console} " \
112 "${optargs} " \
113 "root=${ramroot} " \
114 "rootfstype=${ramrootfstype}\0" \
73a27a84 115 "loadramdisk=load mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \
951d5827
KK
116 "loaduimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
117 "loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \
7bf038ec
TR
118 "mmcboot=echo Booting from mmc ...; " \
119 "run mmcargs; " \
951d5827 120 "bootm ${loadaddr} - ${fdtaddr}\0" \
73c1f4af
CM
121 "nandboot=echo Booting from nand ...; " \
122 "run nandargs; " \
123 "nand read ${loadaddr} ${nandsrcaddr} ${nandimgsize}; " \
124 "bootm ${loadaddr}\0" \
63ba7c66
CM
125 "spiboot=echo Booting from spi ...; " \
126 "run spiargs; " \
127 "sf probe ${spibusno}:0; " \
128 "sf read ${loadaddr} ${spisrcaddr} ${spiimgsize}; " \
129 "bootm ${loadaddr}\0" \
abdd178d
CM
130 "netboot=echo Booting from network ...; " \
131 "setenv autoload no; " \
132 "dhcp; " \
133 "tftp ${loadaddr} ${bootfile}; " \
951d5827 134 "tftp ${fdtaddr} ${fdtfile}; " \
abdd178d 135 "run netargs; " \
951d5827 136 "bootm ${loadaddr} - ${fdtaddr}\0" \
7bf038ec
TR
137 "ramboot=echo Booting from ramdisk ...; " \
138 "run ramargs; " \
951d5827 139 "bootm ${loadaddr} ${rdaddr} ${fdtaddr}\0" \
044fc14b
TR
140 "findfdt="\
141 "if test $board_name = A335BONE; then " \
142 "setenv fdtfile am335x-bone.dtb; fi; " \
20775906
KK
143 "if test $board_name = A335BNLT; then " \
144 "setenv fdtfile am335x-boneblack.dtb; fi; " \
044fc14b
TR
145 "if test $board_name = A33515BB; then " \
146 "setenv fdtfile am335x-evm.dtb; fi; " \
147 "if test $board_name = A335X_SK; then " \
148 "setenv fdtfile am335x-evmsk.dtb; fi\0" \
7bf038ec 149
a32f42f6
TR
150#endif
151
7bf038ec 152#define CONFIG_BOOTCOMMAND \
951d5827 153 "run findfdt; " \
66968110 154 "mmc dev ${mmcdev}; if mmc rescan; then " \
7bf038ec
TR
155 "echo SD/MMC found on device ${mmcdev};" \
156 "if run loadbootenv; then " \
157 "echo Loaded environment from ${bootenv};" \
158 "run importbootenv;" \
159 "fi;" \
160 "if test -n $uenvcmd; then " \
161 "echo Running uenvcmd ...;" \
162 "run uenvcmd;" \
163 "fi;" \
164 "if run loaduimage; then " \
951d5827 165 "run loadfdt;" \
7bf038ec
TR
166 "run mmcboot;" \
167 "fi;" \
73c1f4af
CM
168 "else " \
169 "run nandboot;" \
7bf038ec 170 "fi;" \
5289e83a
CN
171
172/* Clock Defines */
173#define V_OSCK 24000000 /* Clock output from T2 */
750b4bfe 174#define V_SCLK (V_OSCK)
5289e83a 175
5289e83a
CN
176#define CONFIG_CMD_ECHO
177
ef4e9fc6
PA
178/* We set the max number of command args high to avoid HUSH bugs. */
179#define CONFIG_SYS_MAXARGS 64
5289e83a
CN
180
181/* Console I/O Buffer Size */
182#define CONFIG_SYS_CBSIZE 512
183
184/* Print Buffer Size */
185#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
186 + sizeof(CONFIG_SYS_PROMPT) + 16)
187
188/* Boot Argument Buffer Size */
189#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
190
191/*
192 * memtest works on 8 MB in DRAM after skipping 32MB from
193 * start addr of ram disk
194 */
195#define CONFIG_SYS_MEMTEST_START (PHYS_DRAM_1 + (64 * 1024 * 1024))
196#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START \
197 + (8 * 1024 * 1024))
198
5289e83a 199#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* Default load address */
5289e83a 200
876bdd6d
CN
201#define CONFIG_MMC
202#define CONFIG_GENERIC_MMC
203#define CONFIG_OMAP_HSMMC
204#define CONFIG_CMD_MMC
205#define CONFIG_DOS_PARTITION
206#define CONFIG_CMD_FAT
ef4e9fc6 207#define CONFIG_FAT_WRITE
876bdd6d 208#define CONFIG_CMD_EXT2
73a27a84
KK
209#define CONFIG_CMD_EXT4
210#define CONFIG_CMD_FS_GENERIC
876bdd6d 211
a4a99fff
TR
212#define CONFIG_SPI
213#define CONFIG_OMAP3_SPI
214#define CONFIG_MTD_DEVICE
215#define CONFIG_SPI_FLASH
216#define CONFIG_SPI_FLASH_WINBOND
217#define CONFIG_CMD_SF
218#define CONFIG_SF_DEFAULT_SPEED (24000000)
219
ef4e9fc6
PA
220/* USB Composite download gadget - g_dnl */
221#define CONFIG_USB_GADGET
222#define CONFIG_USBDOWNLOAD_GADGET
223
224/* USB TI's IDs */
225#define CONFIG_USBD_HS
226#define CONFIG_G_DNL_VENDOR_NUM 0x0403
227#define CONFIG_G_DNL_PRODUCT_NUM 0xBD00
228#define CONFIG_G_DNL_MANUFACTURER "Texas Instruments"
229
230/* USB Device Firmware Update support */
231#define CONFIG_DFU_FUNCTION
232#define CONFIG_DFU_MMC
233#define CONFIG_DFU_NAND
234#define CONFIG_CMD_DFU
235#define DFU_ALT_INFO_MMC \
236 "boot part 0 1;" \
237 "rootfs part 0 2;" \
238 "MLO fat 0 1;" \
239 "MLO.raw mmc 100 100;" \
240 "u-boot.img.raw mmc 300 3C0;" \
241 "u-boot.img fat 0 1;" \
242 "uEnv.txt fat 0 1"
243#define DFU_ALT_INFO_NAND \
244 "SPL part 0 1;" \
245 "SPL.backup1 part 0 2;" \
246 "SPL.backup2 part 0 3;" \
247 "SPL.backup3 part 0 4;" \
248 "u-boot part 0 5;" \
249 "kernel part 0 7;" \
250 "rootfs part 0 8"
251
5289e83a
CN
252 /* Physical Memory Map */
253#define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */
254#define PHYS_DRAM_1 0x80000000 /* DRAM Bank #1 */
5289e83a
CN
255#define CONFIG_MAX_RAM_BANK_SIZE (1024 << 20) /* 1GB */
256
257#define CONFIG_SYS_SDRAM_BASE PHYS_DRAM_1
41aebf81 258#define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \
5289e83a
CN
259 GENERATED_GBL_DATA_SIZE)
260 /* Platform/Board specific defs */
5289e83a
CN
261#define CONFIG_SYS_TIMERBASE 0x48040000 /* Use Timer2 */
262#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
15191c91 263#define CONFIG_SYS_HZ 1000 /* 1ms clock */
5289e83a
CN
264
265/* NS16550 Configuration */
266#define CONFIG_SYS_NS16550
267#define CONFIG_SYS_NS16550_SERIAL
268#define CONFIG_SYS_NS16550_REG_SIZE (-4)
269#define CONFIG_SYS_NS16550_CLK (48000000)
270#define CONFIG_SYS_NS16550_COM1 0x44e09000 /* Base EVM has UART0 */
c3f8318f
AB
271#define CONFIG_SYS_NS16550_COM2 0x48022000 /* UART1 */
272#define CONFIG_SYS_NS16550_COM3 0x48024000 /* UART2 */
273#define CONFIG_SYS_NS16550_COM4 0x481a6000 /* UART3 */
274#define CONFIG_SYS_NS16550_COM5 0x481a8000 /* UART4 */
275#define CONFIG_SYS_NS16550_COM6 0x481aa000 /* UART5 */
5289e83a 276
b4116ede
PR
277/* I2C Configuration */
278#define CONFIG_I2C
279#define CONFIG_CMD_I2C
280#define CONFIG_HARD_I2C
281#define CONFIG_SYS_I2C_SPEED 100000
282#define CONFIG_SYS_I2C_SLAVE 1
d3decdeb 283#define CONFIG_I2C_MULTI_BUS
b4116ede 284#define CONFIG_DRIVER_OMAP24XX_I2C
726c05d2 285#define CONFIG_CMD_EEPROM
a4a99fff 286#define CONFIG_ENV_EEPROM_IS_ON_I2C
726c05d2
TR
287#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */
288#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
289#define CONFIG_SYS_I2C_MULTI_EEPROMS
b4116ede 290
308252ad
MV
291#define CONFIG_OMAP_GPIO
292
5289e83a
CN
293#define CONFIG_BAUDRATE 115200
294#define CONFIG_SYS_BAUDRATE_TABLE { 110, 300, 600, 1200, 2400, \
2954800, 9600, 14400, 19200, 28800, 38400, 56000, 57600, 115200 }
296
47c6ea07
S
297/* CPU */
298#define CONFIG_ARCH_CPU_INIT
299
c3f8318f 300#define CONFIG_ENV_OVERWRITE 1
5289e83a
CN
301#define CONFIG_SYS_CONSOLE_INFO_QUIET
302
303#define CONFIG_ENV_IS_NOWHERE
304
8a8f084e
CN
305/* Defines for SPL */
306#define CONFIG_SPL
47f7bcae 307#define CONFIG_SPL_FRAMEWORK
320d9746
TR
308/*
309 * Place the image at the start of the ROM defined image space and leave
310 * space for SRAM scratch entries (see arch/arm/include/omap_common.h).
311 * We limit our size to the ROM-defined downloaded image area, and use the
312 * rest of the space for stack.
313 */
314#define CONFIG_SPL_TEXT_BASE 0x402F0500
315#define CONFIG_SPL_MAX_SIZE (0x4030C000 - CONFIG_SPL_TEXT_BASE)
41aebf81 316#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
8a8f084e
CN
317
318#define CONFIG_SPL_BSS_START_ADDR 0x80000000
319#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
320
321#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
322#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
323#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
324#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
325#define CONFIG_SPL_MMC_SUPPORT
326#define CONFIG_SPL_FAT_SUPPORT
b4116ede 327#define CONFIG_SPL_I2C_SUPPORT
8a8f084e
CN
328
329#define CONFIG_SPL_LIBCOMMON_SUPPORT
330#define CONFIG_SPL_LIBDISK_SUPPORT
331#define CONFIG_SPL_LIBGENERIC_SUPPORT
332#define CONFIG_SPL_SERIAL_SUPPORT
16e41c85 333#define CONFIG_SPL_GPIO_SUPPORT
763cf0a3 334#define CONFIG_SPL_YMODEM_SUPPORT
6feb4e9d
IY
335#define CONFIG_SPL_NET_SUPPORT
336#define CONFIG_SPL_NET_VCI_STRING "AM335x U-Boot SPL"
337#define CONFIG_SPL_ETH_SUPPORT
69916bcf
TR
338#define CONFIG_SPL_SPI_SUPPORT
339#define CONFIG_SPL_SPI_FLASH_SUPPORT
340#define CONFIG_SPL_SPI_LOAD
341#define CONFIG_SPL_SPI_BUS 0
342#define CONFIG_SPL_SPI_CS 0
4adfcd68 343#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x80000
c0e66793 344#define CONFIG_SPL_MUSB_NEW_SUPPORT
65cdd643 345#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/am33xx/u-boot-spl.lds"
8a8f084e 346
b4606c6c
IY
347#define CONFIG_SPL_BOARD_INIT
348#define CONFIG_SPL_NAND_AM33XX_BCH
349#define CONFIG_SPL_NAND_SUPPORT
79f38777
AA
350#define CONFIG_SPL_NAND_BASE
351#define CONFIG_SPL_NAND_DRIVERS
352#define CONFIG_SPL_NAND_ECC
b4606c6c
IY
353#define CONFIG_SYS_NAND_5_ADDR_CYCLE
354#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
355 CONFIG_SYS_NAND_PAGE_SIZE)
356#define CONFIG_SYS_NAND_PAGE_SIZE 2048
357#define CONFIG_SYS_NAND_OOBSIZE 64
358#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
359#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
360#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
361 10, 11, 12, 13, 14, 15, 16, 17, \
362 18, 19, 20, 21, 22, 23, 24, 25, \
363 26, 27, 28, 29, 30, 31, 32, 33, \
364 34, 35, 36, 37, 38, 39, 40, 41, \
365 42, 43, 44, 45, 46, 47, 48, 49, \
366 50, 51, 52, 53, 54, 55, 56, 57, }
367
368#define CONFIG_SYS_NAND_ECCSIZE 512
369#define CONFIG_SYS_NAND_ECCBYTES 14
370
15191c91 371#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
b4606c6c
IY
372
373#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
374
8a8f084e
CN
375/*
376 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
377 * 64 bytes before this address should be set aside for u-boot.img's
378 * header. That is 0x800FFFC0--0x80100000 should not be used for any
379 * other needs.
380 */
381#define CONFIG_SYS_TEXT_BASE 0x80800000
382#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
383#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
384
385/* Since SPL did pll and ddr initialization for us,
386 * we don't need to do it twice.
387 */
388#ifndef CONFIG_SPL_BUILD
389#define CONFIG_SKIP_LOWLEVEL_INIT
390#endif
5289e83a 391
d2aa1154
IY
392/*
393 * USB configuration
394 */
395#define CONFIG_USB_MUSB_DSPS
396#define CONFIG_ARCH_MISC_INIT
397#define CONFIG_MUSB_GADGET
398#define CONFIG_MUSB_PIO_ONLY
4de602f2 399#define CONFIG_MUSB_DISABLE_BULK_COMBINE_SPLIT
d2aa1154 400#define CONFIG_USB_GADGET_DUALSPEED
ef4e9fc6 401#define CONFIG_USB_GADGET_VBUS_DRAW 2
d2aa1154
IY
402#define CONFIG_MUSB_HOST
403#define CONFIG_AM335X_USB0
404#define CONFIG_AM335X_USB0_MODE MUSB_PERIPHERAL
405#define CONFIG_AM335X_USB1
406#define CONFIG_AM335X_USB1_MODE MUSB_HOST
407
408#ifdef CONFIG_MUSB_HOST
409#define CONFIG_CMD_USB
410#define CONFIG_USB_STORAGE
411#endif
412
413#ifdef CONFIG_MUSB_GADGET
414#define CONFIG_USB_ETHER
415#define CONFIG_USB_ETH_RNDIS
c0e66793 416#define CONFIG_USBNET_HOST_ADDR "de:ad:be:af:00:00"
d2aa1154
IY
417#endif /* CONFIG_MUSB_GADGET */
418
c0e66793
IY
419#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_USBETH_SUPPORT)
420/* disable host part of MUSB in SPL */
421#undef CONFIG_MUSB_HOST
422/*
98bc1228 423 * Disable CPSW SPL support so we fit within the 101KiB limit.
c0e66793
IY
424 */
425#undef CONFIG_SPL_ETH_SUPPORT
c0e66793
IY
426#endif
427
4adfcd68
TR
428/*
429 * Default to using SPI for environment, etc. We have multiple copies
430 * of SPL as the ROM will check these locations.
431 * 0x0 - 0x20000 : First copy of SPL
432 * 0x20000 - 0x40000 : Second copy of SPL
433 * 0x40000 - 0x60000 : Third copy of SPL
434 * 0x60000 - 0x80000 : Fourth copy of SPL
435 * 0x80000 - 0xDF000 : U-Boot
436 * 0xDF000 - 0xE0000 : U-Boot Environment
437 * 0xE0000 - 0x442000 : Linux Kernel
438 * 0x442000 - 0x800000 : Userland
439 */
440#if defined(CONFIG_SPI_BOOT)
441# undef CONFIG_ENV_IS_NOWHERE
442# define CONFIG_ENV_IS_IN_SPI_FLASH
443# define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
444# define CONFIG_ENV_OFFSET (892 << 10) /* 892 KiB in */
445# define CONFIG_ENV_SECT_SIZE (4 << 10) /* 4 KB sectors */
446#endif /* SPI support */
447
d2aa1154
IY
448/* Unsupported features */
449#undef CONFIG_USE_IRQ
450
93042960
CN
451#define CONFIG_CMD_NET
452#define CONFIG_CMD_DHCP
453#define CONFIG_CMD_PING
454#define CONFIG_DRIVER_TI_CPSW
455#define CONFIG_MII
456#define CONFIG_BOOTP_DEFAULT
457#define CONFIG_BOOTP_DNS
458#define CONFIG_BOOTP_DNS2
459#define CONFIG_BOOTP_SEND_HOSTNAME
460#define CONFIG_BOOTP_GATEWAY
461#define CONFIG_BOOTP_SUBNETMASK
462#define CONFIG_NET_RETRY_COUNT 10
463#define CONFIG_NET_MULTI
464#define CONFIG_PHY_GIGE
465#define CONFIG_PHYLIB
cdd0729e 466#define CONFIG_PHY_ADDR 0
c44080b2 467#define CONFIG_PHY_SMSC
93042960 468
98b5c269
IY
469#define CONFIG_NAND
470/* NAND support */
471#ifdef CONFIG_NAND
472#define CONFIG_CMD_NAND
af5666c8
TR
473#define CONFIG_CMD_MTDPARTS
474#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
475#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:128k(SPL)," \
476 "128k(SPL.backup1)," \
477 "128k(SPL.backup2)," \
478 "128k(SPL.backup3),1920k(u-boot)," \
479 "128k(u-boot-env),5m(kernel),-(rootfs)"
98b5c269
IY
480#define CONFIG_NAND_OMAP_GPMC
481#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
482#define CONFIG_SYS_NAND_BASE (0x08000000) /* physical address */
483 /* to access nand at */
484 /* CS0 */
b4606c6c
IY
485#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND
486 devices */
4adfcd68 487#if !defined(CONFIG_SPI_BOOT)
b4606c6c
IY
488#undef CONFIG_ENV_IS_NOWHERE
489#define CONFIG_ENV_IS_IN_NAND
490#define CONFIG_ENV_OFFSET 0x260000 /* environment starts here */
491#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
492#endif
4adfcd68 493#endif
98b5c269 494
5289e83a 495#endif /* ! __CONFIG_AM335X_EVM_H */