]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/at91sam9263ek.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / at91sam9263ek.h
CommitLineData
8e429b3e
SP
1/*
2 * (C) Copyright 2007-2008
c9e798d3 3 * Stelian Pop <stelian@popies.net>
8e429b3e
SP
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
1a459660 8 * SPDX-License-Identifier: GPL-2.0+
8e429b3e
SP
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
cd46b0f2
XH
14/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
5e7d0917 20#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
cd46b0f2 21#define CONFIG_SYS_TEXT_BASE 0x21F00000
5e7d0917 22#else
23#define CONFIG_SYS_TEXT_BASE 0x0000000
24#endif
cd46b0f2 25
8e429b3e 26/* ARM asynchronous clock */
cd46b0f2
XH
27#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
28#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
cd46b0f2
XH
29
30#define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
8e429b3e 31
dc39ae95 32#define CONFIG_ARCH_CPU_INIT
8e429b3e
SP
33
34#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS 1
36#define CONFIG_INITRD_TAG 1
37
1b3b7c64 38#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
8e429b3e 39#define CONFIG_SKIP_LOWLEVEL_INIT
cd46b0f2
XH
40#else
41#define CONFIG_SYS_USE_NORFLASH
1b3b7c64 42#endif
8e429b3e 43
cd46b0f2
XH
44#define CONFIG_BOARD_EARLY_INIT_F
45
46#define CONFIG_DISPLAY_CPUINFO
47
f9129fe3 48#define CONFIG_CMD_BOOTZ
b2868187 49
8e429b3e
SP
50/*
51 * Hardware drivers
52 */
cd46b0f2
XH
53#define CONFIG_ATMEL_LEGACY
54#define CONFIG_AT91_GPIO 1
55#define CONFIG_AT91_GPIO_PULLUP 1
56
57/* serial console */
58#define CONFIG_ATMEL_USART
59#define CONFIG_USART_BASE ATMEL_BASE_DBGU
60#define CONFIG_USART_ID ATMEL_ID_SYS
61#define CONFIG_BAUDRATE 115200
8e429b3e 62
56a2479c
SP
63/* LCD */
64#define CONFIG_LCD 1
65#define LCD_BPP LCD_COLOR8
66#define CONFIG_LCD_LOGO 1
67#undef LCD_TEST_PATTERN
68#define CONFIG_LCD_INFO 1
69#define CONFIG_LCD_INFO_BELOW_LOGO 1
cd46b0f2 70#define CONFIG_SYS_WHITE_ON_BLACK 1
56a2479c
SP
71#define CONFIG_ATMEL_LCD 1
72#define CONFIG_ATMEL_LCD_BGR555 1
cd46b0f2 73#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
56a2479c 74
a484b00b
JCPV
75/* LED */
76#define CONFIG_AT91_LED
cd46b0f2
XH
77#define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
78#define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
79#define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
a484b00b 80
8e429b3e
SP
81#define CONFIG_BOOTDELAY 3
82
8e429b3e
SP
83/*
84 * BOOTP options
85 */
86#define CONFIG_BOOTP_BOOTFILESIZE 1
87#define CONFIG_BOOTP_BOOTPATH 1
88#define CONFIG_BOOTP_GATEWAY 1
89#define CONFIG_BOOTP_HOSTNAME 1
90
91/*
92 * Command line configuration.
93 */
8e429b3e 94#define CONFIG_CMD_NAND 1
81724e09 95#define CONFIG_CMD_MMC
8e429b3e
SP
96
97/* SDRAM */
98#define CONFIG_NR_DRAM_BANKS 1
cd46b0f2
XH
99#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
100#define CONFIG_SYS_SDRAM_SIZE 0x04000000
101
102#define CONFIG_SYS_INIT_SP_ADDR \
103 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
8e429b3e
SP
104
105/* DataFlash */
4758ebdd 106#define CONFIG_ATMEL_DATAFLASH_SPI
8e429b3e 107#define CONFIG_HAS_DATAFLASH 1
6d0f6bcf
JCPV
108#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
109#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
8e429b3e
SP
110#define AT91_SPI_CLK 15000000
111#define DATAFLASH_TCSS (0x1a << 16)
112#define DATAFLASH_TCHS (0x1 << 24)
113
81724e09
AH
114/* MMC */
115#ifdef CONFIG_CMD_MMC
116#define CONFIG_MMC
117#define CONFIG_GENERIC_MMC
118#define CONFIG_GENERIC_ATMEL_MCI
119#endif
120
121/* FAT */
122#ifdef CONFIG_CMD_FAT
123#define CONFIG_DOS_PARTITION
124#endif
125
8e429b3e 126/* NOR flash, if populated */
1b3b7c64 127#ifdef CONFIG_SYS_USE_NORFLASH
6d0f6bcf 128#define CONFIG_SYS_FLASH_CFI 1
1b3b7c64
JCPV
129#define CONFIG_FLASH_CFI_DRIVER 1
130#define PHYS_FLASH_1 0x10000000
6d0f6bcf
JCPV
131#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
132#define CONFIG_SYS_MAX_FLASH_SECT 256
133#define CONFIG_SYS_MAX_FLASH_BANKS 1
1b3b7c64
JCPV
134
135#define CONFIG_SYS_MONITOR_SEC 1:0-3
136#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
137#define CONFIG_SYS_MONITOR_LEN (256 << 10)
138#define CONFIG_ENV_IS_IN_FLASH 1
5e7d0917 139#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
1b3b7c64
JCPV
140#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
141
142/* Address and size of Primary Environment Sector */
5e7d0917 143#define CONFIG_ENV_SIZE 0x10000
1b3b7c64 144
1b3b7c64 145#define CONFIG_EXTRA_ENV_SETTINGS \
93ea89f0 146 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
1b3b7c64
JCPV
147 "update=" \
148 "protect off ${monitor_base} +${filesize};" \
149 "erase ${monitor_base} +${filesize};" \
88461f16 150 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
1b3b7c64
JCPV
151 "protect on ${monitor_base} +${filesize}\0"
152
153#ifndef CONFIG_SKIP_LOWLEVEL_INIT
154#define MASTER_PLL_MUL 171
155#define MASTER_PLL_DIV 14
1b34f00c 156#define MASTER_PLL_OUT 3
1b3b7c64
JCPV
157
158/* clocks */
159#define CONFIG_SYS_MOR_VAL \
1b34f00c
JS
160 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
161#define CONFIG_SYS_PLLAR_VAL \
162 (AT91_PMC_PLLAR_29 | \
163 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
164 AT91_PMC_PLLXR_PLLCOUNT(63) | \
165 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
166 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
1b3b7c64
JCPV
167
168/* PCK/2 = MCK Master Clock from PLLA */
169#define CONFIG_SYS_MCKR1_VAL \
1b34f00c
JS
170 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
171 AT91_PMC_MCKR_MDIV_2)
172
1b3b7c64
JCPV
173/* PCK/2 = MCK Master Clock from PLLA */
174#define CONFIG_SYS_MCKR2_VAL \
1b34f00c
JS
175 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
176 AT91_PMC_MCKR_MDIV_2)
1b3b7c64
JCPV
177
178/* define PDC[31:16] as DATA[31:16] */
179#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
180/* no pull-up for D[31:16] */
181#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
182/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
1b34f00c
JS
183#define CONFIG_SYS_MATRIX_EBICSA_VAL \
184 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
185 AT91_MATRIX_CSA_EBI_CS1A)
1b3b7c64
JCPV
186
187/* SDRAM */
188/* SDRAMC_MR Mode register */
189#define CONFIG_SYS_SDRC_MR_VAL1 0
190/* SDRAMC_TR - Refresh Timer register */
191#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
192/* SDRAMC_CR - Configuration register*/
193#define CONFIG_SYS_SDRC_CR_VAL \
194 (AT91_SDRAMC_NC_9 | \
195 AT91_SDRAMC_NR_13 | \
196 AT91_SDRAMC_NB_4 | \
197 AT91_SDRAMC_CAS_3 | \
198 AT91_SDRAMC_DBW_32 | \
199 (1 << 8) | /* Write Recovery Delay */ \
200 (7 << 12) | /* Row Cycle Delay */ \
201 (2 << 16) | /* Row Precharge Delay */ \
202 (2 << 20) | /* Row to Column Delay */ \
203 (5 << 24) | /* Active to Precharge Delay */ \
204 (1 << 28)) /* Exit Self Refresh to Active Delay */
205
206/* Memory Device Register -> SDRAM */
207#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
208#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
209#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
210#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
211#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
212#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
213#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
214#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
215#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
216#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
217#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
218#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
219#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
220#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
221#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
222#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
223#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
224#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
225
226/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
1b34f00c
JS
227#define CONFIG_SYS_SMC0_SETUP0_VAL \
228 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
229 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
230#define CONFIG_SYS_SMC0_PULSE0_VAL \
231 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
232 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
1b3b7c64 233#define CONFIG_SYS_SMC0_CYCLE0_VAL \
1b34f00c 234 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
1b3b7c64 235#define CONFIG_SYS_SMC0_MODE0_VAL \
1b34f00c
JS
236 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
237 AT91_SMC_MODE_DBW_16 | \
238 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
1b3b7c64
JCPV
239
240/* user reset enable */
241#define CONFIG_SYS_RSTC_RMR_VAL \
242 (AT91_RSTC_KEY | \
1b34f00c
JS
243 AT91_RSTC_MR_URSTEN | \
244 AT91_RSTC_MR_ERSTL(15))
1b3b7c64
JCPV
245
246/* Disable Watchdog */
247#define CONFIG_SYS_WDTC_WDMR_VAL \
1b34f00c
JS
248 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
249 AT91_WDT_MR_WDV(0xfff) | \
250 AT91_WDT_MR_WDDIS | \
251 AT91_WDT_MR_WDD(0xfff))
252
1b3b7c64
JCPV
253#endif
254
255#else
256#define CONFIG_SYS_NO_FLASH 1
8e429b3e
SP
257#endif
258
259/* NAND flash */
74c076d6
JCPV
260#ifdef CONFIG_CMD_NAND
261#define CONFIG_NAND_ATMEL
6d0f6bcf 262#define CONFIG_SYS_MAX_NAND_DEVICE 1
cd46b0f2 263#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
6d0f6bcf 264#define CONFIG_SYS_NAND_DBW_8 1
74c076d6
JCPV
265/* our ALE is AD21 */
266#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
267/* our CLE is AD22 */
268#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
cd46b0f2
XH
269#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
270#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
74c076d6 271#endif
8e429b3e
SP
272
273/* Ethernet */
274#define CONFIG_MACB 1
275#define CONFIG_RMII 1
8e429b3e
SP
276#define CONFIG_NET_RETRY_COUNT 20
277#define CONFIG_RESET_PHY_R 1
4535a24c 278#define CONFIG_AT91_WANTS_COMMON_PHY
8e429b3e
SP
279
280/* USB */
2b7178af 281#define CONFIG_USB_ATMEL
dcd2f1a0 282#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
8e429b3e 283#define CONFIG_USB_OHCI_NEW 1
8e429b3e 284#define CONFIG_DOS_PARTITION 1
6d0f6bcf
JCPV
285#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
286#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
287#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
288#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
8e429b3e 289#define CONFIG_USB_STORAGE 1
3e0cda07 290#define CONFIG_CMD_FAT 1
8e429b3e 291
6d0f6bcf 292#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
8e429b3e 293
cd46b0f2 294#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
6d0f6bcf 295#define CONFIG_SYS_MEMTEST_END 0x23e00000
8e429b3e 296
6d0f6bcf 297#ifdef CONFIG_SYS_USE_DATAFLASH
8e429b3e
SP
298
299/* bootstrap + u-boot + env + linux in dataflash on CS0 */
057c849c 300#define CONFIG_ENV_IS_IN_DATAFLASH 1
6d0f6bcf 301#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
0e8d1586 302#define CONFIG_ENV_OFFSET 0x4200
6d0f6bcf 303#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
0e8d1586 304#define CONFIG_ENV_SIZE 0x4200
e139cb31 305#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
8e429b3e
SP
306#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
307 "root=/dev/mtdblock0 " \
918319c7 308 "mtdparts=atmel_nand:-(root) "\
8e429b3e
SP
309 "rw rootfstype=jffs2"
310
1b3b7c64 311#elif CONFIG_SYS_USE_NANDFLASH
8e429b3e
SP
312
313/* bootstrap + u-boot + env + linux in nandflash */
cd46b0f2 314#define CONFIG_ENV_IS_IN_NAND 1
0c58cfa9
BS
315#define CONFIG_ENV_OFFSET 0xc0000
316#define CONFIG_ENV_OFFSET_REDUND 0x100000
0e8d1586 317#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
0c58cfa9
BS
318#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
319#define CONFIG_BOOTARGS \
320 "console=ttyS0,115200 earlyprintk " \
321 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
322 "256k(env),256k(env_redundant),256k(spare)," \
323 "512k(dtb),6M(kernel)ro,-(rootfs) " \
324 "root=/dev/mtdblock7 rw rootfstype=jffs2"
8e429b3e
SP
325#endif
326
6d0f6bcf
JCPV
327#define CONFIG_SYS_CBSIZE 256
328#define CONFIG_SYS_MAXARGS 16
6d0f6bcf 329#define CONFIG_SYS_LONGHELP 1
cd46b0f2 330#define CONFIG_CMDLINE_EDITING 1
03bab009 331#define CONFIG_AUTO_COMPLETE
8e429b3e 332
8e429b3e
SP
333/*
334 * Size of malloc() pool
335 */
cd46b0f2 336#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
8e429b3e 337
8e429b3e 338#endif