]>
Commit | Line | Data |
---|---|---|
6ccec449 WD |
1 | /* |
2 | * Copyright (C) 2005-2006 Atmel Corporation | |
3 | * | |
4 | * Configuration settings for the ATSTK1002 CPU daughterboard | |
5 | * | |
1a459660 | 6 | * SPDX-License-Identifier: GPL-2.0+ |
6ccec449 WD |
7 | */ |
8 | #ifndef __CONFIG_H | |
9 | #define __CONFIG_H | |
10 | ||
5d73bc7a | 11 | #include <asm/arch/hardware.h> |
a23e277c | 12 | |
e3e8d463 AB |
13 | #define CONFIG_AT32AP |
14 | #define CONFIG_AT32AP7000 | |
15 | #define CONFIG_ATSTK1002 | |
16 | #define CONFIG_ATSTK1000 | |
6ccec449 | 17 | |
6ccec449 | 18 | /* |
a4f3aab6 EA |
19 | * Set up the PLL to run at 140 MHz, the CPU to run at the PLL |
20 | * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the | |
21 | * PLL frequency. | |
6d0f6bcf | 22 | * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz |
6ccec449 | 23 | */ |
e3e8d463 AB |
24 | #define CONFIG_PLL |
25 | #define CONFIG_SYS_POWER_MANAGER | |
6d0f6bcf JCPV |
26 | #define CONFIG_SYS_OSC0_HZ 20000000 |
27 | #define CONFIG_SYS_PLL0_DIV 1 | |
28 | #define CONFIG_SYS_PLL0_MUL 7 | |
29 | #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16 | |
a4f3aab6 EA |
30 | /* |
31 | * Set the CPU running at: | |
6d0f6bcf | 32 | * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz |
a4f3aab6 | 33 | */ |
6d0f6bcf | 34 | #define CONFIG_SYS_CLKDIV_CPU 0 |
a4f3aab6 EA |
35 | /* |
36 | * Set the HSB running at: | |
6d0f6bcf | 37 | * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz |
a4f3aab6 | 38 | */ |
6d0f6bcf | 39 | #define CONFIG_SYS_CLKDIV_HSB 1 |
a4f3aab6 EA |
40 | /* |
41 | * Set the PBA running at: | |
6d0f6bcf | 42 | * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz |
a4f3aab6 | 43 | */ |
6d0f6bcf | 44 | #define CONFIG_SYS_CLKDIV_PBA 2 |
a4f3aab6 EA |
45 | /* |
46 | * Set the PBB running at: | |
6d0f6bcf | 47 | * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz |
a4f3aab6 | 48 | */ |
6d0f6bcf | 49 | #define CONFIG_SYS_CLKDIV_PBB 1 |
6ccec449 | 50 | |
1f36f73f HS |
51 | /* Reserve VM regions for SDRAM and NOR flash */ |
52 | #define CONFIG_SYS_NR_VM_REGIONS 2 | |
53 | ||
6ccec449 WD |
54 | /* |
55 | * The PLLOPT register controls the PLL like this: | |
56 | * icp = PLLOPT<2> | |
57 | * ivco = PLLOPT<1:0> | |
58 | * | |
59 | * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz). | |
60 | */ | |
6d0f6bcf | 61 | #define CONFIG_SYS_PLL0_OPT 0x04 |
6ccec449 | 62 | |
f4278b71 AB |
63 | #define CONFIG_USART_BASE ATMEL_BASE_USART1 |
64 | #define CONFIG_USART_ID 1 | |
6ccec449 WD |
65 | |
66 | /* User serviceable stuff */ | |
e3e8d463 | 67 | #define CONFIG_DOS_PARTITION |
8e687518 | 68 | |
e3e8d463 AB |
69 | #define CONFIG_CMDLINE_TAG |
70 | #define CONFIG_SETUP_MEMORY_TAGS | |
71 | #define CONFIG_INITRD_TAG | |
6ccec449 WD |
72 | |
73 | #define CONFIG_STACKSIZE (2048) | |
74 | ||
75 | #define CONFIG_BAUDRATE 115200 | |
76 | #define CONFIG_BOOTARGS \ | |
e80e585b | 77 | "console=ttyS0 root=/dev/mmcblk0p1 fbmem=600k rootwait=1" |
1b804b22 HS |
78 | |
79 | #define CONFIG_BOOTCOMMAND \ | |
80 | "fsload; bootm $(fileaddr)" | |
81 | ||
82 | /* | |
83 | * Only interrupt autoboot if <space> is pressed. Otherwise, garbage | |
84 | * data on the serial line may interrupt the boot sequence. | |
85 | */ | |
696dd130 | 86 | #define CONFIG_BOOTDELAY 1 |
e3e8d463 AB |
87 | #define CONFIG_AUTOBOOT |
88 | #define CONFIG_AUTOBOOT_KEYED | |
c37207d7 WD |
89 | #define CONFIG_AUTOBOOT_PROMPT \ |
90 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay | |
1b804b22 HS |
91 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
92 | #define CONFIG_AUTOBOOT_STOP_STR " " | |
6ccec449 | 93 | |
9a24f477 | 94 | /* |
8b6684a6 HS |
95 | * After booting the board for the first time, new ethernet addresses |
96 | * should be generated and assigned to the environment variables | |
97 | * "ethaddr" and "eth1addr". This is normally done during production. | |
9a24f477 | 98 | */ |
e3e8d463 | 99 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
9a24f477 | 100 | |
2fd90ce5 JL |
101 | /* |
102 | * BOOTP options | |
103 | */ | |
104 | #define CONFIG_BOOTP_SUBNETMASK | |
105 | #define CONFIG_BOOTP_GATEWAY | |
106 | ||
5c98d7ff AB |
107 | /* generic board */ |
108 | #define CONFIG_SYS_GENERIC_BOARD | |
109 | #define CONFIG_BOARD_EARLY_INIT_F | |
110 | #define CONFIG_BOARD_EARLY_INIT_R | |
6ccec449 | 111 | |
0b361c91 JL |
112 | /* |
113 | * Command line configuration. | |
114 | */ | |
115 | #include <config_cmd_default.h> | |
116 | ||
117 | #define CONFIG_CMD_ASKENV | |
118 | #define CONFIG_CMD_DHCP | |
119 | #define CONFIG_CMD_EXT2 | |
120 | #define CONFIG_CMD_FAT | |
121 | #define CONFIG_CMD_JFFS2 | |
122 | #define CONFIG_CMD_MMC | |
0b361c91 | 123 | |
55ac7a74 | 124 | #undef CONFIG_CMD_FPGA |
0b361c91 | 125 | #undef CONFIG_CMD_SETGETDCR |
74de7aef | 126 | #undef CONFIG_CMD_SOURCE |
0b361c91 JL |
127 | #undef CONFIG_CMD_XIMG |
128 | ||
e3e8d463 AB |
129 | #define CONFIG_ATMEL_USART |
130 | #define CONFIG_MACB | |
131 | #define CONFIG_PORTMUX_PIO | |
6d0f6bcf | 132 | #define CONFIG_SYS_NR_PIOS 5 |
e3e8d463 AB |
133 | #define CONFIG_SYS_HSDRAMC |
134 | #define CONFIG_MMC | |
72fa4679 SS |
135 | #define CONFIG_GENERIC_ATMEL_MCI |
136 | #define CONFIG_GENERIC_MMC | |
6ccec449 | 137 | |
6d0f6bcf JCPV |
138 | #define CONFIG_SYS_DCACHE_LINESZ 32 |
139 | #define CONFIG_SYS_ICACHE_LINESZ 32 | |
6ccec449 WD |
140 | |
141 | #define CONFIG_NR_DRAM_BANKS 1 | |
142 | ||
22178652 AB |
143 | #define CONFIG_SYS_FLASH_CFI |
144 | #define CONFIG_FLASH_CFI_DRIVER | |
6ccec449 | 145 | |
6d0f6bcf JCPV |
146 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
147 | #define CONFIG_SYS_FLASH_SIZE 0x800000 | |
148 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 | |
149 | #define CONFIG_SYS_MAX_FLASH_SECT 135 | |
6ccec449 | 150 | |
6d0f6bcf | 151 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
47293c18 | 152 | #define CONFIG_SYS_TEXT_BASE 0x00000000 |
6ccec449 | 153 | |
6d0f6bcf JCPV |
154 | #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE |
155 | #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE | |
156 | #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE | |
6ccec449 | 157 | |
e3e8d463 | 158 | #define CONFIG_ENV_IS_IN_FLASH |
0e8d1586 | 159 | #define CONFIG_ENV_SIZE 65536 |
6d0f6bcf | 160 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE) |
6ccec449 | 161 | |
6d0f6bcf | 162 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE) |
6ccec449 | 163 | |
6d0f6bcf | 164 | #define CONFIG_SYS_MALLOC_LEN (256*1024) |
1f4f2121 | 165 | |
8269ab53 | 166 | /* Allow 4MB for the kernel run-time image */ |
6d0f6bcf JCPV |
167 | #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000) |
168 | #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024) | |
6ccec449 WD |
169 | |
170 | /* Other configuration settings that shouldn't have to change all that often */ | |
6d0f6bcf JCPV |
171 | #define CONFIG_SYS_PROMPT "U-Boot> " |
172 | #define CONFIG_SYS_CBSIZE 256 | |
173 | #define CONFIG_SYS_MAXARGS 16 | |
174 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) | |
e3e8d463 | 175 | #define CONFIG_SYS_LONGHELP |
6d0f6bcf JCPV |
176 | |
177 | #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE | |
178 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000) | |
179 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 } | |
6ccec449 WD |
180 | |
181 | #endif /* __CONFIG_H */ |