]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/microblaze-generic.h
ARM64: zynqmp: Remove CONFIG_BOOTP_SERVERIP
[people/ms/u-boot.git] / include / configs / microblaze-generic.h
CommitLineData
76316a31 1/*
4aecfb16 2 * (C) Copyright 2007-2010 Michal Simek
76316a31 3 *
cb1bc63b 4 * Michal SIMEK <monstr@monstr.eu>
76316a31 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
76316a31
MS
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
52a822ed 12#include "../board/xilinx/microblaze-generic/xparameters.h"
76316a31 13
4aecfb16 14/* MicroBlaze CPU */
1a50f164 15#define MICROBLAZE_V5 1
76316a31 16
bcec8f49 17/* linear and spi flash memory */
1fe7e8fa
SL
18#ifdef XILINX_FLASH_START
19#define FLASH
bcec8f49 20#undef SPIFLASH
1fe7e8fa
SL
21#undef RAMENV /* hold environment in flash */
22#else
bcec8f49 23#ifdef XILINX_SPI_FLASH_BASEADDR
1fe7e8fa 24#undef FLASH
bcec8f49
SL
25#define SPIFLASH
26#undef RAMENV /* hold environment in flash */
27#else
28#undef FLASH
29#undef SPIFLASH
1fe7e8fa
SL
30#define RAMENV /* hold environment in RAM */
31#endif
bcec8f49 32#endif
1fe7e8fa 33
76316a31 34/* uart */
67659e2e
MS
35# define CONFIG_BAUDRATE 115200
36/* The following table includes the supported baudrates */
37# define CONFIG_SYS_BAUDRATE_TABLE \
38 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
39
76316a31 40/* setting reset address */
14d0a02a 41/*#define CONFIG_SYS_RESET_ADDRESS CONFIG_SYS_TEXT_BASE*/
76316a31
MS
42
43/* gpio */
4c6a6f02 44#ifdef XILINX_GPIO_BASEADDR
4e779ad2 45# define CONFIG_XILINX_GPIO
4aecfb16 46# define CONFIG_SYS_GPIO_0_ADDR XILINX_GPIO_BASEADDR
4c6a6f02 47#endif
38c4761c 48#define CONFIG_BOARD_LATE_INIT
76316a31 49
0f21f98d
MS
50/* watchdog */
51#if defined(XILINX_WATCHDOG_BASEADDR) && defined(XILINX_WATCHDOG_IRQ)
52# define CONFIG_WATCHDOG_BASEADDR XILINX_WATCHDOG_BASEADDR
53# define CONFIG_WATCHDOG_IRQ XILINX_WATCHDOG_IRQ
b5e9b9a9
MS
54# ifndef CONFIG_SPL_BUILD
55# define CONFIG_HW_WATCHDOG
56# define CONFIG_XILINX_TB_WATCHDOG
57# endif
0f21f98d
MS
58#endif
59
e945f6dc
MS
60#define CONFIG_SYS_MALLOC_LEN 0xC0000
61
62/* Stack location before relocation */
4fcd0b33
MS
63#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_TEXT_BASE - \
64 CONFIG_SYS_MALLOC_F_LEN)
76316a31 65
8f371b18
SL
66/*
67 * CFI flash memory layout - Example
68 * CONFIG_SYS_FLASH_BASE = 0x2200_0000;
69 * CONFIG_SYS_FLASH_SIZE = 0x0080_0000; 8MB
70 *
71 * SECT_SIZE = 0x20000; 128kB is one sector
72 * CONFIG_ENV_SIZE = SECT_SIZE; 128kB environment store
73 *
74 * 0x2200_0000 CONFIG_SYS_FLASH_BASE
75 * FREE 256kB
76 * 0x2204_0000 CONFIG_ENV_ADDR
77 * ENV_AREA 128kB
78 * 0x2206_0000
79 * FREE
80 * 0x2280_0000 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE
81 *
82 */
83
76316a31 84#ifdef FLASH
4aecfb16
MS
85# define CONFIG_SYS_FLASH_BASE XILINX_FLASH_START
86# define CONFIG_SYS_FLASH_SIZE XILINX_FLASH_SIZE
87# define CONFIG_SYS_FLASH_CFI 1
88# define CONFIG_FLASH_CFI_DRIVER 1
89/* ?empty sector */
90# define CONFIG_SYS_FLASH_EMPTY_INFO 1
91/* max number of memory banks */
92# define CONFIG_SYS_MAX_FLASH_BANKS 1
93/* max number of sectors on one chip */
94# define CONFIG_SYS_MAX_FLASH_SECT 512
95/* hardware flash protection */
96# define CONFIG_SYS_FLASH_PROTECTION
22ff7f4d
MS
97/* use buffered writes (20x faster) */
98# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
4aecfb16
MS
99# ifdef RAMENV
100# define CONFIG_ENV_IS_NOWHERE 1
101# define CONFIG_ENV_SIZE 0x1000
102# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
103
bcec8f49 104# else /* FLASH && !RAMENV */
4aecfb16
MS
105# define CONFIG_ENV_IS_IN_FLASH 1
106/* 128K(one sector) for env */
107# define CONFIG_ENV_SECT_SIZE 0x20000
108# define CONFIG_ENV_ADDR \
109 (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
110# define CONFIG_ENV_SIZE 0x20000
bcec8f49 111# endif /* FLASH && !RAMBOOT */
76316a31 112#else /* !FLASH */
bcec8f49
SL
113
114#ifdef SPIFLASH
115# define CONFIG_SYS_NO_FLASH 1
116# define CONFIG_SYS_SPI_BASE XILINX_SPI_FLASH_BASEADDR
bcec8f49 117# define CONFIG_SPI 1
bcec8f49
SL
118# define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
119# define CONFIG_SF_DEFAULT_SPEED XILINX_SPI_FLASH_MAX_FREQ
120# define CONFIG_SF_DEFAULT_CS XILINX_SPI_FLASH_CS
121
122# ifdef RAMENV
123# define CONFIG_ENV_IS_NOWHERE 1
124# define CONFIG_ENV_SIZE 0x1000
125# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
126
127# else /* SPIFLASH && !RAMENV */
128# define CONFIG_ENV_IS_IN_SPI_FLASH 1
129# define CONFIG_ENV_SPI_MODE SPI_MODE_3
130# define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
131# define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
132/* 128K(two sectors) for env */
133# define CONFIG_ENV_SECT_SIZE 0x10000
134# define CONFIG_ENV_SIZE (2 * CONFIG_ENV_SECT_SIZE)
135/* Warning: adjust the offset in respect of other flash content and size */
136# define CONFIG_ENV_OFFSET (128 * CONFIG_ENV_SECT_SIZE) /* at 8MB */
137# endif /* SPIFLASH && !RAMBOOT */
138#else /* !SPIFLASH */
139
4aecfb16
MS
140/* ENV in RAM */
141# define CONFIG_SYS_NO_FLASH 1
142# define CONFIG_ENV_IS_NOWHERE 1
143# define CONFIG_ENV_SIZE 0x1000
144# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
bcec8f49 145#endif /* !SPIFLASH */
76316a31
MS
146#endif /* !FLASH */
147
e9b737de 148#if defined(XILINX_USE_ICACHE)
4aecfb16 149# define CONFIG_ICACHE
e9b737de 150#else
4aecfb16 151# undef CONFIG_ICACHE
e9b737de
MS
152#endif
153
154#if defined(XILINX_USE_DCACHE)
4aecfb16 155# define CONFIG_DCACHE
e9b737de 156#else
4aecfb16 157# undef CONFIG_DCACHE
e9b737de
MS
158#endif
159
5811830f
MS
160#ifndef XILINX_DCACHE_BYTE_SIZE
161#define XILINX_DCACHE_BYTE_SIZE 32768
162#endif
163
079a136c
JL
164/*
165 * BOOTP options
166 */
167#define CONFIG_BOOTP_BOOTFILESIZE
168#define CONFIG_BOOTP_BOOTPATH
169#define CONFIG_BOOTP_GATEWAY
170#define CONFIG_BOOTP_HOSTNAME
76316a31 171
5dc11a51
JL
172/*
173 * Command line configuration.
174 */
5dc11a51 175#define CONFIG_CMD_IRQ
5dc11a51 176#define CONFIG_CMD_MFSL
4d49b280 177
e9b737de 178#if defined(CONFIG_DCACHE) || defined(CONFIG_ICACHE)
e9b737de 179#else
e9b737de
MS
180#endif
181
5dc11a51 182#if defined(FLASH)
4aecfb16 183# define CONFIG_CMD_JFFS2
7cfb13a7
SL
184# define CONFIG_CMD_UBI
185# undef CONFIG_CMD_UBIFS
4aecfb16 186
bcec8f49 187# if !defined(RAMENV)
bcec8f49
SL
188# define CONFIG_CMD_SAVES
189# endif
190
191#else
192#if defined(SPIFLASH)
bcec8f49 193
4aecfb16 194# if !defined(RAMENV)
4aecfb16
MS
195# define CONFIG_CMD_SAVES
196# endif
853643d8 197#else
4aecfb16 198# undef CONFIG_CMD_JFFS2
2cce2d32
SL
199# undef CONFIG_CMD_UBI
200# undef CONFIG_CMD_UBIFS
5dc11a51 201#endif
bcec8f49 202#endif
76316a31 203
5dc11a51 204#if defined(CONFIG_CMD_JFFS2)
7cfb13a7
SL
205# define CONFIG_MTD_PARTITIONS
206#endif
207
208#if defined(CONFIG_CMD_UBIFS)
209# define CONFIG_CMD_UBI
210# define CONFIG_LZO
211#endif
212
213#if defined(CONFIG_CMD_UBI)
214# define CONFIG_MTD_PARTITIONS
215# define CONFIG_RBTREE
216#endif
217
218#if defined(CONFIG_MTD_PARTITIONS)
219/* MTD partitions */
68d7d651 220#define CONFIG_CMD_MTDPARTS /* mtdparts command line support */
942556a9
SR
221#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
222#define CONFIG_FLASH_CFI_MTD
c82a541d 223#define MTDIDS_DEFAULT "nor0=flash-0"
144876a3
MS
224
225/* default mtd partition table */
c82a541d 226#define MTDPARTS_DEFAULT "mtdparts=flash-0:256k(u-boot),"\
144876a3
MS
227 "256k(env),3m(kernel),1m(romfs),"\
228 "1m(cramfs),-(jffs2)"
229#endif
230
4aecfb16
MS
231/* size of console buffer */
232#define CONFIG_SYS_CBSIZE 512
233 /* print buffer size */
234#define CONFIG_SYS_PBSIZE \
235 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
236/* max number of command args */
237#define CONFIG_SYS_MAXARGS 15
6d0f6bcf 238#define CONFIG_SYS_LONGHELP
4aecfb16 239/* default load address */
44a3a91c 240#define CONFIG_SYS_LOAD_ADDR 0
76316a31 241
330e5545 242#define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
76316a31 243#define CONFIG_BOOTARGS "root=romfs"
330e5545 244#define CONFIG_HOSTNAME XILINX_BOARD_NAME
853643d8 245#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
76316a31 246#define CONFIG_IPADDR 192.168.0.3
853643d8
MS
247#define CONFIG_SERVERIP 192.168.0.5
248#define CONFIG_GATEWAYIP 192.168.0.1
76316a31
MS
249
250/* architecture dependent code */
6d0f6bcf 251#define CONFIG_SYS_USR_EXCEP /* user exception */
76316a31 252
0900bee9 253#define CONFIG_PREBOOT "echo U-BOOT for ${hostname};setenv preboot;echo"
144876a3 254
4aecfb16 255#define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" \
c82a541d
SL
256 "nor0=flash-0\0"\
257 "mtdparts=mtdparts=flash-0:"\
144876a3 258 "256k(u-boot),256k(env),3m(kernel),"\
78376452
MS
259 "1m(romfs),1m(cramfs),-(jffs2)\0"\
260 "nc=setenv stdout nc;"\
261 "setenv stdin nc\0" \
262 "serial=setenv stdout serial;"\
263 "setenv stdin serial\0"
144876a3 264
188dc16b 265#define CONFIG_CMDLINE_EDITING
188dc16b 266
78376452
MS
267#define CONFIG_SYS_CONSOLE_IS_IN_ENV
268
37e892d9
MS
269/* Enable flat device tree support */
270#define CONFIG_LMB 1
37e892d9 271
4632b1ea 272#if defined(CONFIG_XILINX_AXIEMAC)
f5e5e1ff 273# define CONFIG_MII 1
f5e5e1ff
SL
274# define CONFIG_PHY_GIGE 1
275# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 1
f5e5e1ff
SL
276# define CONFIG_PHY_ATHEROS 1
277# define CONFIG_PHY_BROADCOM 1
278# define CONFIG_PHY_DAVICOM 1
279# define CONFIG_PHY_LXT 1
280# define CONFIG_PHY_MARVELL 1
281# define CONFIG_PHY_MICREL 1
2014a3de 282# define CONFIG_PHY_MICREL_KSZ9021
f5e5e1ff
SL
283# define CONFIG_PHY_NATSEMI 1
284# define CONFIG_PHY_REALTEK 1
285# define CONFIG_PHY_VITESSE 1
286#else
287# undef CONFIG_MII
f5e5e1ff
SL
288#endif
289
9d242745 290/* SPL part */
9d242745
MS
291#define CONFIG_CMD_SPL
292#define CONFIG_SPL_FRAMEWORK
293#define CONFIG_SPL_LIBCOMMON_SUPPORT
294#define CONFIG_SPL_LIBGENERIC_SUPPORT
295#define CONFIG_SPL_SERIAL_SUPPORT
296#define CONFIG_SPL_BOARD_INIT
297
298#define CONFIG_SPL_LDSCRIPT "arch/microblaze/cpu/u-boot-spl.lds"
299
300#define CONFIG_SPL_RAM_DEVICE
4dd09742
MS
301#ifdef CONFIG_SYS_FLASH_BASE
302# define CONFIG_SPL_NOR_SUPPORT
303# define CONFIG_SYS_UBOOT_BASE CONFIG_SYS_FLASH_BASE
304#endif
9d242745
MS
305
306/* for booting directly linux */
307#define CONFIG_SPL_OS_BOOT
308
309#define CONFIG_SYS_OS_BASE (CONFIG_SYS_FLASH_BASE + \
310 0x60000)
311#define CONFIG_SYS_FDT_BASE (CONFIG_SYS_FLASH_BASE + \
312 0x40000)
313#define CONFIG_SYS_SPL_ARGS_ADDR (CONFIG_SYS_TEXT_BASE + \
314 0x1000000)
315
316/* SP location before relocation, must use scratch RAM */
317/* BRAM start */
318#define CONFIG_SYS_INIT_RAM_ADDR 0x0
319/* BRAM size - will be generated */
ca7d2266 320#define CONFIG_SYS_INIT_RAM_SIZE 0x100000
9d242745 321
ca7d2266
MS
322# define CONFIG_SPL_STACK_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
323 CONFIG_SYS_INIT_RAM_SIZE - \
324 CONFIG_SYS_MALLOC_F_LEN)
9d242745
MS
325
326/* Just for sure that there is a space for stack */
327#define CONFIG_SPL_STACK_SIZE 0x100
328
9d242745
MS
329#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
330
331#define CONFIG_SPL_MAX_FOOTPRINT (CONFIG_SYS_INIT_RAM_SIZE - \
332 CONFIG_SYS_INIT_RAM_ADDR - \
ca7d2266 333 CONFIG_SYS_MALLOC_F_LEN - \
9d242745
MS
334 CONFIG_SPL_STACK_SIZE)
335
76316a31 336#endif /* __CONFIG_H */