]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/socrates.h
Convert CONFIG_VIDEO to Kconfig
[people/ms/u-boot.git] / include / configs / socrates.h
CommitLineData
5d108ac8
SP
1/*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Wolfgang Denk <wd@denx.de>
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
3765b3e7 10 * SPDX-License-Identifier: GPL-2.0+
5d108ac8
SP
11 */
12
13/*
14 * Socrates
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/* High Level Configuration Options */
21#define CONFIG_BOOKE 1 /* BOOKE */
22#define CONFIG_E500 1 /* BOOKE e500 family */
5d108ac8
SP
23#define CONFIG_MPC8544 1
24#define CONFIG_SOCRATES 1
25
2ae18241
WD
26#define CONFIG_SYS_TEXT_BASE 0xfff80000
27
5d108ac8 28#define CONFIG_PCI
842033e6 29#define CONFIG_PCI_INDIRECT_BRIDGE
5d108ac8
SP
30
31#define CONFIG_TSEC_ENET /* tsec ethernet support */
32
33#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
3e79b588 34#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
5d108ac8
SP
35
36#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
37
38/*
39 * Only possible on E500 Version 2 or newer cores.
40 */
41#define CONFIG_ENABLE_36BIT_PHYS 1
42
43/*
44 * sysclk for MPC85xx
45 *
46 * Two valid values are:
47 * 33000000
48 * 66000000
49 *
50 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
51 * is likely the desired value here, so that is now the default.
52 * The board, however, can run at 66MHz. In any event, this value
53 * must match the settings of some switches. Details can be found
54 * in the README.mpc85xxads.
55 */
56
57#ifndef CONFIG_SYS_CLK_FREQ
58#define CONFIG_SYS_CLK_FREQ 66666666
59#endif
60
61/*
62 * These can be toggled for performance analysis, otherwise use default.
63 */
64#define CONFIG_L2_CACHE /* toggle L2 cache */
65#define CONFIG_BTB /* toggle branch predition */
5d108ac8 66
6d0f6bcf 67#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
5d108ac8 68
6d0f6bcf
JCPV
69#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
70#define CONFIG_SYS_MEMTEST_START 0x00400000
71#define CONFIG_SYS_MEMTEST_END 0x00C00000
5d108ac8 72
e46fedfe
TT
73#define CONFIG_SYS_CCSRBAR 0xE0000000
74#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
5d108ac8 75
be0bd823 76/* DDR Setup */
5614e71b 77#define CONFIG_SYS_FSL_DDR2
be0bd823
KG
78#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
80#define CONFIG_DDR_SPD
81
82#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
83#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
84
6d0f6bcf
JCPV
85#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
be0bd823
KG
87#define CONFIG_VERY_BIG_RAM
88
89#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL 2
92
93/* I2C addresses of SPD EEPROMs */
562788b0 94#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
5d108ac8
SP
95
96#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
97
98/* Hardcoded values, to use instead of SPD */
6d0f6bcf
JCPV
99#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
101#define CONFIG_SYS_DDR_TIMING_0 0x00260802
102#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
103#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
104#define CONFIG_SYS_DDR_MODE 0x00480432
105#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
106#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
107#define CONFIG_SYS_DDR_CONFIG 0xC3008000
108#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
109#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
5d108ac8 110
5d108ac8
SP
111/*
112 * Flash on the LocalBus
113 */
6d0f6bcf 114#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
5d108ac8 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_FLASH0 0xFE000000
117#define CONFIG_SYS_FLASH1 0xFC000000
118#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
5d108ac8 119
6d0f6bcf
JCPV
120#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
121#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
5d108ac8 122
6d0f6bcf
JCPV
123#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
124#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
125#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
126#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
5d108ac8 127
6d0f6bcf 128#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
00b1883a 129#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
5d108ac8 130
6d0f6bcf
JCPV
131#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
132#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
133#undef CONFIG_SYS_FLASH_CHECKSUM
134#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
135#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
5d108ac8 136
14d0a02a 137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
5d108ac8 138
6d0f6bcf
JCPV
139#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
140#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
141#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
142#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
5d108ac8 143
6d0f6bcf
JCPV
144#define CONFIG_SYS_INIT_RAM_LOCK 1
145#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 146#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
5d108ac8 147
25ddd1fb 148#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 149#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
5d108ac8 150
47106ce1 151#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
6d0f6bcf 152#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
3e79b588
DZ
153
154/* FPGA and NAND */
6d0f6bcf
JCPV
155#define CONFIG_SYS_FPGA_BASE 0xc0000000
156#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
157#define CONFIG_SYS_HMI_BASE 0xc0010000
158#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
159#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
160
161#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
162#define CONFIG_SYS_MAX_NAND_DEVICE 1
3e79b588 163#define CONFIG_CMD_NAND
5d108ac8 164
e64987a8 165/* LIME GDC */
6d0f6bcf
JCPV
166#define CONFIG_SYS_LIME_BASE 0xc8000000
167#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
168#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
169#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
e64987a8 170
e64987a8 171#define CONFIG_VIDEO_MB862xx
5d16ca87 172#define CONFIG_VIDEO_MB862xx_ACCEL
e64987a8
AG
173#define CONFIG_CFB_CONSOLE
174#define CONFIG_VIDEO_LOGO
175#define CONFIG_VIDEO_BMP_LOGO
176#define CONFIG_CONSOLE_EXTRA_INFO
177#define VIDEO_FB_16BPP_PIXEL_SWAP
229b6dce 178#define VIDEO_FB_16BPP_WORD_SWAP
e64987a8 179#define CONFIG_VGA_AS_SINGLE_DEVICE
6d0f6bcf 180#define CONFIG_SYS_CONSOLE_IS_IN_ENV
e64987a8
AG
181#define CONFIG_VIDEO_SW_CURSOR
182#define CONFIG_SPLASH_SCREEN
183#define CONFIG_VIDEO_BMP_GZIP
6d0f6bcf 184#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
e64987a8 185
c28d3bbe
WG
186/* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
187#define CONFIG_SYS_MB862xx_CCF 0x10000
188/* SDRAM parameter */
189#define CONFIG_SYS_MB862xx_MMR 0x4157BA63
190
5d108ac8
SP
191/* Serial Port */
192
193#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
194#define CONFIG_SYS_NS16550_SERIAL
195#define CONFIG_SYS_NS16550_REG_SIZE 1
196#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
5d108ac8 197
6d0f6bcf
JCPV
198#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
199#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
5d108ac8
SP
200
201#define CONFIG_BAUDRATE 115200
202
6d0f6bcf 203#define CONFIG_SYS_BAUDRATE_TABLE \
5d108ac8
SP
204 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
205
206#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
5be58f5f 207#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
5d108ac8 208
5d108ac8
SP
209/*
210 * I2C
211 */
00f792e0
HS
212#define CONFIG_SYS_I2C
213#define CONFIG_SYS_I2C_FSL
214#define CONFIG_SYS_FSL_I2C_SPEED 102124
215#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
216#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
217#define CONFIG_SYS_FSL_I2C2_SPEED 102124
218#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
219#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
3e79b588 220
5d108ac8 221/* I2C RTC */
e18575d5 222#define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
6d0f6bcf 223#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
5d108ac8 224
e64987a8 225/* I2C W83782G HW-Monitoring IC */
6d0f6bcf 226#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
e64987a8 227
2f7468ae
SP
228/* I2C temp sensor */
229/* Socrates uses Maxim's DS75, which is compatible with LM75 */
230#define CONFIG_DTT_LM75 1
231#define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
6d0f6bcf
JCPV
232#define CONFIG_SYS_DTT_MAX_TEMP 125
233#define CONFIG_SYS_DTT_LOW_TEMP -55
234#define CONFIG_SYS_DTT_HYSTERESIS 3
235#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
2f7468ae 236
5d108ac8
SP
237/*
238 * General PCI
239 * Memory space is mapped 1-1.
240 */
6d0f6bcf 241#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
5d108ac8 242
5e1882df
SP
243/* PCI is clocked by the external source at 33 MHz */
244#define CONFIG_PCI_CLK_FREQ 33000000
6d0f6bcf
JCPV
245#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
246#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
247#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
248#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
249#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
250#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
5d108ac8
SP
251
252#if defined(CONFIG_PCI)
5d108ac8 253#define CONFIG_PCI_PNP /* do pci plug-and-play */
d39e6851 254#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
5d108ac8
SP
255#endif /* CONFIG_PCI */
256
5d108ac8
SP
257#define CONFIG_MII 1 /* MII PHY management */
258#define CONFIG_TSEC1 1
259#define CONFIG_TSEC1_NAME "TSEC0"
2f845dc2
SP
260#define CONFIG_TSEC3 1
261#define CONFIG_TSEC3_NAME "TSEC1"
5d108ac8
SP
262#undef CONFIG_MPC85XX_FEC
263
264#define TSEC1_PHY_ADDR 0
2f845dc2 265#define TSEC3_PHY_ADDR 1
5d108ac8
SP
266
267#define TSEC1_PHYIDX 0
2f845dc2 268#define TSEC3_PHYIDX 0
5d108ac8 269#define TSEC1_FLAGS TSEC_GIGABIT
2f845dc2 270#define TSEC3_FLAGS TSEC_GIGABIT
5d108ac8 271
2f845dc2 272/* Options are: TSEC[0,1] */
5d108ac8
SP
273#define CONFIG_ETHPRIME "TSEC0"
274#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
275
e18575d5
SP
276#define CONFIG_HAS_ETH0
277#define CONFIG_HAS_ETH1
278
5d108ac8
SP
279/*
280 * Environment
281 */
5a1aceb0 282#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586 283#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
6d0f6bcf 284#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
0e8d1586
JCPV
285#define CONFIG_ENV_SIZE 0x4000
286#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
287#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
5d108ac8
SP
288
289#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 290#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
5d108ac8
SP
291
292#define CONFIG_TIMESTAMP /* Print image info with ts */
293
5d108ac8
SP
294/*
295 * BOOTP options
296 */
297#define CONFIG_BOOTP_BOOTFILESIZE
298#define CONFIG_BOOTP_BOOTPATH
299#define CONFIG_BOOTP_GATEWAY
300#define CONFIG_BOOTP_HOSTNAME
301
5d108ac8
SP
302/*
303 * Command line configuration.
304 */
47106ce1 305#define CONFIG_CMD_BMP
5d108ac8 306#define CONFIG_CMD_DATE
2f7468ae 307#define CONFIG_CMD_DTT
5d108ac8 308#undef CONFIG_CMD_EEPROM
3e79b588 309#define CONFIG_CMD_SDRAM
199e262e 310#define CONFIG_CMD_REGINFO
5d108ac8
SP
311
312#if defined(CONFIG_PCI)
313 #define CONFIG_CMD_PCI
314#endif
315
5d108ac8
SP
316#undef CONFIG_WATCHDOG /* watchdog disabled */
317
318/*
319 * Miscellaneous configurable options
320 */
6d0f6bcf
JCPV
321#define CONFIG_SYS_LONGHELP /* undef to save memory */
322#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
5d108ac8
SP
323
324#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 325 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
5d108ac8 326#else
6d0f6bcf 327 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
5d108ac8
SP
328#endif
329
6d0f6bcf
JCPV
330#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */
331#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
332#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
5d108ac8
SP
333
334/*
335 * For booting Linux, the board info and command line data
336 * have to be in the first 8 MB of memory, since this is
337 * the maximum mapped by the Linux kernel during initialization.
338 */
6d0f6bcf 339#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
5d108ac8 340
5d108ac8
SP
341#if defined(CONFIG_CMD_KGDB)
342#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
5d108ac8
SP
343#endif
344
5d108ac8
SP
345#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
346
5d108ac8
SP
347
348#define CONFIG_PREBOOT "echo;" \
3e79b588 349 "echo Welcome on the ABB Socrates Board;" \
5d108ac8
SP
350 "echo"
351
352#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
353
354#define CONFIG_EXTRA_ENV_SETTINGS \
5d108ac8
SP
355 "netdev=eth0\0" \
356 "consdev=ttyS0\0" \
3e79b588
DZ
357 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
358 "bootfile=/home/tftp/syscon3/uImage\0" \
359 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
360 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
361 "uboot_addr=FFFA0000\0" \
362 "kernel_addr=FE000000\0" \
363 "fdt_addr=FE1E0000\0" \
364 "ramdisk_addr=FE200000\0" \
365 "fdt_addr_r=B00000\0" \
366 "kernel_addr_r=200000\0" \
367 "ramdisk_addr_r=400000\0" \
368 "rootpath=/opt/eldk/ppc_85xxDP\0" \
369 "ramargs=setenv bootargs root=/dev/ram rw\0" \
5d108ac8
SP
370 "nfsargs=setenv bootargs root=/dev/nfs rw " \
371 "nfsroot=$serverip:$rootpath\0" \
3e79b588
DZ
372 "addcons=setenv bootargs $bootargs " \
373 "console=$consdev,$baudrate\0" \
5d108ac8
SP
374 "addip=setenv bootargs $bootargs " \
375 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
376 ":$hostname:$netdev:off panic=1\0" \
3e79b588 377 "boot_nor=run ramargs addcons;" \
e18575d5 378 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
e18575d5
SP
379 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
380 "tftp ${fdt_addr_r} ${fdt_file}; " \
381 "run nfsargs addip addcons;" \
382 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
3e79b588
DZ
383 "update_uboot=tftp 100000 ${uboot_file};" \
384 "protect off fffa0000 ffffffff;" \
385 "era fffa0000 ffffffff;" \
386 "cp.b 100000 fffa0000 ${filesize};" \
387 "setenv filesize;saveenv\0" \
388 "update_kernel=tftp 100000 ${bootfile};" \
389 "era fe000000 fe1dffff;" \
390 "cp.b 100000 fe000000 ${filesize};" \
5d108ac8 391 "setenv filesize;saveenv\0" \
3e79b588
DZ
392 "update_fdt=tftp 100000 ${fdt_file};" \
393 "era fe1e0000 fe1fffff;" \
394 "cp.b 100000 fe1e0000 ${filesize};" \
395 "setenv filesize;saveenv\0" \
396 "update_initrd=tftp 100000 ${initrd_file};" \
397 "era fe200000 fe9fffff;" \
398 "cp.b 100000 fe200000 ${filesize};" \
399 "setenv filesize;saveenv\0" \
400 "clean_data=era fea00000 fff5ffff\0" \
401 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
402 "load_usb=usb start;" \
403 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
404 "boot_usb=run load_usb usbargs addcons;" \
405 "bootm ${kernel_addr_r} - ${fdt_addr};" \
406 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
5d108ac8 407 ""
3e79b588 408#define CONFIG_BOOTCOMMAND "run boot_nor"
5d108ac8 409
e18575d5 410/* pass open firmware flat tree */
e18575d5 411
791e1dba
SP
412/* USB support */
413#define CONFIG_USB_OHCI_NEW 1
414#define CONFIG_PCI_OHCI 1
415#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
e90fb6af 416#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
6d0f6bcf
JCPV
417#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
418#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
419#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
791e1dba 420#define CONFIG_DOS_PARTITION 1
791e1dba 421
5d108ac8 422#endif /* __CONFIG_H */