]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/socrates.h
powerpc/85xx: Enable internal USB UTMI PHY on p204x/p3041/p50x0
[people/ms/u-boot.git] / include / configs / socrates.h
CommitLineData
5d108ac8
SP
1/*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Wolfgang Denk <wd@denx.de>
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 * Socrates
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
e99b607a 36/* new uImage format support */
37#define CONFIG_FIT 1
38#define CONFIG_OF_LIBFDT 1
39#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
40
5d108ac8
SP
41/* High Level Configuration Options */
42#define CONFIG_BOOKE 1 /* BOOKE */
43#define CONFIG_E500 1 /* BOOKE e500 family */
44#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
45#define CONFIG_MPC8544 1
46#define CONFIG_SOCRATES 1
47
2ae18241
WD
48#define CONFIG_SYS_TEXT_BASE 0xfff80000
49
5d108ac8
SP
50#define CONFIG_PCI
51
52#define CONFIG_TSEC_ENET /* tsec ethernet support */
53
54#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
3e79b588 55#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
5d108ac8
SP
56
57#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
58
59/*
60 * Only possible on E500 Version 2 or newer cores.
61 */
62#define CONFIG_ENABLE_36BIT_PHYS 1
63
64/*
65 * sysclk for MPC85xx
66 *
67 * Two valid values are:
68 * 33000000
69 * 66000000
70 *
71 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
72 * is likely the desired value here, so that is now the default.
73 * The board, however, can run at 66MHz. In any event, this value
74 * must match the settings of some switches. Details can be found
75 * in the README.mpc85xxads.
76 */
77
78#ifndef CONFIG_SYS_CLK_FREQ
79#define CONFIG_SYS_CLK_FREQ 66666666
80#endif
81
82/*
83 * These can be toggled for performance analysis, otherwise use default.
84 */
85#define CONFIG_L2_CACHE /* toggle L2 cache */
86#define CONFIG_BTB /* toggle branch predition */
5d108ac8 87
6d0f6bcf 88#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
5d108ac8 89
6d0f6bcf
JCPV
90#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
91#define CONFIG_SYS_MEMTEST_START 0x00400000
92#define CONFIG_SYS_MEMTEST_END 0x00C00000
5d108ac8
SP
93
94/*
95 * Base addresses -- Note these are effective addresses where the
96 * actual resources get mapped (not physical addresses)
97 */
6d0f6bcf
JCPV
98#define CONFIG_SYS_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
99#define CONFIG_SYS_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
100#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
101#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
5d108ac8 102
be0bd823
KG
103/* DDR Setup */
104#define CONFIG_FSL_DDR2
105#undef CONFIG_FSL_DDR_INTERACTIVE
106#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
107#define CONFIG_DDR_SPD
108
109#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
110#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
111
6d0f6bcf
JCPV
112#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
be0bd823
KG
114#define CONFIG_VERY_BIG_RAM
115
116#define CONFIG_NUM_DDR_CONTROLLERS 1
117#define CONFIG_DIMM_SLOTS_PER_CTLR 1
118#define CONFIG_CHIP_SELECTS_PER_CTRL 2
119
120/* I2C addresses of SPD EEPROMs */
562788b0 121#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
5d108ac8
SP
122
123#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
124
125/* Hardcoded values, to use instead of SPD */
6d0f6bcf
JCPV
126#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
127#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
128#define CONFIG_SYS_DDR_TIMING_0 0x00260802
129#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
130#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
131#define CONFIG_SYS_DDR_MODE 0x00480432
132#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
133#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
134#define CONFIG_SYS_DDR_CONFIG 0xC3008000
135#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
136#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
5d108ac8 137
5d108ac8
SP
138/*
139 * Flash on the LocalBus
140 */
6d0f6bcf 141#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
5d108ac8 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_FLASH0 0xFE000000
144#define CONFIG_SYS_FLASH1 0xFC000000
145#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
5d108ac8 146
6d0f6bcf
JCPV
147#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
148#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
5d108ac8 149
6d0f6bcf
JCPV
150#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
151#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
152#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
153#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
5d108ac8 154
6d0f6bcf 155#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
00b1883a 156#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
5d108ac8 157
6d0f6bcf
JCPV
158#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
160#undef CONFIG_SYS_FLASH_CHECKSUM
161#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
162#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
5d108ac8 163
14d0a02a 164#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
5d108ac8 165
6d0f6bcf
JCPV
166#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
167#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
168#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
169#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
5d108ac8 170
6d0f6bcf
JCPV
171#define CONFIG_SYS_INIT_RAM_LOCK 1
172#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 173#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
5d108ac8 174
25ddd1fb 175#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 176#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
5d108ac8 177
47106ce1 178#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
6d0f6bcf 179#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
3e79b588
DZ
180
181/* FPGA and NAND */
6d0f6bcf
JCPV
182#define CONFIG_SYS_FPGA_BASE 0xc0000000
183#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
184#define CONFIG_SYS_HMI_BASE 0xc0010000
185#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
186#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
187
188#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
189#define CONFIG_SYS_MAX_NAND_DEVICE 1
3e79b588 190#define CONFIG_CMD_NAND
5d108ac8 191
e64987a8 192/* LIME GDC */
6d0f6bcf
JCPV
193#define CONFIG_SYS_LIME_BASE 0xc8000000
194#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
195#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
196#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
e64987a8
AG
197
198#define CONFIG_VIDEO
199#define CONFIG_VIDEO_MB862xx
5d16ca87 200#define CONFIG_VIDEO_MB862xx_ACCEL
e64987a8
AG
201#define CONFIG_CFB_CONSOLE
202#define CONFIG_VIDEO_LOGO
203#define CONFIG_VIDEO_BMP_LOGO
204#define CONFIG_CONSOLE_EXTRA_INFO
205#define VIDEO_FB_16BPP_PIXEL_SWAP
229b6dce 206#define VIDEO_FB_16BPP_WORD_SWAP
e64987a8 207#define CONFIG_VGA_AS_SINGLE_DEVICE
6d0f6bcf 208#define CONFIG_SYS_CONSOLE_IS_IN_ENV
e64987a8
AG
209#define CONFIG_VIDEO_SW_CURSOR
210#define CONFIG_SPLASH_SCREEN
211#define CONFIG_VIDEO_BMP_GZIP
6d0f6bcf 212#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
e64987a8 213
c28d3bbe
WG
214/* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
215#define CONFIG_SYS_MB862xx_CCF 0x10000
216/* SDRAM parameter */
217#define CONFIG_SYS_MB862xx_MMR 0x4157BA63
218
5d108ac8
SP
219/* Serial Port */
220
221#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
222#define CONFIG_SYS_NS16550
223#define CONFIG_SYS_NS16550_SERIAL
224#define CONFIG_SYS_NS16550_REG_SIZE 1
225#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
5d108ac8 226
6d0f6bcf
JCPV
227#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
228#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
5d108ac8
SP
229
230#define CONFIG_BAUDRATE 115200
231
6d0f6bcf 232#define CONFIG_SYS_BAUDRATE_TABLE \
5d108ac8
SP
233 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
234
235#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
5be58f5f 236#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
6d0f6bcf
JCPV
237#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
238#ifdef CONFIG_SYS_HUSH_PARSER
239#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
5d108ac8
SP
240#endif
241
242
243/*
244 * I2C
245 */
246#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
247#define CONFIG_HARD_I2C /* I2C with hardware support */
248#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
249#define CONFIG_SYS_I2C_SPEED 102124 /* I2C speed and slave address */
250#define CONFIG_SYS_I2C_SLAVE 0x7F
251#define CONFIG_SYS_I2C_OFFSET 0x3000
5d108ac8 252
3e79b588 253#define CONFIG_I2C_MULTI_BUS
6d0f6bcf 254#define CONFIG_SYS_I2C2_OFFSET 0x3100
3e79b588 255
5d108ac8 256/* I2C RTC */
e18575d5 257#define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
6d0f6bcf 258#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
5d108ac8 259
e64987a8 260/* I2C W83782G HW-Monitoring IC */
6d0f6bcf 261#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
e64987a8 262
2f7468ae
SP
263/* I2C temp sensor */
264/* Socrates uses Maxim's DS75, which is compatible with LM75 */
265#define CONFIG_DTT_LM75 1
266#define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
6d0f6bcf
JCPV
267#define CONFIG_SYS_DTT_MAX_TEMP 125
268#define CONFIG_SYS_DTT_LOW_TEMP -55
269#define CONFIG_SYS_DTT_HYSTERESIS 3
270#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
2f7468ae 271
5d108ac8
SP
272/*
273 * General PCI
274 * Memory space is mapped 1-1.
275 */
6d0f6bcf 276#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
5d108ac8 277
5e1882df
SP
278/* PCI is clocked by the external source at 33 MHz */
279#define CONFIG_PCI_CLK_FREQ 33000000
6d0f6bcf
JCPV
280#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
281#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
282#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
283#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
284#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
285#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
5d108ac8
SP
286
287#if defined(CONFIG_PCI)
5d108ac8 288#define CONFIG_PCI_PNP /* do pci plug-and-play */
d39e6851 289#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
5d108ac8
SP
290#endif /* CONFIG_PCI */
291
292
293#define CONFIG_NET_MULTI 1
294#define CONFIG_MII 1 /* MII PHY management */
295#define CONFIG_TSEC1 1
296#define CONFIG_TSEC1_NAME "TSEC0"
2f845dc2
SP
297#define CONFIG_TSEC3 1
298#define CONFIG_TSEC3_NAME "TSEC1"
5d108ac8
SP
299#undef CONFIG_MPC85XX_FEC
300
301#define TSEC1_PHY_ADDR 0
2f845dc2 302#define TSEC3_PHY_ADDR 1
5d108ac8
SP
303
304#define TSEC1_PHYIDX 0
2f845dc2 305#define TSEC3_PHYIDX 0
5d108ac8 306#define TSEC1_FLAGS TSEC_GIGABIT
2f845dc2 307#define TSEC3_FLAGS TSEC_GIGABIT
5d108ac8 308
2f845dc2 309/* Options are: TSEC[0,1] */
5d108ac8
SP
310#define CONFIG_ETHPRIME "TSEC0"
311#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
312
e18575d5
SP
313#define CONFIG_HAS_ETH0
314#define CONFIG_HAS_ETH1
315
5d108ac8
SP
316/*
317 * Environment
318 */
5a1aceb0 319#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586 320#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
6d0f6bcf 321#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
0e8d1586
JCPV
322#define CONFIG_ENV_SIZE 0x4000
323#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
324#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
5d108ac8
SP
325
326#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 327#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
5d108ac8
SP
328
329#define CONFIG_TIMESTAMP /* Print image info with ts */
330
331
332/*
333 * BOOTP options
334 */
335#define CONFIG_BOOTP_BOOTFILESIZE
336#define CONFIG_BOOTP_BOOTPATH
337#define CONFIG_BOOTP_GATEWAY
338#define CONFIG_BOOTP_HOSTNAME
339
340
341/*
342 * Command line configuration.
343 */
344#include <config_cmd_default.h>
345
47106ce1 346#define CONFIG_CMD_BMP
5d108ac8
SP
347#define CONFIG_CMD_DATE
348#define CONFIG_CMD_DHCP
2f7468ae 349#define CONFIG_CMD_DTT
5d108ac8 350#undef CONFIG_CMD_EEPROM
47106ce1 351#define CONFIG_CMD_EXT2 /* EXT2 Support */
5d108ac8 352#define CONFIG_CMD_I2C
3e79b588 353#define CONFIG_CMD_SDRAM
5d108ac8 354#define CONFIG_CMD_MII
47106ce1 355#undef CONFIG_CMD_NFS
5d108ac8 356#define CONFIG_CMD_PING
5d108ac8 357#define CONFIG_CMD_SNTP
791e1dba 358#define CONFIG_CMD_USB
199e262e 359#define CONFIG_CMD_REGINFO
5d108ac8
SP
360
361#if defined(CONFIG_PCI)
362 #define CONFIG_CMD_PCI
363#endif
364
5d108ac8
SP
365#undef CONFIG_WATCHDOG /* watchdog disabled */
366
367/*
368 * Miscellaneous configurable options
369 */
6d0f6bcf
JCPV
370#define CONFIG_SYS_LONGHELP /* undef to save memory */
371#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
372#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
5d108ac8
SP
373
374#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 375 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
5d108ac8 376#else
6d0f6bcf 377 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
5d108ac8
SP
378#endif
379
6d0f6bcf
JCPV
380#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */
381#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
382#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
383#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
5d108ac8
SP
384
385/*
386 * For booting Linux, the board info and command line data
387 * have to be in the first 8 MB of memory, since this is
388 * the maximum mapped by the Linux kernel during initialization.
389 */
6d0f6bcf 390#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
5d108ac8 391
5d108ac8
SP
392#if defined(CONFIG_CMD_KGDB)
393#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
394#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
395#endif
396
397
398#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
399
3e79b588 400#define CONFIG_BOOTDELAY 1 /* -1 disables auto-boot */
5d108ac8
SP
401
402#define CONFIG_PREBOOT "echo;" \
3e79b588 403 "echo Welcome on the ABB Socrates Board;" \
5d108ac8
SP
404 "echo"
405
406#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
407
408#define CONFIG_EXTRA_ENV_SETTINGS \
5d108ac8
SP
409 "netdev=eth0\0" \
410 "consdev=ttyS0\0" \
3e79b588
DZ
411 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
412 "bootfile=/home/tftp/syscon3/uImage\0" \
413 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
414 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
415 "uboot_addr=FFFA0000\0" \
416 "kernel_addr=FE000000\0" \
417 "fdt_addr=FE1E0000\0" \
418 "ramdisk_addr=FE200000\0" \
419 "fdt_addr_r=B00000\0" \
420 "kernel_addr_r=200000\0" \
421 "ramdisk_addr_r=400000\0" \
422 "rootpath=/opt/eldk/ppc_85xxDP\0" \
423 "ramargs=setenv bootargs root=/dev/ram rw\0" \
5d108ac8
SP
424 "nfsargs=setenv bootargs root=/dev/nfs rw " \
425 "nfsroot=$serverip:$rootpath\0" \
3e79b588
DZ
426 "addcons=setenv bootargs $bootargs " \
427 "console=$consdev,$baudrate\0" \
5d108ac8
SP
428 "addip=setenv bootargs $bootargs " \
429 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
430 ":$hostname:$netdev:off panic=1\0" \
3e79b588 431 "boot_nor=run ramargs addcons;" \
e18575d5 432 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
e18575d5
SP
433 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
434 "tftp ${fdt_addr_r} ${fdt_file}; " \
435 "run nfsargs addip addcons;" \
436 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
3e79b588
DZ
437 "update_uboot=tftp 100000 ${uboot_file};" \
438 "protect off fffa0000 ffffffff;" \
439 "era fffa0000 ffffffff;" \
440 "cp.b 100000 fffa0000 ${filesize};" \
441 "setenv filesize;saveenv\0" \
442 "update_kernel=tftp 100000 ${bootfile};" \
443 "era fe000000 fe1dffff;" \
444 "cp.b 100000 fe000000 ${filesize};" \
5d108ac8 445 "setenv filesize;saveenv\0" \
3e79b588
DZ
446 "update_fdt=tftp 100000 ${fdt_file};" \
447 "era fe1e0000 fe1fffff;" \
448 "cp.b 100000 fe1e0000 ${filesize};" \
449 "setenv filesize;saveenv\0" \
450 "update_initrd=tftp 100000 ${initrd_file};" \
451 "era fe200000 fe9fffff;" \
452 "cp.b 100000 fe200000 ${filesize};" \
453 "setenv filesize;saveenv\0" \
454 "clean_data=era fea00000 fff5ffff\0" \
455 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
456 "load_usb=usb start;" \
457 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
458 "boot_usb=run load_usb usbargs addcons;" \
459 "bootm ${kernel_addr_r} - ${fdt_addr};" \
460 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
5d108ac8 461 ""
3e79b588 462#define CONFIG_BOOTCOMMAND "run boot_nor"
5d108ac8 463
e18575d5
SP
464/* pass open firmware flat tree */
465#define CONFIG_OF_LIBFDT 1
466#define CONFIG_OF_BOARD_SETUP 1
467
791e1dba
SP
468/* USB support */
469#define CONFIG_USB_OHCI_NEW 1
470#define CONFIG_PCI_OHCI 1
471#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
e90fb6af 472#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
6d0f6bcf
JCPV
473#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
474#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
475#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
791e1dba
SP
476#define CONFIG_DOS_PARTITION 1
477#define CONFIG_USB_STORAGE 1
478
5d108ac8 479#endif /* __CONFIG_H */