]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/ChangeLog
gas/
[thirdparty/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
1ca35711
L
12008-08-28 H.J. Lu <hongjiu.lu@intel.com>
2
3 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
4 IA64_RS_CR.
5
9b4e5766
PB
62008-08-01 Peter Bergner <bergner@vnet.ibm.com>
7
8 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
9
081ba1b3
AM
102008-07-30 Michael J. Eager <eager@eagercon.com>
11
12 * ppc.h (PPC_OPCODE_405): Define.
13 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
14
fa452fa6
PB
152008-06-13 Peter Bergner <bergner@vnet.ibm.com>
16
17 * ppc.h (ppc_cpu_t): New typedef.
18 (struct powerpc_opcode <flags>): Use it.
19 (struct powerpc_operand <insert, extract>): Likewise.
20 (struct powerpc_macro <flags>): Likewise.
21
bb35fb24
NC
222008-06-12 Adam Nemet <anemet@caviumnetworks.com>
23
24 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
25 Update comment before MIPS16 field descriptors to mention MIPS16.
26 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
27 BBIT.
28 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
29 New bit masks and shift counts for cins and exts.
30
dd3cbb7e
NC
31 * mips.h: Document new field descriptors +Q.
32 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
33
d0799671
AN
342008-04-28 Adam Nemet <anemet@caviumnetworks.com>
35
36 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
37 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
38
19a6653c
AM
392008-04-14 Edmar Wienskoski <edmar@freescale.com>
40
41 * ppc.h: (PPC_OPCODE_E500MC): New.
42
c0f3af97
L
432008-04-03 H.J. Lu <hongjiu.lu@intel.com>
44
45 * i386.h (MAX_OPERANDS): Set to 5.
46 (MAX_MNEM_SIZE): Changed to 20.
47
e210c36b
NC
482008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
49
50 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
51
b1cc4aeb
PB
522008-03-09 Paul Brook <paul@codesourcery.com>
53
54 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
55
7e806470
PB
562008-03-04 Paul Brook <paul@codesourcery.com>
57
58 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
59 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
60 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
61
7b2185f9 622008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
63 Nick Clifton <nickc@redhat.com>
64
65 PR 3134
66 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
67 with a 32-bit displacement but without the top bit of the 4th byte
68 set.
69
796d5313
NC
702008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
71
72 * cr16.h (cr16_num_optab): Declared.
73
d669d37f
NC
742008-02-14 Hakan Ardo <hakan@debian.org>
75
76 PR gas/2626
77 * avr.h (AVR_ISA_2xxe): Define.
78
e6429699
AN
792008-02-04 Adam Nemet <anemet@caviumnetworks.com>
80
81 * mips.h: Update copyright.
82 (INSN_CHIP_MASK): New macro.
83 (INSN_OCTEON): New macro.
84 (CPU_OCTEON): New macro.
85 (OPCODE_IS_MEMBER): Handle Octeon instructions.
86
e210c36b
NC
872008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
88
89 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
90
912008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
92
93 * avr.h (AVR_ISA_USB162): Add new opcode set.
94 (AVR_ISA_AVR3): Likewise.
95
350cc38d
MS
962007-11-29 Mark Shinwell <shinwell@codesourcery.com>
97
98 * mips.h (INSN_LOONGSON_2E): New.
99 (INSN_LOONGSON_2F): New.
100 (CPU_LOONGSON_2E): New.
101 (CPU_LOONGSON_2F): New.
102 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
103
56950294
MS
1042007-11-29 Mark Shinwell <shinwell@codesourcery.com>
105
106 * mips.h (INSN_ISA*): Redefine certain values as an
107 enumeration. Update comments.
108 (mips_isa_table): New.
109 (ISA_MIPS*): Redefine to match enumeration.
110 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
111 values.
112
c3d65c1c
BE
1132007-08-08 Ben Elliston <bje@au.ibm.com>
114
115 * ppc.h (PPC_OPCODE_PPCPS): New.
116
0fdaa005
L
1172007-07-03 Nathan Sidwell <nathan@codesourcery.com>
118
119 * m68k.h: Document j K & E.
120
1212007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
122
123 * cr16.h: New file for CR16 target.
124
3896c469
AM
1252007-05-02 Alan Modra <amodra@bigpond.net.au>
126
127 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
128
9a2e615a
NS
1292007-04-23 Nathan Sidwell <nathan@codesourcery.com>
130
131 * m68k.h (mcfisa_c): New.
132 (mcfusp, mcf_mask): Adjust.
133
b84bf58a
AM
1342007-04-20 Alan Modra <amodra@bigpond.net.au>
135
136 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
137 (num_powerpc_operands): Declare.
138 (PPC_OPERAND_SIGNED et al): Redefine as hex.
139 (PPC_OPERAND_PLUS1): Define.
140
831480e9 1412007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
142
143 * i386.h (REX_MODE64): Renamed to ...
144 (REX_W): This.
145 (REX_EXTX): Renamed to ...
146 (REX_R): This.
147 (REX_EXTY): Renamed to ...
148 (REX_X): This.
149 (REX_EXTZ): Renamed to ...
150 (REX_B): This.
151
0b1cf022
L
1522007-03-15 H.J. Lu <hongjiu.lu@intel.com>
153
154 * i386.h: Add entries from config/tc-i386.h and move tables
155 to opcodes/i386-opc.h.
156
d796c0ad
L
1572007-03-13 H.J. Lu <hongjiu.lu@intel.com>
158
159 * i386.h (FloatDR): Removed.
160 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
161
30ac7323
AM
1622007-03-01 Alan Modra <amodra@bigpond.net.au>
163
164 * spu-insns.h: Add soma double-float insns.
165
8b082fb1 1662007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 167 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
168
169 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
170 (INSN_DSPR2): Add flag for DSP R2 instructions.
171 (M_BALIGN): New macro.
172
4eed87de
AM
1732007-02-14 Alan Modra <amodra@bigpond.net.au>
174
175 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
176 and Seg3ShortFrom with Shortform.
177
fda592e8
L
1782007-02-11 H.J. Lu <hongjiu.lu@intel.com>
179
180 PR gas/4027
181 * i386.h (i386_optab): Put the real "test" before the pseudo
182 one.
183
3bdcfdf4
KH
1842007-01-08 Kazu Hirata <kazu@codesourcery.com>
185
186 * m68k.h (m68010up): OR fido_a.
187
9840d27e
KH
1882006-12-25 Kazu Hirata <kazu@codesourcery.com>
189
190 * m68k.h (fido_a): New.
191
c629cdac
KH
1922006-12-24 Kazu Hirata <kazu@codesourcery.com>
193
194 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
195 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
196 values.
197
b7d9ef37
L
1982006-11-08 H.J. Lu <hongjiu.lu@intel.com>
199
200 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
201
b138abaa
NC
2022006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
203
204 * score-inst.h (enum score_insn_type): Add Insn_internal.
205
e9f53129
AM
2062006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
207 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
208 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
209 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
210 Alan Modra <amodra@bigpond.net.au>
211
212 * spu-insns.h: New file.
213 * spu.h: New file.
214
ede602d7
AM
2152006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
216
217 * ppc.h (PPC_OPCODE_CELL): Define.
218
7918206c
MM
2192006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
220
221 * i386.h : Modify opcode to support for the change in POPCNT opcode
222 in amdfam10 architecture.
223
ef05d495
L
2242006-09-28 H.J. Lu <hongjiu.lu@intel.com>
225
226 * i386.h: Replace CpuMNI with CpuSSSE3.
227
2d447fca
JM
2282006-09-26 Mark Shinwell <shinwell@codesourcery.com>
229 Joseph Myers <joseph@codesourcery.com>
230 Ian Lance Taylor <ian@wasabisystems.com>
231 Ben Elliston <bje@wasabisystems.com>
232
233 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
234
1c0d3aa6
NC
2352006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
236
237 * score-datadep.h: New file.
238 * score-inst.h: New file.
239
c2f0420e
L
2402006-07-14 H.J. Lu <hongjiu.lu@intel.com>
241
242 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
243 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
244 movdq2q and movq2dq.
245
050dfa73
MM
2462006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
247 Michael Meissner <michael.meissner@amd.com>
248
249 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
250
15965411
L
2512006-06-12 H.J. Lu <hongjiu.lu@intel.com>
252
253 * i386.h (i386_optab): Add "nop" with memory reference.
254
46e883c5
L
2552006-06-12 H.J. Lu <hongjiu.lu@intel.com>
256
257 * i386.h (i386_optab): Update comment for 64bit NOP.
258
9622b051
AM
2592006-06-06 Ben Elliston <bje@au.ibm.com>
260 Anton Blanchard <anton@samba.org>
261
262 * ppc.h (PPC_OPCODE_POWER6): Define.
263 Adjust whitespace.
264
a9e24354
TS
2652006-06-05 Thiemo Seufer <ths@mips.com>
266
267 * mips.h: Improve description of MT flags.
268
a596001e
RS
2692006-05-25 Richard Sandiford <richard@codesourcery.com>
270
271 * m68k.h (mcf_mask): Define.
272
d43b4baf
TS
2732006-05-05 Thiemo Seufer <ths@mips.com>
274 David Ung <davidu@mips.com>
275
276 * mips.h (enum): Add macro M_CACHE_AB.
277
39a7806d
TS
2782006-05-04 Thiemo Seufer <ths@mips.com>
279 Nigel Stephens <nigel@mips.com>
280 David Ung <davidu@mips.com>
281
282 * mips.h: Add INSN_SMARTMIPS define.
283
9bcd4f99
TS
2842006-04-30 Thiemo Seufer <ths@mips.com>
285 David Ung <davidu@mips.com>
286
287 * mips.h: Defines udi bits and masks. Add description of
288 characters which may appear in the args field of udi
289 instructions.
290
ef0ee844
TS
2912006-04-26 Thiemo Seufer <ths@networkno.de>
292
293 * mips.h: Improve comments describing the bitfield instruction
294 fields.
295
f7675147
L
2962006-04-26 Julian Brown <julian@codesourcery.com>
297
298 * arm.h (FPU_VFP_EXT_V3): Define constant.
299 (FPU_NEON_EXT_V1): Likewise.
300 (FPU_VFP_HARD): Update.
301 (FPU_VFP_V3): Define macro.
302 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
303
ef0ee844 3042006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
305
306 * avr.h (AVR_ISA_PWMx): New.
307
2da12c60
NS
3082006-03-28 Nathan Sidwell <nathan@codesourcery.com>
309
310 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
311 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
312 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
313 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
314 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
315
0715c387
PB
3162006-03-10 Paul Brook <paul@codesourcery.com>
317
318 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
319
34bdd094
DA
3202006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
321
322 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
323 first. Correct mask of bb "B" opcode.
324
331d2d0d
L
3252006-02-27 H.J. Lu <hongjiu.lu@intel.com>
326
327 * i386.h (i386_optab): Support Intel Merom New Instructions.
328
62b3e311
PB
3292006-02-24 Paul Brook <paul@codesourcery.com>
330
331 * arm.h: Add V7 feature bits.
332
59cf82fe
L
3332006-02-23 H.J. Lu <hongjiu.lu@intel.com>
334
335 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
336
e74cfd16
PB
3372006-01-31 Paul Brook <paul@codesourcery.com>
338 Richard Earnshaw <rearnsha@arm.com>
339
340 * arm.h: Use ARM_CPU_FEATURE.
341 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
342 (arm_feature_set): Change to a structure.
343 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
344 ARM_FEATURE): New macros.
345
5b3f8a92
HPN
3462005-12-07 Hans-Peter Nilsson <hp@axis.com>
347
348 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
349 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
350 (ADD_PC_INCR_OPCODE): Don't define.
351
cb712a9e
L
3522005-12-06 H.J. Lu <hongjiu.lu@intel.com>
353
354 PR gas/1874
355 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
356
0499d65b
TS
3572005-11-14 David Ung <davidu@mips.com>
358
359 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
360 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
361 save/restore encoding of the args field.
362
ea5ca089
DB
3632005-10-28 Dave Brolley <brolley@redhat.com>
364
365 Contribute the following changes:
366 2005-02-16 Dave Brolley <brolley@redhat.com>
367
368 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
369 cgen_isa_mask_* to cgen_bitset_*.
370 * cgen.h: Likewise.
371
16175d96
DB
372 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
373
374 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
375 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
376 (CGEN_CPU_TABLE): Make isas a ponter.
377
378 2003-09-29 Dave Brolley <brolley@redhat.com>
379
380 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
381 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
382 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
383
384 2002-12-13 Dave Brolley <brolley@redhat.com>
385
386 * cgen.h (symcat.h): #include it.
387 (cgen-bitset.h): #include it.
388 (CGEN_ATTR_VALUE_TYPE): Now a union.
389 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
390 (CGEN_ATTR_ENTRY): 'value' now unsigned.
391 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
392 * cgen-bitset.h: New file.
393
3c9b82ba
NC
3942005-09-30 Catherine Moore <clm@cm00re.com>
395
396 * bfin.h: New file.
397
6a2375c6
JB
3982005-10-24 Jan Beulich <jbeulich@novell.com>
399
400 * ia64.h (enum ia64_opnd): Move memory operand out of set of
401 indirect operands.
402
c06a12f8
DA
4032005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
404
405 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
406 Add FLAG_STRICT to pa10 ftest opcode.
407
4d443107
DA
4082005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
409
410 * hppa.h (pa_opcodes): Remove lha entries.
411
f0a3b40f
DA
4122005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
413
414 * hppa.h (FLAG_STRICT): Revise comment.
415 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
416 before corresponding pa11 opcodes. Add strict pa10 register-immediate
417 entries for "fdc".
418
e210c36b
NC
4192005-09-30 Catherine Moore <clm@cm00re.com>
420
421 * bfin.h: New file.
422
1b7e1362
DA
4232005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
424
425 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
426
089b39de
CF
4272005-09-06 Chao-ying Fu <fu@mips.com>
428
429 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
430 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
431 define.
432 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
433 (INSN_ASE_MASK): Update to include INSN_MT.
434 (INSN_MT): New define for MT ASE.
435
93c34b9b
CF
4362005-08-25 Chao-ying Fu <fu@mips.com>
437
438 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
439 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
440 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
441 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
442 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
443 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
444 instructions.
445 (INSN_DSP): New define for DSP ASE.
446
848cf006
AM
4472005-08-18 Alan Modra <amodra@bigpond.net.au>
448
449 * a29k.h: Delete.
450
36ae0db3
DJ
4512005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
452
453 * ppc.h (PPC_OPCODE_E300): Define.
454
8c929562
MS
4552005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
456
457 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
458
f7b8cccc
DA
4592005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
460
461 PR gas/336
462 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
463 and pitlb.
464
8b5328ac
JB
4652005-07-27 Jan Beulich <jbeulich@novell.com>
466
467 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
468 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
469 Add movq-s as 64-bit variants of movd-s.
470
f417d200
DA
4712005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
472
18b3bdfc
DA
473 * hppa.h: Fix punctuation in comment.
474
f417d200
DA
475 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
476 implicit space-register addressing. Set space-register bits on opcodes
477 using implicit space-register addressing. Add various missing pa20
478 long-immediate opcodes. Remove various opcodes using implicit 3-bit
479 space-register addressing. Use "fE" instead of "fe" in various
480 fstw opcodes.
481
9a145ce6
JB
4822005-07-18 Jan Beulich <jbeulich@novell.com>
483
484 * i386.h (i386_optab): Operands of aam and aad are unsigned.
485
90700ea2
L
4862007-07-15 H.J. Lu <hongjiu.lu@intel.com>
487
488 * i386.h (i386_optab): Support Intel VMX Instructions.
489
48f130a8
DA
4902005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
491
492 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
493
30123838
JB
4942005-07-05 Jan Beulich <jbeulich@novell.com>
495
496 * i386.h (i386_optab): Add new insns.
497
47b0e7ad
NC
4982005-07-01 Nick Clifton <nickc@redhat.com>
499
500 * sparc.h: Add typedefs to structure declarations.
501
b300c311
L
5022005-06-20 H.J. Lu <hongjiu.lu@intel.com>
503
504 PR 1013
505 * i386.h (i386_optab): Update comments for 64bit addressing on
506 mov. Allow 64bit addressing for mov and movq.
507
2db495be
DA
5082005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
509
510 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
511 respectively, in various floating-point load and store patterns.
512
caa05036
DA
5132005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
514
515 * hppa.h (FLAG_STRICT): Correct comment.
516 (pa_opcodes): Update load and store entries to allow both PA 1.X and
517 PA 2.0 mneumonics when equivalent. Entries with cache control
518 completers now require PA 1.1. Adjust whitespace.
519
f4411256
AM
5202005-05-19 Anton Blanchard <anton@samba.org>
521
522 * ppc.h (PPC_OPCODE_POWER5): Define.
523
e172dbf8
NC
5242005-05-10 Nick Clifton <nickc@redhat.com>
525
526 * Update the address and phone number of the FSF organization in
527 the GPL notices in the following files:
528 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
529 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
530 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
531 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
532 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
533 tic54x.h, tic80.h, v850.h, vax.h
534
e44823cf
JB
5352005-05-09 Jan Beulich <jbeulich@novell.com>
536
537 * i386.h (i386_optab): Add ht and hnt.
538
791fe849
MK
5392005-04-18 Mark Kettenis <kettenis@gnu.org>
540
541 * i386.h: Insert hyphens into selected VIA PadLock extensions.
542 Add xcrypt-ctr. Provide aliases without hyphens.
543
faa7ef87
L
5442005-04-13 H.J. Lu <hongjiu.lu@intel.com>
545
a63027e5
L
546 Moved from ../ChangeLog
547
faa7ef87
L
548 2005-04-12 Paul Brook <paul@codesourcery.com>
549 * m88k.h: Rename psr macros to avoid conflicts.
550
551 2005-03-12 Zack Weinberg <zack@codesourcery.com>
552 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
553 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
554 and ARM_ARCH_V6ZKT2.
555
556 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
557 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
558 Remove redundant instruction types.
559 (struct argument): X_op - new field.
560 (struct cst4_entry): Remove.
561 (no_op_insn): Declare.
562
563 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
564 * crx.h (enum argtype): Rename types, remove unused types.
565
566 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
567 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
568 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
569 (enum operand_type): Rearrange operands, edit comments.
570 replace us<N> with ui<N> for unsigned immediate.
571 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
572 displacements (respectively).
573 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
574 (instruction type): Add NO_TYPE_INS.
575 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
576 (operand_entry): New field - 'flags'.
577 (operand flags): New.
578
579 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
580 * crx.h (operand_type): Remove redundant types i3, i4,
581 i5, i8, i12.
582 Add new unsigned immediate types us3, us4, us5, us16.
583
bc4bd9ab
MK
5842005-04-12 Mark Kettenis <kettenis@gnu.org>
585
586 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
587 adjust them accordingly.
588
373ff435
JB
5892005-04-01 Jan Beulich <jbeulich@novell.com>
590
591 * i386.h (i386_optab): Add rdtscp.
592
4cc91dba
L
5932005-03-29 H.J. Lu <hongjiu.lu@intel.com>
594
595 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
596 between memory and segment register. Allow movq for moving between
597 general-purpose register and segment register.
4cc91dba 598
9ae09ff9
JB
5992005-02-09 Jan Beulich <jbeulich@novell.com>
600
601 PR gas/707
602 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
603 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
604 fnstsw.
605
638e7a64
NS
6062006-02-07 Nathan Sidwell <nathan@codesourcery.com>
607
608 * m68k.h (m68008, m68ec030, m68882): Remove.
609 (m68k_mask): New.
610 (cpu_m68k, cpu_cf): New.
611 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
612 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
613
90219bd0
AO
6142005-01-25 Alexandre Oliva <aoliva@redhat.com>
615
616 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
617 * cgen.h (enum cgen_parse_operand_type): Add
618 CGEN_PARSE_OPERAND_SYMBOLIC.
619
239cb185
FF
6202005-01-21 Fred Fish <fnf@specifixinc.com>
621
622 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
623 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
624 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
625
dc9a9f39
FF
6262005-01-19 Fred Fish <fnf@specifixinc.com>
627
628 * mips.h (struct mips_opcode): Add new pinfo2 member.
629 (INSN_ALIAS): New define for opcode table entries that are
630 specific instances of another entry, such as 'move' for an 'or'
631 with a zero operand.
632 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
633 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
634
98e7aba8
ILT
6352004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
636
637 * mips.h (CPU_RM9000): Define.
638 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
639
37edbb65
JB
6402004-11-25 Jan Beulich <jbeulich@novell.com>
641
642 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
643 to/from test registers are illegal in 64-bit mode. Add missing
644 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
645 (previously one had to explicitly encode a rex64 prefix). Re-enable
646 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
647 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
648
6492004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
650
651 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
652 available only with SSE2. Change the MMX additions introduced by SSE
653 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
654 instructions by their now designated identifier (since combining i686
655 and 3DNow! does not really imply 3DNow!A).
656
f5c7edf4
AM
6572004-11-19 Alan Modra <amodra@bigpond.net.au>
658
659 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
660 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
661
7499d566
NC
6622004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
663 Vineet Sharma <vineets@noida.hcltech.com>
664
665 * maxq.h: New file: Disassembly information for the maxq port.
666
bcb9eebe
L
6672004-11-05 H.J. Lu <hongjiu.lu@intel.com>
668
669 * i386.h (i386_optab): Put back "movzb".
670
94bb3d38
HPN
6712004-11-04 Hans-Peter Nilsson <hp@axis.com>
672
673 * cris.h (enum cris_insn_version_usage): Tweak formatting and
674 comments. Remove member cris_ver_sim. Add members
675 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
676 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
677 (struct cris_support_reg, struct cris_cond15): New types.
678 (cris_conds15): Declare.
679 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
680 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
681 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
682 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
683 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
684 SIZE_FIELD_UNSIGNED.
685
37edbb65 6862004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
687
688 * i386.h (sldx_Suf): Remove.
689 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
690 (q_FP): Define, implying no REX64.
691 (x_FP, sl_FP): Imply FloatMF.
692 (i386_optab): Split reg and mem forms of moving from segment registers
693 so that the memory forms can ignore the 16-/32-bit operand size
694 distinction. Adjust a few others for Intel mode. Remove *FP uses from
695 all non-floating-point instructions. Unite 32- and 64-bit forms of
696 movsx, movzx, and movd. Adjust floating point operations for the above
697 changes to the *FP macros. Add DefaultSize to floating point control
698 insns operating on larger memory ranges. Remove left over comments
699 hinting at certain insns being Intel-syntax ones where the ones
700 actually meant are already gone.
701
48c9f030
NC
7022004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
703
704 * crx.h: Add COPS_REG_INS - Coprocessor Special register
705 instruction type.
706
0dd132b6
NC
7072004-09-30 Paul Brook <paul@codesourcery.com>
708
709 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
710 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
711
23794b24
MM
7122004-09-11 Theodore A. Roth <troth@openavr.org>
713
714 * avr.h: Add support for
715 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
716
2a309db0
AM
7172004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
718
719 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
720
b18c562e
NC
7212004-08-24 Dmitry Diky <diwil@spec.ru>
722
723 * msp430.h (msp430_opc): Add new instructions.
724 (msp430_rcodes): Declare new instructions.
725 (msp430_hcodes): Likewise..
726
45d313cd
NC
7272004-08-13 Nick Clifton <nickc@redhat.com>
728
729 PR/301
730 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
731 processors.
732
30d1c836
ML
7332004-08-30 Michal Ludvig <mludvig@suse.cz>
734
735 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
736
9a45f1c2
L
7372004-07-22 H.J. Lu <hongjiu.lu@intel.com>
738
739 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
740
543613e9
NC
7412004-07-21 Jan Beulich <jbeulich@novell.com>
742
743 * i386.h: Adjust instruction descriptions to better match the
744 specification.
745
b781e558
RE
7462004-07-16 Richard Earnshaw <rearnsha@arm.com>
747
748 * arm.h: Remove all old content. Replace with architecture defines
749 from gas/config/tc-arm.c.
750
8577e690
AS
7512004-07-09 Andreas Schwab <schwab@suse.de>
752
753 * m68k.h: Fix comment.
754
1fe1f39c
NC
7552004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
756
757 * crx.h: New file.
758
1d9f512f
AM
7592004-06-24 Alan Modra <amodra@bigpond.net.au>
760
761 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
762
be8c092b
NC
7632004-05-24 Peter Barada <peter@the-baradas.com>
764
765 * m68k.h: Add 'size' to m68k_opcode.
766
6b6e92f4
NC
7672004-05-05 Peter Barada <peter@the-baradas.com>
768
769 * m68k.h: Switch from ColdFire chip name to core variant.
770
7712004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
772
773 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
774 descriptions for new EMAC cases.
775 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
776 handle Motorola MAC syntax.
777 Allow disassembly of ColdFire V4e object files.
778
fdd12ef3
AM
7792004-03-16 Alan Modra <amodra@bigpond.net.au>
780
781 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
782
3922a64c
L
7832004-03-12 Jakub Jelinek <jakub@redhat.com>
784
785 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
786
1f45d988
ML
7872004-03-12 Michal Ludvig <mludvig@suse.cz>
788
789 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
790
0f10071e
ML
7912004-03-12 Michal Ludvig <mludvig@suse.cz>
792
793 * i386.h (i386_optab): Added xstore/xcrypt insns.
794
3255318a
NC
7952004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
796
797 * h8300.h (32bit ldc/stc): Add relaxing support.
798
ca9a79a1 7992004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 800
ca9a79a1
NC
801 * h8300.h (BITOP): Pass MEMRELAX flag.
802
875a0b14
NC
8032004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
804
805 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
806 except for the H8S.
252b5132 807
c9e214e5 808For older changes see ChangeLog-9103
252b5132
RH
809\f
810Local Variables:
c9e214e5
AM
811mode: change-log
812left-margin: 8
813fill-column: 74
252b5132
RH
814version-control: never
815End: