]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - include/opcode/ppc.h
PowerPC register expression checks
[thirdparty/binutils-gdb.git] / include / opcode / ppc.h
CommitLineData
252b5132 1/* ppc.h -- Header file for PowerPC opcode table
2571583a 2 Copyright (C) 1994-2017 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support
4
e4e42b45
NC
5 This file is part of GDB, GAS, and the GNU binutils.
6
7 GDB, GAS, and the GNU binutils are free software; you can redistribute
8 them and/or modify them under the terms of the GNU General Public
9 License as published by the Free Software Foundation; either version 3,
10 or (at your option) any later version.
11
12 GDB, GAS, and the GNU binutils are distributed in the hope that they
13 will be useful, but WITHOUT ANY WARRANTY; without even the implied
14 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
15 the GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING3. If not, write to the Free
19 Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
252b5132
RH
21
22#ifndef PPC_H
23#define PPC_H
24
b961e85b
AM
25#include "bfd_stdint.h"
26
1fe0971e
TS
27#ifdef __cplusplus
28extern "C" {
29#endif
30
b961e85b 31typedef uint64_t ppc_cpu_t;
fa452fa6 32
252b5132
RH
33/* The opcode table is an array of struct powerpc_opcode. */
34
35struct powerpc_opcode
36{
37 /* The opcode name. */
38 const char *name;
39
40 /* The opcode itself. Those bits which will be filled in with
41 operands are zeroes. */
42 unsigned long opcode;
43
44 /* The opcode mask. This is used by the disassembler. This is a
45 mask containing ones indicating those bits which must match the
46 opcode field, and zeroes indicating those bits which need not
47 match (and are presumably filled in by operands). */
48 unsigned long mask;
49
50 /* One bit flags for the opcode. These are used to indicate which
51 specific processors support the instructions. The defined values
52 are listed below. */
fa452fa6 53 ppc_cpu_t flags;
252b5132 54
1cb0a767
PB
55 /* One bit flags for the opcode. These are used to indicate which
56 specific processors no longer support the instructions. The defined
57 values are listed below. */
58 ppc_cpu_t deprecated;
59
252b5132
RH
60 /* An array of operand codes. Each code is an index into the
61 operand table. They appear in the order which the operands must
62 appear in assembly code, and are terminated by a zero. */
63 unsigned char operands[8];
64};
65
66/* The table itself is sorted by major opcode number, and is otherwise
67 in the order in which the disassembler should consider
68 instructions. */
69extern const struct powerpc_opcode powerpc_opcodes[];
70extern const int powerpc_num_opcodes;
b9c361e0
JL
71extern const struct powerpc_opcode vle_opcodes[];
72extern const int vle_num_opcodes;
252b5132
RH
73
74/* Values defined for the flags field of a struct powerpc_opcode. */
75
76/* Opcode is defined for the PowerPC architecture. */
68d23d21 77#define PPC_OPCODE_PPC 1
252b5132
RH
78
79/* Opcode is defined for the POWER (RS/6000) architecture. */
68d23d21 80#define PPC_OPCODE_POWER 2
252b5132
RH
81
82/* Opcode is defined for the POWER2 (Rios 2) architecture. */
68d23d21 83#define PPC_OPCODE_POWER2 4
252b5132 84
252b5132
RH
85/* Opcode is supported by the Motorola PowerPC 601 processor. The 601
86 is assumed to support all PowerPC (PPC_OPCODE_PPC) instructions,
87 but it also supports many additional POWER instructions. */
bdc70b4a 88#define PPC_OPCODE_601 8
252b5132
RH
89
90/* Opcode is supported in both the Power and PowerPC architectures
f2bae120
AM
91 (ie, compiler's -mcpu=common or assembler's -mcom). More than just
92 the intersection of PPC_OPCODE_PPC with the union of PPC_OPCODE_POWER
93 and PPC_OPCODE_POWER2 because many instructions changed mnemonics
94 between POWER and POWERPC. */
bdc70b4a 95#define PPC_OPCODE_COMMON 0x10
252b5132
RH
96
97/* Opcode is supported for any Power or PowerPC platform (this is
98 for the assembler's -many option, and it eliminates duplicates). */
bdc70b4a
AM
99#define PPC_OPCODE_ANY 0x20
100
101/* Opcode is only defined on 64 bit architectures. */
102#define PPC_OPCODE_64 0x40
252b5132 103
45c18104 104/* Opcode is supported as part of the 64-bit bridge. */
bdc70b4a 105#define PPC_OPCODE_64_BRIDGE 0x80
45c18104 106
966f959b 107/* Opcode is supported by Altivec Vector Unit */
bdc70b4a 108#define PPC_OPCODE_ALTIVEC 0x100
418c1742
MG
109
110/* Opcode is supported by PowerPC 403 processor. */
bdc70b4a 111#define PPC_OPCODE_403 0x200
418c1742 112
a09cf9bd 113/* Opcode is supported by PowerPC BookE processor. */
bdc70b4a 114#define PPC_OPCODE_BOOKE 0x400
68d23d21
AM
115
116/* Opcode is supported by PowerPC 440 processor. */
bdc70b4a 117#define PPC_OPCODE_440 0x800
966f959b 118
fc1e7121 119/* Opcode is only supported by Power4 architecture. */
bdc70b4a 120#define PPC_OPCODE_POWER4 0x1000
fc1e7121 121
066be9f7 122/* Opcode is only supported by Power7 architecture. */
bdc70b4a 123#define PPC_OPCODE_POWER7 0x2000
0449635d
EZ
124
125/* Opcode is only supported by e500x2 Core. */
bdc70b4a 126#define PPC_OPCODE_SPE 0x4000
0449635d
EZ
127
128/* Opcode is supported by e500x2 Integer select APU. */
bdc70b4a 129#define PPC_OPCODE_ISEL 0x8000
0449635d
EZ
130
131/* Opcode is an e500 SPE floating point instruction. */
bdc70b4a 132#define PPC_OPCODE_EFS 0x10000
0449635d
EZ
133
134/* Opcode is supported by branch locking APU. */
bdc70b4a 135#define PPC_OPCODE_BRLOCK 0x20000
0449635d
EZ
136
137/* Opcode is supported by performance monitor APU. */
bdc70b4a 138#define PPC_OPCODE_PMR 0x40000
0449635d
EZ
139
140/* Opcode is supported by cache locking APU. */
bdc70b4a 141#define PPC_OPCODE_CACHELCK 0x80000
0449635d
EZ
142
143/* Opcode is supported by machine check APU. */
bdc70b4a 144#define PPC_OPCODE_RFMCI 0x100000
0449635d 145
f4411256 146/* Opcode is only supported by Power5 architecture. */
bdc70b4a 147#define PPC_OPCODE_POWER5 0x200000
f4411256 148
36ae0db3 149/* Opcode is supported by PowerPC e300 family. */
bdc70b4a 150#define PPC_OPCODE_E300 0x400000
9622b051
AM
151
152/* Opcode is only supported by Power6 architecture. */
bdc70b4a 153#define PPC_OPCODE_POWER6 0x800000
9622b051 154
ede602d7 155/* Opcode is only supported by PowerPC Cell family. */
bdc70b4a 156#define PPC_OPCODE_CELL 0x1000000
36ae0db3 157
c3d65c1c 158/* Opcode is supported by CPUs with paired singles support. */
bdc70b4a 159#define PPC_OPCODE_PPCPS 0x2000000
c3d65c1c 160
19a6653c 161/* Opcode is supported by Power E500MC */
bdc70b4a 162#define PPC_OPCODE_E500MC 0x4000000
19a6653c 163
081ba1b3 164/* Opcode is supported by PowerPC 405 processor. */
bdc70b4a 165#define PPC_OPCODE_405 0x8000000
081ba1b3 166
9b4e5766 167/* Opcode is supported by Vector-Scalar (VSX) Unit */
bdc70b4a 168#define PPC_OPCODE_VSX 0x10000000
9b4e5766 169
e0d602ec 170/* Opcode is supported by A2. */
bdc70b4a 171#define PPC_OPCODE_A2 0x20000000
e0d602ec 172
9fe54b1c 173/* Opcode is supported by PowerPC 476 processor. */
bdc70b4a 174#define PPC_OPCODE_476 0x40000000
9fe54b1c 175
ce3d2015 176/* Opcode is supported by AppliedMicro Titan core */
bdc70b4a 177#define PPC_OPCODE_TITAN 0x80000000
ce3d2015 178
e01d869a 179/* Opcode which is supported by the e500 family */
bdc70b4a 180#define PPC_OPCODE_E500 0x100000000ull
e01d869a 181
aea77599
AM
182/* Opcode is supported by Extended Altivec Vector Unit */
183#define PPC_OPCODE_ALTIVEC2 0x200000000ull
184
185/* Opcode is supported by Power E6500 */
186#define PPC_OPCODE_E6500 0x400000000ull
187
188/* Opcode is supported by Thread management APU */
189#define PPC_OPCODE_TMR 0x800000000ull
190
b9c361e0
JL
191/* Opcode which is supported by the VLE extension. */
192#define PPC_OPCODE_VLE 0x1000000000ull
193
5817ffd1
PB
194/* Opcode is only supported by Power8 architecture. */
195#define PPC_OPCODE_POWER8 0x2000000000ull
196
197/* Opcode which is supported by the Hardware Transactional Memory extension. */
198/* Currently, this is the same as the POWER8 mask. If another cpu comes out
199 that isn't a superset of POWER8, we can define this to its own mask. */
200#define PPC_OPCODE_HTM PPC_OPCODE_POWER8
201
ef5a96d5
AM
202/* Opcode is supported by ppc750cl. */
203#define PPC_OPCODE_750 0x4000000000ull
204
205/* Opcode is supported by ppc7450. */
206#define PPC_OPCODE_7450 0x8000000000ull
207
208/* Opcode is supported by ppc821/850/860. */
209#define PPC_OPCODE_860 0x10000000000ull
210
a680de9a
PB
211/* Opcode is only supported by Power9 architecture. */
212#define PPC_OPCODE_POWER9 0x20000000000ull
213
214/* Opcode is supported by Vector-Scalar (VSX) Unit from ISA 2.08. */
215#define PPC_OPCODE_VSX3 0x40000000000ull
216
dfdaec14
AJ
217 /* Opcode is supported by e200z4. */
218#define PPC_OPCODE_E200Z4 0x80000000000ull
219
252b5132
RH
220/* A macro to extract the major opcode from an instruction. */
221#define PPC_OP(i) (((i) >> 26) & 0x3f)
b9c361e0
JL
222
223/* A macro to determine if the instruction is a 2-byte VLE insn. */
224#define PPC_OP_SE_VLE(m) ((m) <= 0xffff)
225
226/* A macro to extract the major opcode from a VLE instruction. */
227#define VLE_OP(i,m) (((i) >> ((m) <= 0xffff ? 10 : 26)) & 0x3f)
228
229/* A macro to convert a VLE opcode to a VLE opcode segment. */
230#define VLE_OP_TO_SEG(i) ((i) >> 1)
252b5132
RH
231\f
232/* The operands table is an array of struct powerpc_operand. */
233
234struct powerpc_operand
235{
b84bf58a
AM
236 /* A bitmask of bits in the operand. */
237 unsigned int bitm;
252b5132 238
b9c361e0
JL
239 /* The shift operation to be applied to the operand. No shift
240 is made if this is zero. For positive values, the operand
241 is shifted left by SHIFT. For negative values, the operand
242 is shifted right by -SHIFT. Use PPC_OPSHIFT_INV to indicate
243 that BITM and SHIFT cannot be used to determine where the
244 operand goes in the insn. */
252b5132
RH
245 int shift;
246
247 /* Insertion function. This is used by the assembler. To insert an
248 operand value into an instruction, check this field.
249
250 If it is NULL, execute
b9c361e0
JL
251 if (o->shift >= 0)
252 i |= (op & o->bitm) << o->shift;
253 else
254 i |= (op & o->bitm) >> -o->shift;
252b5132 255 (i is the instruction which we are filling in, o is a pointer to
b84bf58a 256 this structure, and op is the operand value).
252b5132
RH
257
258 If this field is not NULL, then simply call it with the
259 instruction and the operand value. It will return the new value
260 of the instruction. If the ERRMSG argument is not NULL, then if
261 the operand value is illegal, *ERRMSG will be set to a warning
262 string (the operand will be inserted in any case). If the
263 operand value is legal, *ERRMSG will be unchanged (most operands
264 can accept any value). */
8cf3f354 265 unsigned long (*insert)
fa452fa6 266 (unsigned long instruction, long op, ppc_cpu_t dialect, const char **errmsg);
252b5132
RH
267
268 /* Extraction function. This is used by the disassembler. To
269 extract this operand type from an instruction, check this field.
270
271 If it is NULL, compute
b9c361e0
JL
272 if (o->shift >= 0)
273 op = (i >> o->shift) & o->bitm;
274 else
275 op = (i << -o->shift) & o->bitm;
b84bf58a
AM
276 if ((o->flags & PPC_OPERAND_SIGNED) != 0)
277 sign_extend (op);
252b5132 278 (i is the instruction, o is a pointer to this structure, and op
b84bf58a 279 is the result).
252b5132
RH
280
281 If this field is not NULL, then simply call it with the
282 instruction value. It will return the value of the operand. If
283 the INVALID argument is not NULL, *INVALID will be set to
284 non-zero if this operand type can not actually be extracted from
285 this operand (i.e., the instruction does not match). If the
286 operand is valid, *INVALID will not be changed. */
fa452fa6 287 long (*extract) (unsigned long instruction, ppc_cpu_t dialect, int *invalid);
252b5132
RH
288
289 /* One bit syntax flags. */
290 unsigned long flags;
291};
292
293/* Elements in the table are retrieved by indexing with values from
294 the operands field of the powerpc_opcodes table. */
295
296extern const struct powerpc_operand powerpc_operands[];
b84bf58a 297extern const unsigned int num_powerpc_operands;
252b5132 298
b9c361e0
JL
299/* Use with the shift field of a struct powerpc_operand to indicate
300 that BITM and SHIFT cannot be used to determine where the operand
301 goes in the insn. */
b6518b38 302#define PPC_OPSHIFT_INV (-1U << 31)
b9c361e0 303
7e0de605
AM
304/* Values defined for the flags field of a struct powerpc_operand.
305 Keep the register bits low: They need to fit in an unsigned short. */
252b5132 306
7e0de605
AM
307/* This operand names a register. The disassembler uses this to print
308 register names with a leading 'r'. */
309#define PPC_OPERAND_GPR (0x1)
252b5132 310
7e0de605
AM
311/* Like PPC_OPERAND_GPR, but don't print a leading 'r' for r0. */
312#define PPC_OPERAND_GPR_0 (0x2)
252b5132 313
7e0de605
AM
314/* This operand names a floating point register. The disassembler
315 prints these with a leading 'f'. */
316#define PPC_OPERAND_FPR (0x4)
252b5132 317
7e0de605
AM
318/* This operand names a vector unit register. The disassembler
319 prints these with a leading 'v'. */
320#define PPC_OPERAND_VR (0x8)
252b5132 321
7e0de605
AM
322/* This operand names a vector-scalar unit register. The disassembler
323 prints these with a leading 'vs'. */
324#define PPC_OPERAND_VSR (0x10)
325
326/* This operand may use the symbolic names for the CR fields (even
327 without -mregnames), which are
252b5132
RH
328 lt 0 gt 1 eq 2 so 3 un 3
329 cr0 0 cr1 1 cr2 2 cr3 3
330 cr4 4 cr5 5 cr6 6 cr7 7
331 These may be combined arithmetically, as in cr2*4+gt. These are
332 only supported on the PowerPC, not the POWER. */
7e0de605 333#define PPC_OPERAND_CR_BIT (0x20)
252b5132 334
7e0de605
AM
335/* This is a CR FIELD that does not use symbolic names (unless
336 -mregnames is in effect). */
337#define PPC_OPERAND_CR_REG (0x40)
252b5132 338
7e0de605
AM
339/* This operand names a special purpose register. */
340#define PPC_OPERAND_SPR (0x80)
fdd12ef3 341
7e0de605
AM
342/* This operand names a paired-single graphics quantization register. */
343#define PPC_OPERAND_GQR (0x100)
252b5132
RH
344
345/* This operand is a relative branch displacement. The disassembler
346 prints these symbolically if possible. */
7e0de605 347#define PPC_OPERAND_RELATIVE (0x200)
252b5132
RH
348
349/* This operand is an absolute branch address. The disassembler
350 prints these symbolically if possible. */
7e0de605 351#define PPC_OPERAND_ABSOLUTE (0x400)
252b5132 352
7e0de605
AM
353/* This operand takes signed values. */
354#define PPC_OPERAND_SIGNED (0x800)
252b5132 355
7e0de605
AM
356/* This operand takes signed values, but also accepts a full positive
357 range of values when running in 32 bit mode. That is, if bits is
358 16, it takes any value from -0x8000 to 0xffff. In 64 bit mode,
359 this flag is ignored. */
360#define PPC_OPERAND_SIGNOPT (0x1000)
966f959b 361
7e0de605
AM
362/* The next operand should be wrapped in parentheses rather than
363 separated from this one by a comma. This is used for the load and
364 store instructions which want their operands to look like
365 reg,displacement(reg)
366 */
367#define PPC_OPERAND_PARENS (0x2000)
966f959b 368
a6959011 369/* This operand is for the DS field in a DS form instruction. */
b84bf58a 370#define PPC_OPERAND_DS (0x4000)
adadcc0c
AM
371
372/* This operand is for the DQ field in a DQ form instruction. */
b84bf58a
AM
373#define PPC_OPERAND_DQ (0x8000)
374
7e0de605
AM
375/* This operand should be regarded as a negative number for the
376 purposes of overflow checking (i.e., the normal most negative
377 number is disallowed and one more than the normal most positive
378 number is allowed). This flag will only be set for a signed
379 operand. */
380#define PPC_OPERAND_NEGATIVE (0x10000)
381
3896c469 382/* Valid range of operand is 0..n rather than 0..n-1. */
7e0de605 383#define PPC_OPERAND_PLUS1 (0x20000)
081ba1b3 384
7e0de605
AM
385/* This operand does not actually exist in the assembler input. This
386 is used to support extended mnemonics such as mr, for which two
387 operands fields are identical. The assembler should call the
388 insert function with any op value. The disassembler should call
389 the extract function, ignore the return value, and check the value
390 placed in the valid argument. */
391#define PPC_OPERAND_FAKE (0x40000)
9b4e5766 392
7e0de605
AM
393/* This operand is optional, and is zero if omitted. This is used for
394 example, in the optional BF field in the comparison instructions. The
395 assembler must count the number of operands remaining on the line,
396 and the number of operands remaining for the opcode, and decide
397 whether this operand is present or not. The disassembler should
398 print this operand out only if it is not zero. */
399#define PPC_OPERAND_OPTIONAL (0x80000)
b9c361e0 400
7e0de605
AM
401/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
402 is omitted, then for the next operand use this operand value plus
403 1, ignoring the next operand field for the opcode. This wretched
404 hack is needed because the Power rotate instructions can take
405 either 4 or 5 operands. The disassembler should print this operand
406 out regardless of the PPC_OPERAND_OPTIONAL field. */
407#define PPC_OPERAND_NEXT (0x100000)
11a0cf2e
PB
408
409/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
410 is omitted, then the value it should use for the operand is stored
411 in the SHIFT field of the immediatly following operand field. */
7e0de605 412#define PPC_OPERAND_OPTIONAL_VALUE (0x200000)
a5721ba2
AM
413
414/* This flag is only used with PPC_OPERAND_OPTIONAL. The operand is
415 only optional when generating 32-bit code. */
7e0de605
AM
416#define PPC_OPERAND_OPTIONAL32 (0x400000)
417
418/* Xilinx APU and FSL related operands */
419#define PPC_OPERAND_FSL (0x800000)
420#define PPC_OPERAND_FCR (0x1000000)
421#define PPC_OPERAND_UDI (0x2000000)
252b5132
RH
422\f
423/* The POWER and PowerPC assemblers use a few macros. We keep them
424 with the operands table for simplicity. The macro table is an
425 array of struct powerpc_macro. */
426
427struct powerpc_macro
428{
429 /* The macro name. */
430 const char *name;
431
432 /* The number of operands the macro takes. */
433 unsigned int operands;
434
435 /* One bit flags for the opcode. These are used to indicate which
436 specific processors support the instructions. The values are the
437 same as those for the struct powerpc_opcode flags field. */
fa452fa6 438 ppc_cpu_t flags;
252b5132
RH
439
440 /* A format string to turn the macro into a normal instruction.
441 Each %N in the string is replaced with operand number N (zero
442 based). */
443 const char *format;
444};
445
446extern const struct powerpc_macro powerpc_macros[];
447extern const int powerpc_num_macros;
448
776fc418 449extern ppc_cpu_t ppc_parse_cpu (ppc_cpu_t, ppc_cpu_t *, const char *);
69fe9ce5 450
11a0cf2e
PB
451static inline long
452ppc_optional_operand_value (const struct powerpc_operand *operand)
453{
454 if ((operand->flags & PPC_OPERAND_OPTIONAL_VALUE) != 0)
455 return (operand+1)->shift;
456 return 0;
457}
458
08dc996f
AM
459/* PowerPC VLE insns. */
460/* Form I16L, uses 16A relocs. */
461#define E_OR2I_INSN 0x7000C000
462#define E_AND2I_DOT_INSN 0x7000C800
463#define E_OR2IS_INSN 0x7000D000
464#define E_LIS_INSN 0x7000E000
465#define E_AND2IS_DOT_INSN 0x7000E800
466
467/* Form I16A, uses 16D relocs. */
468#define E_ADD2I_DOT_INSN 0x70008800
469#define E_ADD2IS_INSN 0x70009000
470#define E_CMP16I_INSN 0x70009800
471#define E_MULL2I_INSN 0x7000A000
472#define E_CMPL16I_INSN 0x7000A800
473#define E_CMPH16I_INSN 0x7000B000
474#define E_CMPHL16I_INSN 0x7000B800
475
1fe0971e
TS
476#ifdef __cplusplus
477}
478#endif
479
252b5132 480#endif /* PPC_H */