]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/ChangeLog
aarch64: Add support for Armv8-R DFB alias
[thirdparty/binutils-gdb.git] / opcodes / ChangeLog
CommitLineData
03fb3142
AC
12020-09-08 Alex Coplan <alex.coplan@arm.com>
2
3 * aarch64-tbl.h (aarch64_feature_v8_r): New.
4 (ARMV8_R): New.
5 (V8_R_INSN): New.
6 (aarch64_opcode_table): Add dfb.
7 * aarch64-opc-2.c: Regenerate.
8 * aarch64-asm-2.c: Regenerate.
9 * aarch64-dis-2.c: Regenerate.
10
95830c98
AC
112020-09-08 Alex Coplan <alex.coplan@arm.com>
12
13 * aarch64-dis.c (arch_variant): New.
14 (determine_disassembling_preference): Disassemble according to
15 arch variant.
16 (select_aarch64_variant): New.
17 (print_insn_aarch64): Set feature set.
18
7c80dd4c
AM
192020-09-02 Alan Modra <amodra@gmail.com>
20
21 * v850-opc.c (insert_i5div1, insert_i5div2, insert_i5div3),
22 (insert_d5_4, insert_d8_6, insert_d8_7, insert_v8, insert_d9),
23 (insert_u16_loop, insert_d16_15, insert_d16_16, insert_d17_16),
24 (insert_d22, insert_d23, insert_d23_align1, insert_i9, insert_u9),
25 (insert_spe, insert_r4, insert_POS, insert_WIDTH, insert_SELID),
26 (insert_VECTOR8, insert_VECTOR5, insert_CACHEOP, insert_PREFOP),
27 (nsert_IMM10U, insert_SRSEL1, insert_SRSEL2): Use unsigned long
28 for value parameter and update code to suit.
29 (extract_d9, extract_d16_15, extract_d16_16, extract_d17_16),
30 (extract_d22, extract_d23, extract_i9): Use unsigned long variables.
31
b4b39349
AM
322020-09-02 Alan Modra <amodra@gmail.com>
33
34 * i386-dis.c (OP_E_memory): Don't cast to signed type when
35 negating.
36 (get32, get32s): Use unsigned types in shift expressions.
37
caf4537a
AM
382020-09-02 Alan Modra <amodra@gmail.com>
39
40 * csky-dis.c (print_insn_csky): Use unsigned type for "given".
41
3c5097ea
AM
422020-09-02 Alan Modra <amodra@gmail.com>
43
44 * crx-dis.c: Whitespace.
45 (print_arg): Use unsigned type for longdisp and mask variables,
46 and for left shift constant.
47
ae3e98b4
AM
482020-09-02 Alan Modra <amodra@gmail.com>
49
50 * cgen-ibld.in (insert_normal, extract_normal): Use 1UL in left shift.
51 * bpf-ibld.c: Regenerate.
52 * epiphany-ibld.c: Regenerate.
53 * fr30-ibld.c: Regenerate.
54 * frv-ibld.c: Regenerate.
55 * ip2k-ibld.c: Regenerate.
56 * iq2000-ibld.c: Regenerate.
57 * lm32-ibld.c: Regenerate.
58 * m32c-ibld.c: Regenerate.
59 * m32r-ibld.c: Regenerate.
60 * mep-ibld.c: Regenerate.
61 * mt-ibld.c: Regenerate.
62 * or1k-ibld.c: Regenerate.
63 * xc16x-ibld.c: Regenerate.
64 * xstormy16-ibld.c: Regenerate.
65
427202d9
AM
662020-09-02 Alan Modra <amodra@gmail.com>
67
68 * bfin-dis.c (MASKBITS): Use SIGNBIT.
69
4211a340
CQ
702020-09-02 Cooper Qu <cooper.qu@linux.alibaba.com>
71
72 * csky-opc.h (csky_v2_opcodes): Move divul and divsl
73 to CSKYV2_ISA_3E3R3 instruction set.
74
8119cc38
CQ
752020-09-02 Cooper Qu <cooper.qu@linux.alibaba.com>
76
77 * csky-opc.h (csky_v2_opcodes): Fix Encode of mulsws.
78
8dbe96f0
AM
792020-09-01 Alan Modra <amodra@gmail.com>
80
81 * mep-ibld.c: Regenerate.
82
e2e82b11
CQ
832020-08-31 Cooper Qu <cooper.qu@linux.alibaba.com>
84
85 * csky-dis.c (csky_output_operand): Assign dis_info.value for
86 OPRND_TYPE_VREG.
87
2781f857
AM
882020-08-30 Alan Modra <amodra@gmail.com>
89
90 * cr16-dis.c: Formatting.
91 (parameter): Delete struct typedef. Use dwordU instead
92 throughout file.
93 (make_argument <arg_idxr>): Simplify detection of cbitb, sbitb
94 and tbitb.
95 (make_argument <arg_cr>): Extract 20-bit field not 16-bit.
96
0c0577f6
AM
972020-08-29 Alan Modra <amodra@gmail.com>
98
99 PR 26446
100 * csky-opc.h (MAX_OPRND_NUM): Define to 5.
101 (union csky_operand): Use MAX_OPRND_NUM to size oprnds array.
102
a1e60a1b
AM
1032020-08-28 Alan Modra <amodra@gmail.com>
104
105 PR 26449
106 PR 26450
107 * cgen-ibld.in (insert_1): Use 1UL in forming mask.
108 (extract_normal): Likewise.
109 (insert_normal): Likewise, and move past zero length test.
110 (put_insn_int_value): Handle mask for zero length, use 1UL.
111 * bpf-ibld.c, * epiphany-ibld.c, * fr30-ibld.c, * frv-ibld.c,
112 * ip2k-ibld.c, * iq2000-ibld.c, * lm32-ibld.c, * m32c-ibld.c,
113 * m32r-ibld.c, * mep-ibld.c, * mt-ibld.c, * or1k-ibld.c,
114 * xc16x-ibld.c, * xstormy16-ibld.c: Regenerate.
115
0861f561
CQ
1162020-08-28 Cooper Qu <cooper.qu@linux.alibaba.com>
117
118 * csky-dis.c (CSKY_DEFAULT_ISA): Define.
119 (csky_dis_info): Add member isa.
120 (csky_find_inst_info): Skip instructions that do not belong to
121 current CPU.
122 (csky_get_disassembler): Get infomation from attribute section.
123 (print_insn_csky): Set defualt ISA flag.
124 * csky.h (CSKY_ISA_VDSP_2): Rename from CSKY_ISA_VDSP_V2.
125 * csky-opc.h (struct csky_opcode): Change isa_flag16 and
126 isa_flag32'type to unsigned 64 bits.
127
31b3f3e6
JM
1282020-08-26 Jose E. Marchesi <jemarch@gnu.org>
129
130 * disassemble.c (enum epbf_isa_attr): Add ISA_XBPFBE, ISA_EBPFMAX.
131
4449c81a
DF
1322020-08-26 David Faust <david.faust@oracle.com>
133
134 * bpf-desc.c: Regenerate.
135 * bpf-desc.h: Likewise.
136 * bpf-opc.c: Likewise.
137 * bpf-opc.h: Likewise.
138 * disassemble.c (disassemble_init_for_target): Set bits for xBPF
139 ISA when appropriate.
140
8640c87d
AM
1412020-08-25 Alan Modra <amodra@gmail.com>
142
143 PR 26504
144 * vax-dis.c (parse_disassembler_options): Always add at least one
145 to entry_addr_total_slots.
146
531c73a3
CQ
1472020-08-24 Cooper Qu <cooper.qu@linux.alibaba.com>
148
149 * csky-dis.c (csky_find_inst_info): Skip CK860's instructions
150 in other CPUs to speed up disassembling.
151 * csky-opc.h (csky_v2_opcodes): Add CK860's instructions,
152 Change plsli.u16 to plsli.16, change sync's operand format.
153
d04aee0f
CQ
1542020-08-21 Cooper Qu <cooper.qu@linux.alibaba.com>
155
156 * csky-opc.h (csky_v2_opcodes): Add instruction bnezad.
157
ccf61261
NC
1582020-08-21 Nick Clifton <nickc@redhat.com>
159
160 * aarch64-dis.c (get_sym_code_type): Return FALSE for non-ELF
161 symbols.
162
d285ba8d
CQ
1632020-08-21 Cooper Qu <cooper.qu@linux.alibaba.com>
164
165 * csky-opc.h (csky_v2_opcodes): Add two operands form for bloop.
166
18a8a00e
AM
1672020-08-19 Alan Modra <amodra@gmail.com>
168
169 * ppc-opc.c (powerpc_opcodes): Replace OBF with BF for vcmpsq,
170 vcmpuq and xvtlsbb.
171
587a4371
PB
1722020-08-18 Peter Bergner <bergner@linux.ibm.com>
173
174 * ppc-opc.c (powerpc_opcodes) <xvcvbf16sp>: Rename from this...
175 <xvcvbf16spn>: ...to this.
176
2e49fd1e
AC
1772020-08-12 Alex Coplan <alex.coplan@arm.com>
178
179 * aarch64-opc.c (aarch64_sys_regs): Add MPAM registers.
180
79ddc884
NC
1812020-08-12 Nick Clifton <nickc@redhat.com>
182
183 * po/sr.po: Updated Serbian translation.
184
08770ec2
AM
1852020-08-11 Alan Modra <amodra@gmail.com>
186
187 * ppc-opc.c (powerpc_opcodes): Move cctpl, cctpm and cctph.
188
f7cb161e
PW
1892020-08-10 Przemyslaw Wirkus <przemyslaw.wirkus@arm.com>
190
191 * aarch64-opc.c (aarch64_print_operand):
192 (aarch64_sys_reg_deprecated_p): Functions paramaters changed.
193 (aarch64_sys_reg_supported_p): Function removed.
194 (aarch64_sys_ins_reg_supported_p): Functions paramaters changed.
195 (aarch64_sys_ins_reg_supported_p): Merged aarch64_sys_reg_supported_p
196 into this function.
197
3eb65174
AM
1982020-08-10 Alan Modra <amodra@gmail.com>
199
200 * ppc-opc.c (powerpc_opcodes): Add many mtspr and mfspr extended
201 instructions.
202
8b2742a1
AM
2032020-08-10 Alan Modra <amodra@gmail.com>
204
205 * ppc-opc.c (powerpc_opcodes): Add exser, msgsndu, msgclru.
206 Enable icbt for power5, miso for power8.
207
5fbec329
AM
2082020-08-10 Alan Modra <amodra@gmail.com>
209
210 * ppc-opc.c (powerpc_opcodes): Prioritise mtfprd and mtvrd over
211 mtvsrd, and similarly for mfvsrd.
212
563a3225
CG
2132020-08-04 Christian Groessler <chris@groessler.org>
214 Tadashi G. Takaoka <tadashi.g.takaoka@gmail.com>
215
216 * z8kgen.c (opt): Fix "sout imm16,rs" and "soutb imm16,rbs"
217 opcodes (special "out" to absolute address).
218 * z8k-opc.h: Regenerate.
219
41eb8e88
L
2202020-07-30 H.J. Lu <hongjiu.lu@intel.com>
221
222 PR gas/26305
223 * i386-opc.h (Prefix_Disp8): New.
224 (Prefix_Disp16): Likewise.
225 (Prefix_Disp32): Likewise.
226 (Prefix_Load): Likewise.
227 (Prefix_Store): Likewise.
228 (Prefix_VEX): Likewise.
229 (Prefix_VEX3): Likewise.
230 (Prefix_EVEX): Likewise.
231 (Prefix_REX): Likewise.
232 (Prefix_NoOptimize): Likewise.
233 * i386-opc.tbl: Use Prefix_XXX on pseudo prefixes. Add {disp16}.
234 * i386-tbl.h: Regenerated.
235
98116973
AA
2362020-07-29 Andreas Arnez <arnez@linux.ibm.com>
237
238 * s390-mkopc.c (insertExpandedMnemonic): Handle unreachable
239 default case with abort() instead of printing an error message and
240 continuing, to avoid a maybe-uninitialized warning.
241
2dddfa20
NC
2422020-07-24 Nick Clifton <nickc@redhat.com>
243
244 * po/de.po: Updated German translation.
245
bf4ba07c
JB
2462020-07-21 Jan Beulich <jbeulich@suse.com>
247
248 * i386-dis.c (OP_E_memory): Revert previous change.
249
04c662e2
L
2502020-07-15 H.J. Lu <hongjiu.lu@intel.com>
251
252 PR gas/26237
253 * i386-dis.c (OP_E_memory): Don't display eiz with no scale
254 without base nor index registers.
255
f0e8d0ba
JB
2562020-07-15 Jan Beulich <jbeulich@suse.com>
257
258 * i386-dis.c (putop): Move 'V' and 'W' handling.
259
c3f5525f
JB
2602020-07-15 Jan Beulich <jbeulich@suse.com>
261
262 * i386-dis.c (dis386): Adjust 'V' description. Use P-based
263 construct for push/pop of register.
264 (putop): Honor cond when handling 'P'. Drop handling of plain
265 'V'.
266
36938cab
JB
2672020-07-15 Jan Beulich <jbeulich@suse.com>
268
269 * i386-dis.c (dis386): Adjust 'P', 'T', 'U', and '@'
270 description. Drop '&' description. Use P for push of immediate,
271 pushf/popf, enter, and leave. Use %LP for lret/retf.
272 (dis386_twobyte): Use P for push/pop of fs/gs.
273 (reg_table): Use P for push/pop. Use @ for near call/jmp.
274 (x86_64_table): Use P for far call/jmp.
275 (putop): Drop handling of 'U' and '&'. Move and adjust handling
276 of '@'. Adjust handling of 'P' and 'T'. Drop case_P and case_Q
277 labels.
278 (OP_J): Drop marking of REX_W as used for v_mode (ISA-dependent)
279 and dqw_mode (unconditional).
280
8e58ef80
L
2812020-07-14 H.J. Lu <hongjiu.lu@intel.com>
282
283 PR gas/26237
284 * i386-dis.c (OP_E_memory): Without base nor index registers,
285 32-bit displacement to 64 bits.
286
570b0ed6
CZ
2872020-07-14 Claudiu Zissulescu <claziss@gmail.com>
288
289 * arc-dis.c (print_insn_arc): Detect and emit a warning when a
290 faulty double register pair is detected.
291
bfbd9438
JB
2922020-07-14 Jan Beulich <jbeulich@suse.com>
293
294 * i386-dis.c (OP_D): Print dr<N> instead of db<N> in Intel mode.
295
78467458
JB
2962020-07-14 Jan Beulich <jbeulich@suse.com>
297
298 * i386-dis.c (OP_R, Rm): Delete.
299 (MOD_0F24, MOD_0F26): Rename to ...
300 (X86_64_0F24, X86_64_0F26): ... respectively.
301 (dis386): Update 'L' and 'Z' comments.
302 (dis386_twobyte): Replace Rm by Em. Change opcode 0F24 and 0F26
303 table references.
304 (mod_table): Move opcode 0F24 and 0F26 entries ...
305 (x86_64_table): ... here.
306 (putop): Drop handling of 'L'. Set modrm.mod to 3 for 'Z'. Move
307 'Z' case block.
308
464d2b65
JB
3092020-07-14 Jan Beulich <jbeulich@suse.com>
310
311 * i386-dis.c (Rd, Rdq, MaskR): Delete.
312 (MOD_EVEX_0F3828_P_1, MOD_EVEX_0F382A_P_1_W_1,
313 MOD_EVEX_0F3838_P_1, MOD_EVEX_0F383A_P_1_W_0,
314 MOD_EVEX_0F387A_W_0, MOD_EVEX_0F387B_W_0,
315 MOD_EVEX_0F387C): New enumerators.
316 (reg_table): Use Edq for rdssp.
317 (prefix_table): Use Edq for incssp.
318 (mod_table): Use Rm for move to/from %tr. Use MaskE for kand*,
319 kandn*, knot*, kor*, kxnor*, kxor*, kadd*, kunpck*, kortest*,
320 ktest*, and kshift*. Use Edq / MaskE for kmov*.
321 * i386-dis-evex.h: Reference mod_table[] for opcode 0F387C.
322 * i386-dis-evex-mod.h: New entries for opcodes 0F3828, 0F382A,
323 0F3838, 0F383A, 0F387A, 0F387B, and 0F387C.
324 * i386-dis-evex-prefix.h: Reference mod_table[] for opcodes
325 0F3828_P_1 and 0F3838_P_1.
326 * i386-dis-evex-w.h: Reference mod_table[] for opcodes
327 0F382A_P_1, 0F383A_P_1, 0F387A, and 0F387B.
328
035e7389
JB
3292020-07-14 Jan Beulich <jbeulich@suse.com>
330
331 * i386-dis.c (PREFIX_0F01_REG_7_MOD_3_RM_3,
332 PREFIX_0FAE_REG_5_MOD_0, PREFIX_0FC3_MOD_0, PREFIX_0F38C8,
333 PREFIX_0F38C9, PREFIX_0F38CA, PREFIX_0F38CB, PREFIX_0F38CC,
334 PREFIX_0F38CD, PREFIX_0F38F9, PREFIX_0F3ACC, PREFIX_VEX_0F77,
335 PREFIX_VEX_0F38F2, PREFIX_VEX_0F38F3_REG_1,
336 PREFIX_VEX_0F38F3_REG_2, PREFIX_VEX_0F38F3_REG_3): Delete.
337 (MOD_0F38F9_PREFIX_0, VEX_LEN_0F77_P_0, VEX_LEN_0F38F2_P_0,
338 VEX_LEN_0F38F3_R_1_P_0, VEX_LEN_0F38F3_R_2_P_0,
339 VEX_LEN_0F38F3_R_3_P_0): Rename to ...
340 (MOD_0F38F9, VEX_LEN_0F77, VEX_LEN_0F38F2, VEX_LEN_0F38F3_R_1,
341 VEX_LEN_0F38F3_R_2, VEX_LEN_0F38F3_R_3): ... these respectively.
342 (reg_table, prefix_table, three_byte_table, vex_table,
343 vex_len_table, mod_table, rm_table): Replace / remove respective
344 entries.
345 (intel_operand_size, OP_E_register, OP_G): Avoid undue setting
346 of PREFIX_DATA in used_prefixes.
347
bb5b3501
JB
3482020-07-14 Jan Beulich <jbeulich@suse.com>
349
350 * i386-dis.c (MOD_VEX_0F3A30_L_0_W_0, MOD_VEX_0F3A30_L_0_W_1,
351 MOD_VEX_0F3A31_L_0_W_0, MOD_VEX_0F3A31_L_0_W_1,
352 MOD_VEX_0F3A32_L_0_W_0, MOD_VEX_0F3A32_L_0_W_1,
353 MOD_VEX_0F3A33_L_0_W_0, MOD_VEX_0F3A33_L_0_W_1): Replace by ...
354 (MOD_VEX_0F3A30_L_0, MOD_VEX_0F3A31_L_0,
355 MOD_VEX_0F3A32_L_0, MOD_VEX_0F3A33_L_0): ... these.
356 (VEX_W_0F3A30_L_0, VEX_W_0F3A31_L_0, VEX_W_0F3A32_L_0,
357 VEX_W_0F3A33_L_0): Delete.
358 (dis386): Adjust "BW" description.
359 (vex_len_table): Refer to mod_table[] for opcodes 0F3A30,
360 0F3A31, 0F3A32, and 0F3A33.
361 (vex_w_table): Delete opcode 0F3A30, 0F3A31, 0F3A32, and 0F3A33
362 entries.
363 (mod_table): Replace opcode 0F3A30, 0F3A31, 0F3A32, and 0F3A33
364 entries.
365
7531c613
JB
3662020-07-14 Jan Beulich <jbeulich@suse.com>
367
368 * i386-dis.c (PREFIX_0F6C, PREFIX_0F6D, PREFIX_0F73_REG_3,
369 PREFIX_0F73_REG_7, PREFIX_0F3810, PREFIX_0F3814, PREFIX_0F3815,
370 PREFIX_0F3817, PREFIX_0F3820, PREFIX_0F3821, PREFIX_0F3822,
371 PREFIX_0F3823, PREFIX_0F3824, PREFIX_0F3825, PREFIX_0F3828,
372 PREFIX_0F3829, PREFIX_0F382A, PREFIX_0F382B, PREFIX_0F3830,
373 PREFIX_0F3831, PREFIX_0F3832, PREFIX_0F3833, PREFIX_0F3834,
374 PREFIX_0F3835, PREFIX_0F3837, PREFIX_0F3838, PREFIX_0F3839,
375 PREFIX_0F383A, PREFIX_0F383B, PREFIX_0F383C, PREFIX_0F383D,
376 PREFIX_0F383E, PREFIX_0F383F, PREFIX_0F3840, PREFIX_0F3841,
377 PREFIX_0F3880, PREFIX_0F3881, PREFIX_0F3882, PREFIX_0F38CF,
378 PREFIX_0F38DB, PREFIX_0F38DC, PREFIX_0F38DD, PREFIX_0F38DE,
379 PREFIX_0F38DF, PREFIX_0F38F5, PREFIX_0F3A08, PREFIX_0F3A09,
380 PREFIX_0F3A0A, PREFIX_0F3A0B, PREFIX_0F3A0C, PREFIX_0F3A0D,
381 PREFIX_0F3A0E, PREFIX_0F3A14, PREFIX_0F3A15, PREFIX_0F3A16,
382 PREFIX_0F3A17, PREFIX_0F3A20, PREFIX_0F3A21, PREFIX_0F3A22,
383 PREFIX_0F3A40, PREFIX_0F3A41, PREFIX_0F3A42, PREFIX_0F3A44,
384 PREFIX_0F3A60, PREFIX_0F3A61, PREFIX_0F3A62, PREFIX_0F3A63,
385 PREFIX_0F3ACE, PREFIX_0F3ACF, PREFIX_0F3ADF, PREFIX_VEX_0F60,
386 PREFIX_VEX_0F61, PREFIX_VEX_0F62, PREFIX_VEX_0F63,
387 PREFIX_VEX_0F64, PREFIX_VEX_0F65, PREFIX_VEX_0F66,
388 PREFIX_VEX_0F67, PREFIX_VEX_0F68, PREFIX_VEX_0F69,
389 PREFIX_VEX_0F6A, PREFIX_VEX_0F6B, PREFIX_VEX_0F6C,
390 PREFIX_VEX_0F6D, PREFIX_VEX_0F6E, PREFIX_VEX_0F71_REG_2,
391 PREFIX_VEX_0F71_REG_4, PREFIX_VEX_0F71_REG_6,
392 PREFIX_VEX_0F72_REG_2, PREFIX_VEX_0F72_REG_4,
393 PREFIX_VEX_0F72_REG_6, PREFIX_VEX_0F73_REG_2,
394 PREFIX_VEX_0F73_REG_3, PREFIX_VEX_0F73_REG_6,
395 PREFIX_VEX_0F73_REG_7, PREFIX_VEX_0F74,
396 PREFIX_VEX_0F75, PREFIX_VEX_0F76, PREFIX_VEX_0FC4,
397 PREFIX_VEX_0FC5, PREFIX_VEX_0FD1, PREFIX_VEX_0FD2,
398 PREFIX_VEX_0FD3, PREFIX_VEX_0FD4, PREFIX_VEX_0FD5,
399 PREFIX_VEX_0FD6, PREFIX_VEX_0FD7, PREFIX_VEX_0FD8,
400 PREFIX_VEX_0FD9, PREFIX_VEX_0FDA, PREFIX_VEX_0FDB,
401 PREFIX_VEX_0FDC, PREFIX_VEX_0FDD, PREFIX_VEX_0FDE,
402 PREFIX_VEX_0FDF, PREFIX_VEX_0FE0, PREFIX_VEX_0FE1,
403 PREFIX_VEX_0FE2, PREFIX_VEX_0FE3, PREFIX_VEX_0FE4,
404 PREFIX_VEX_0FE5, PREFIX_VEX_0FE7, PREFIX_VEX_0FE8,
405 PREFIX_VEX_0FE9, PREFIX_VEX_0FEA, PREFIX_VEX_0FEB,
406 PREFIX_VEX_0FEC, PREFIX_VEX_0FED, PREFIX_VEX_0FEE,
407 PREFIX_VEX_0FEF, PREFIX_VEX_0FF1, PREFIX_VEX_0FF2,
408 PREFIX_VEX_0FF3, PREFIX_VEX_0FF4, PREFIX_VEX_0FF5,
409 PREFIX_VEX_0FF6, PREFIX_VEX_0FF7, PREFIX_VEX_0FF8,
410 PREFIX_VEX_0FF9, PREFIX_VEX_0FFA, PREFIX_VEX_0FFB,
411 PREFIX_VEX_0FFC, PREFIX_VEX_0FFD, PREFIX_VEX_0FFE,
412 PREFIX_VEX_0F3800, PREFIX_VEX_0F3801, PREFIX_VEX_0F3802,
413 PREFIX_VEX_0F3803, PREFIX_VEX_0F3804, PREFIX_VEX_0F3805,
414 PREFIX_VEX_0F3806, PREFIX_VEX_0F3807, PREFIX_VEX_0F3808,
415 PREFIX_VEX_0F3809, PREFIX_VEX_0F380A, PREFIX_VEX_0F380B,
416 PREFIX_VEX_0F380C, PREFIX_VEX_0F380D, PREFIX_VEX_0F380E,
417 PREFIX_VEX_0F380F, PREFIX_VEX_0F3813, PREFIX_VEX_0F3816,
418 PREFIX_VEX_0F3817, PREFIX_VEX_0F3818, PREFIX_VEX_0F3819,
419 PREFIX_VEX_0F381A, PREFIX_VEX_0F381C, PREFIX_VEX_0F381D,
420 PREFIX_VEX_0F381E, PREFIX_VEX_0F3820, PREFIX_VEX_0F3821,
421 PREFIX_VEX_0F3822, PREFIX_VEX_0F3823, PREFIX_VEX_0F3824,
422 PREFIX_VEX_0F3825, PREFIX_VEX_0F3828, PREFIX_VEX_0F3829,
423 PREFIX_VEX_0F382A, PREFIX_VEX_0F382B, PREFIX_VEX_0F382C,
424 PREFIX_VEX_0F382D, PREFIX_VEX_0F382E, PREFIX_VEX_0F382F,
425 PREFIX_VEX_0F3830, PREFIX_VEX_0F3831, PREFIX_VEX_0F3832,
426 PREFIX_VEX_0F3833, PREFIX_VEX_0F3834, PREFIX_VEX_0F3835,
427 PREFIX_VEX_0F3836, PREFIX_VEX_0F3837, PREFIX_VEX_0F3838,
428 PREFIX_VEX_0F3839, PREFIX_VEX_0F383A, PREFIX_VEX_0F383B,
429 PREFIX_VEX_0F383C, PREFIX_VEX_0F383D, PREFIX_VEX_0F383E,
430 PREFIX_VEX_0F383F, PREFIX_VEX_0F3840, PREFIX_VEX_0F3841,
431 PREFIX_VEX_0F3845, PREFIX_VEX_0F3846, PREFIX_VEX_0F3847,
432 PREFIX_VEX_0F3858, PREFIX_VEX_0F3859, PREFIX_VEX_0F385A,
433 PREFIX_VEX_0F3878, PREFIX_VEX_0F3879, PREFIX_VEX_0F388C,
434 PREFIX_VEX_0F388E, PREFIX_VEX_0F3890, PREFIX_VEX_0F3891,
435 PREFIX_VEX_0F3892, PREFIX_VEX_0F3893, PREFIX_VEX_0F3896,
436 PREFIX_VEX_0F3897, PREFIX_VEX_0F3898, PREFIX_VEX_0F3899,
437 PREFIX_VEX_0F389A, PREFIX_VEX_0F389B, PREFIX_VEX_0F389C,
438 PREFIX_VEX_0F389D, PREFIX_VEX_0F389E, PREFIX_VEX_0F389F,
439 PREFIX_VEX_0F38A6, PREFIX_VEX_0F38A7, PREFIX_VEX_0F38A8,
440 PREFIX_VEX_0F38A9, PREFIX_VEX_0F38AA, PREFIX_VEX_0F38AB,
441 PREFIX_VEX_0F38AC, PREFIX_VEX_0F38AD, PREFIX_VEX_0F38AE,
442 PREFIX_VEX_0F38AF, PREFIX_VEX_0F38B6, PREFIX_VEX_0F38B7,
443 PREFIX_VEX_0F38B8, PREFIX_VEX_0F38B9, PREFIX_VEX_0F38BA,
444 PREFIX_VEX_0F38BB, PREFIX_VEX_0F38BC, PREFIX_VEX_0F38BD,
445 PREFIX_VEX_0F38BE, PREFIX_VEX_0F38BF, PREFIX_VEX_0F38CF,
446 PREFIX_VEX_0F38DB, PREFIX_VEX_0F38DC, PREFIX_VEX_0F38DD,
447 PREFIX_VEX_0F38DE, PREFIX_VEX_0F38DF, PREFIX_VEX_0F3A00,
448 PREFIX_VEX_0F3A01, PREFIX_VEX_0F3A02, PREFIX_VEX_0F3A04,
449 PREFIX_VEX_0F3A05, PREFIX_VEX_0F3A06, PREFIX_VEX_0F3A08,
450 PREFIX_VEX_0F3A09, PREFIX_VEX_0F3A0A, PREFIX_VEX_0F3A0B,
451 PREFIX_VEX_0F3A0C, PREFIX_VEX_0F3A0D, PREFIX_VEX_0F3A0E,
452 PREFIX_VEX_0F3A0F, PREFIX_VEX_0F3A14, PREFIX_VEX_0F3A15,
453 PREFIX_VEX_0F3A16, PREFIX_VEX_0F3A17, PREFIX_VEX_0F3A18,
454 PREFIX_VEX_0F3A19, PREFIX_VEX_0F3A1D, PREFIX_VEX_0F3A20,
455 PREFIX_VEX_0F3A21, PREFIX_VEX_0F3A22, PREFIX_VEX_0F3A30,
456 PREFIX_VEX_0F3A31, PREFIX_VEX_0F3A32, PREFIX_VEX_0F3A33,
457 PREFIX_VEX_0F3A38, PREFIX_VEX_0F3A39, PREFIX_VEX_0F3A40,
458 PREFIX_VEX_0F3A41, PREFIX_VEX_0F3A42, PREFIX_VEX_0F3A44,
459 PREFIX_VEX_0F3A46, PREFIX_VEX_0F3A48, PREFIX_VEX_0F3A49,
460 PREFIX_VEX_0F3A4A, PREFIX_VEX_0F3A4B, PREFIX_VEX_0F3A4C,
461 PREFIX_VEX_0F3A5C, PREFIX_VEX_0F3A5D, PREFIX_VEX_0F3A5E,
462 PREFIX_VEX_0F3A5F, PREFIX_VEX_0F3A60, PREFIX_VEX_0F3A61,
463 PREFIX_VEX_0F3A62, PREFIX_VEX_0F3A63, PREFIX_VEX_0F3A68,
464 PREFIX_VEX_0F3A69, PREFIX_VEX_0F3A6A, PREFIX_VEX_0F3A6B,
465 PREFIX_VEX_0F3A6C, PREFIX_VEX_0F3A6D, PREFIX_VEX_0F3A6E,
466 PREFIX_VEX_0F3A6F, PREFIX_VEX_0F3A78, PREFIX_VEX_0F3A79,
467 PREFIX_VEX_0F3A7A, PREFIX_VEX_0F3A7B, PREFIX_VEX_0F3A7C,
468 PREFIX_VEX_0F3A7D, PREFIX_VEX_0F3A7E, PREFIX_VEX_0F3A7F,
469 PREFIX_VEX_0F3ACE, PREFIX_VEX_0F3ACF, PREFIX_VEX_0F3ADF,
470 PREFIX_EVEX_0F64, PREFIX_EVEX_0F65, PREFIX_EVEX_0F66,
471 PREFIX_EVEX_0F6E, PREFIX_EVEX_0F71_REG_2,
472 PREFIX_EVEX_0F71_REG_4, PREFIX_EVEX_0F71_REG_6,
473 PREFIX_EVEX_0F72_REG_0, PREFIX_EVEX_0F72_REG_1,
474 PREFIX_EVEX_0F72_REG_2, PREFIX_EVEX_0F72_REG_4,
475 PREFIX_EVEX_0F72_REG_6, PREFIX_EVEX_0F73_REG_2,
476 PREFIX_EVEX_0F73_REG_3, PREFIX_EVEX_0F73_REG_6,
477 PREFIX_EVEX_0F73_REG_7, PREFIX_EVEX_0F74, PREFIX_EVEX_0F75,
478 PREFIX_EVEX_0F76, PREFIX_EVEX_0FC4, PREFIX_EVEX_0FC5,
479 PREFIX_EVEX_0FD6, PREFIX_EVEX_0FDB, PREFIX_EVEX_0FDF,
480 PREFIX_EVEX_0FE2, PREFIX_EVEX_0FE7, PREFIX_EVEX_0FEB,
481 PREFIX_EVEX_0FEF, PREFIX_EVEX_0F380D, PREFIX_EVEX_0F3816,
482 PREFIX_EVEX_0F3819, PREFIX_EVEX_0F381A, PREFIX_EVEX_0F381B,
483 PREFIX_EVEX_0F381E, PREFIX_EVEX_0F381F, PREFIX_EVEX_0F382C,
484 PREFIX_EVEX_0F382D, PREFIX_EVEX_0F3836, PREFIX_EVEX_0F3837,
485 PREFIX_EVEX_0F383B, PREFIX_EVEX_0F383D, PREFIX_EVEX_0F383F,
486 PREFIX_EVEX_0F3840, PREFIX_EVEX_0F3842, PREFIX_EVEX_0F3843,
487 PREFIX_EVEX_0F3844, PREFIX_EVEX_0F3845, PREFIX_EVEX_0F3846,
488 PREFIX_EVEX_0F3847, PREFIX_EVEX_0F384C, PREFIX_EVEX_0F384D,
489 PREFIX_EVEX_0F384E, PREFIX_EVEX_0F384F, PREFIX_EVEX_0F3850,
490 PREFIX_EVEX_0F3851, PREFIX_EVEX_0F3854, PREFIX_EVEX_0F3855,
491 PREFIX_EVEX_0F3859, PREFIX_EVEX_0F385A, PREFIX_EVEX_0F385B,
492 PREFIX_EVEX_0F3862, PREFIX_EVEX_0F3863, PREFIX_EVEX_0F3864,
493 PREFIX_EVEX_0F3865, PREFIX_EVEX_0F3866, PREFIX_EVEX_0F3870,
494 PREFIX_EVEX_0F3871, PREFIX_EVEX_0F3873, PREFIX_EVEX_0F3875,
495 PREFIX_EVEX_0F3876, PREFIX_EVEX_0F3877, PREFIX_EVEX_0F387A,
496 PREFIX_EVEX_0F387B, PREFIX_EVEX_0F387C, PREFIX_EVEX_0F387D,
497 PREFIX_EVEX_0F387E, PREFIX_EVEX_0F387F, PREFIX_EVEX_0F3883,
498 PREFIX_EVEX_0F3888, PREFIX_EVEX_0F3889, PREFIX_EVEX_0F388A,
499 PREFIX_EVEX_0F388B, PREFIX_EVEX_0F388D, PREFIX_EVEX_0F388F,
500 PREFIX_EVEX_0F3890, PREFIX_EVEX_0F3891, PREFIX_EVEX_0F3892,
501 PREFIX_EVEX_0F3893, PREFIX_EVEX_0F38A0, PREFIX_EVEX_0F38A1,
502 PREFIX_EVEX_0F38A2, PREFIX_EVEX_0F38A3, PREFIX_EVEX_0F38B4,
503 PREFIX_EVEX_0F38B5, PREFIX_EVEX_0F38C4,
504 PREFIX_EVEX_0F38C6_REG_1, PREFIX_EVEX_0F38C6_REG_2,
505 PREFIX_EVEX_0F38C6_REG_5, PREFIX_EVEX_0F38C6_REG_6,
506 PREFIX_EVEX_0F38C7_REG_1, PREFIX_EVEX_0F38C7_REG_2,
507 PREFIX_EVEX_0F38C7_REG_5, PREFIX_EVEX_0F38C7_REG_6,
508 PREFIX_EVEX_0F38C8, PREFIX_EVEX_0F38CA, PREFIX_EVEX_0F38CB,
509 PREFIX_EVEX_0F38CC, PREFIX_EVEX_0F38CD, PREFIX_EVEX_0F3A00,
510 PREFIX_EVEX_0F3A01, PREFIX_EVEX_0F3A03, PREFIX_EVEX_0F3A05,
511 PREFIX_EVEX_0F3A08, PREFIX_EVEX_0F3A09, PREFIX_EVEX_0F3A0A,
512 PREFIX_EVEX_0F3A0B, PREFIX_EVEX_0F3A14, PREFIX_EVEX_0F3A15,
513 PREFIX_EVEX_0F3A16, PREFIX_EVEX_0F3A17, PREFIX_EVEX_0F3A18,
514 PREFIX_EVEX_0F3A19, PREFIX_EVEX_0F3A1A, PREFIX_EVEX_0F3A1B,
515 PREFIX_EVEX_0F3A1E, PREFIX_EVEX_0F3A1F, PREFIX_EVEX_0F3A20,
516 PREFIX_EVEX_0F3A21, PREFIX_EVEX_0F3A22, PREFIX_EVEX_0F3A23,
517 PREFIX_EVEX_0F3A25, PREFIX_EVEX_0F3A26, PREFIX_EVEX_0F3A27,
518 PREFIX_EVEX_0F3A38, PREFIX_EVEX_0F3A39, PREFIX_EVEX_0F3A3A,
519 PREFIX_EVEX_0F3A3B, PREFIX_EVEX_0F3A3E, PREFIX_EVEX_0F3A3F,
520 PREFIX_EVEX_0F3A42, PREFIX_EVEX_0F3A43, PREFIX_EVEX_0F3A50,
521 PREFIX_EVEX_0F3A51, PREFIX_EVEX_0F3A54, PREFIX_EVEX_0F3A55,
522 PREFIX_EVEX_0F3A56, PREFIX_EVEX_0F3A57, PREFIX_EVEX_0F3A66,
523 PREFIX_EVEX_0F3A67, PREFIX_EVEX_0F3A70, PREFIX_EVEX_0F3A71,
524 PREFIX_EVEX_0F3A72, PREFIX_EVEX_0F3A73): Delete.
525 (MOD_0F382A_PREFIX_2, MOD_0F38F5_PREFIX_2,
526 MOD_VEX_0FD7_PREFIX_2, MOD_VEX_0FE7_PREFIX_2,
527 MOD_VEX_0F381A_PREFIX_2, MOD_VEX_0F382A_PREFIX_2,
528 MOD_VEX_0F382C_PREFIX_2, MOD_VEX_0F382D_PREFIX_2,
529 MOD_VEX_0F382E_PREFIX_2, MOD_VEX_0F382F_PREFIX_2,
530 MOD_VEX_0F385A_PREFIX_2, MOD_VEX_0F388C_PREFIX_2,
531 MOD_VEX_0F388E_PREFIX_2, MOD_VEX_W_0_0F3A30_P_2_LEN_0,
532 MOD_VEX_W_1_0F3A30_P_2_LEN_0, MOD_VEX_W_0_0F3A31_P_2_LEN_0,
533 MOD_VEX_W_1_0F3A31_P_2_LEN_0, MOD_VEX_W_0_0F3A32_P_2_LEN_0,
534 MOD_VEX_W_1_0F3A32_P_2_LEN_0, MOD_VEX_W_0_0F3A33_P_2_LEN_0,
535 MOD_VEX_W_1_0F3A33_P_2_LEN_0, MOD_EVEX_0F381A_P_2_W_0,
536 MOD_EVEX_0F381A_P_2_W_1, MOD_EVEX_0F381B_P_2_W_0,
537 MOD_EVEX_0F381B_P_2_W_1, MOD_EVEX_0F385A_P_2_W_0,
538 MOD_EVEX_0F385A_P_2_W_1, MOD_EVEX_0F385B_P_2_W_0,
539 MOD_EVEX_0F385B_P_2_W_1, VEX_LEN_0F6E_P_2,
540 VEX_LEN_0FC4_P_2, VEX_LEN_0FC5_P_2, VEX_LEN_0FD6_P_2,
541 VEX_LEN_0FF7_P_2, VEX_LEN_0F3816_P_2, VEX_LEN_0F3819_P_2,
542 VEX_LEN_0F381A_P_2_M_0, VEX_LEN_0F3836_P_2,
543 VEX_LEN_0F3841_P_2, VEX_LEN_0F385A_P_2_M_0,
544 VEX_LEN_0F38DB_P_2, VEX_LEN_0F3A00_P_2, VEX_LEN_0F3A01_P_2,
545 VEX_LEN_0F3A06_P_2, VEX_LEN_0F3A14_P_2, VEX_LEN_0F3A15_P_2,
546 VEX_LEN_0F3A16_P_2, VEX_LEN_0F3A17_P_2, VEX_LEN_0F3A18_P_2,
547 VEX_LEN_0F3A19_P_2, VEX_LEN_0F3A20_P_2, VEX_LEN_0F3A21_P_2,
548 VEX_LEN_0F3A22_P_2, VEX_LEN_0F3A30_P_2, VEX_LEN_0F3A31_P_2,
549 VEX_LEN_0F3A32_P_2, VEX_LEN_0F3A33_P_2, VEX_LEN_0F3A38_P_2,
550 VEX_LEN_0F3A39_P_2, VEX_LEN_0F3A41_P_2, VEX_LEN_0F3A46_P_2,
551 VEX_LEN_0F3A60_P_2, VEX_LEN_0F3A61_P_2, VEX_LEN_0F3A62_P_2,
552 VEX_LEN_0F3A63_P_2, VEX_LEN_0F3ADF_P_2, EVEX_LEN_0F6E_P_2,
553 EVEX_LEN_0FC4_P_2, EVEX_LEN_0FC5_P_2, EVEX_LEN_0FD6_P_2,
554 EVEX_LEN_0F3816_P_2, EVEX_LEN_0F3819_P_2_W_0,
555 EVEX_LEN_0F3819_P_2_W_1, EVEX_LEN_0F381A_P_2_W_0_M_0,
556 EVEX_LEN_0F381A_P_2_W_1_M_0, EVEX_LEN_0F381B_P_2_W_0_M_0,
557 EVEX_LEN_0F381B_P_2_W_1_M_0, EVEX_LEN_0F3836_P_2,
558 EVEX_LEN_0F385A_P_2_W_0_M_0, EVEX_LEN_0F385A_P_2_W_1_M_0,
559 EVEX_LEN_0F385B_P_2_W_0_M_0, EVEX_LEN_0F385B_P_2_W_1_M_0,
560 EVEX_LEN_0F38C6_REG_1_PREFIX_2, EVEX_LEN_0F38C6_REG_2_PREFIX_2,
561 EVEX_LEN_0F38C6_REG_5_PREFIX_2, EVEX_LEN_0F38C6_REG_6_PREFIX_2,
562 EVEX_LEN_0F38C7_R_1_P_2_W_0, EVEX_LEN_0F38C7_R_1_P_2_W_1,
563 EVEX_LEN_0F38C7_R_2_P_2_W_0, EVEX_LEN_0F38C7_R_2_P_2_W_1,
564 EVEX_LEN_0F38C7_R_5_P_2_W_0, EVEX_LEN_0F38C7_R_5_P_2_W_1,
565 EVEX_LEN_0F38C7_R_6_P_2_W_0, EVEX_LEN_0F38C7_R_6_P_2_W_1,
566 EVEX_LEN_0F3A00_P_2_W_1, EVEX_LEN_0F3A01_P_2_W_1,
567 EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2, EVEX_LEN_0F3A16_P_2,
568 EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A18_P_2_W_0,
569 EVEX_LEN_0F3A18_P_2_W_1, EVEX_LEN_0F3A19_P_2_W_0,
570 EVEX_LEN_0F3A19_P_2_W_1, EVEX_LEN_0F3A1A_P_2_W_0,
571 EVEX_LEN_0F3A1A_P_2_W_1, EVEX_LEN_0F3A1B_P_2_W_0,
572 EVEX_LEN_0F3A1B_P_2_W_1, EVEX_LEN_0F3A20_P_2,
573 EVEX_LEN_0F3A21_P_2_W_0, EVEX_LEN_0F3A22_P_2,
574 EVEX_LEN_0F3A23_P_2_W_0, EVEX_LEN_0F3A23_P_2_W_1,
575 EVEX_LEN_0F3A38_P_2_W_0, EVEX_LEN_0F3A38_P_2_W_1,
576 EVEX_LEN_0F3A39_P_2_W_0, EVEX_LEN_0F3A39_P_2_W_1,
577 EVEX_LEN_0F3A3A_P_2_W_0, EVEX_LEN_0F3A3A_P_2_W_1,
578 EVEX_LEN_0F3A3B_P_2_W_0, EVEX_LEN_0F3A3B_P_2_W_1,
579 EVEX_LEN_0F3A43_P_2_W_0, EVEX_LEN_0F3A43_P_2_W_1
580 VEX_W_0F380C_P_2, VEX_W_0F380D_P_2, VEX_W_0F380E_P_2,
581 VEX_W_0F380F_P_2, VEX_W_0F3813_P_2, VEX_W_0F3816_P_2,
582 VEX_W_0F3818_P_2, VEX_W_0F3819_P_2,
583 VEX_W_0F381A_P_2_M_0_L_0, VEX_W_0F382C_P_2_M_0,
584 VEX_W_0F382D_P_2_M_0, VEX_W_0F382E_P_2_M_0,
585 VEX_W_0F382F_P_2_M_0, VEX_W_0F3836_P_2,
586 VEX_W_0F3846_P_2, VEX_W_0F3858_P_2, VEX_W_0F3859_P_2,
587 VEX_W_0F385A_P_2_M_0_L_0, VEX_W_0F3878_P_2,
588 VEX_W_0F3879_P_2, VEX_W_0F38CF_P_2, VEX_W_0F3A00_P_2,
589 VEX_W_0F3A01_P_2, VEX_W_0F3A02_P_2, VEX_W_0F3A04_P_2,
590 VEX_W_0F3A05_P_2, VEX_W_0F3A06_P_2_L_0,
591 VEX_W_0F3A18_P_2_L_0, VEX_W_0F3A19_P_2_L_0,
592 VEX_W_0F3A1D_P_2, VEX_W_0F3A30_P_2_LEN_0,
593 VEX_W_0F3A31_P_2_LEN_0, VEX_W_0F3A32_P_2_LEN_0,
594 VEX_W_0F3A33_P_2_LEN_0, VEX_W_0F3A38_P_2_L_0,
595 VEX_W_0F3A39_P_2_L_0, VEX_W_0F3A46_P_2_L_0,
596 VEX_W_0F3A4A_P_2, VEX_W_0F3A4B_P_2, VEX_W_0F3A4C_P_2,
597 VEX_W_0F3ACE_P_2, VEX_W_0F3ACF_P_2, EVEX_W_0F66_P_2,
598 EVEX_W_0F72_R_2_P_2, EVEX_W_0F72_R_6_P_2,
599 EVEX_W_0F73_R_2_P_2, EVEX_W_0F73_R_6_P_2,
600 EVEX_W_0F76_P_2, EVEX_W_0FD6_P_2, EVEX_W_0FE7_P_2,
601 EVEX_W_0F380D_P_2, EVEX_W_0F3819_P_2,
602 EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2,
603 EVEX_W_0F381E_P_2, EVEX_W_0F381F_P_2,
604 EVEX_W_0F3837_P_2, EVEX_W_0F3859_P_2,
605 EVEX_W_0F385A_P_2, EVEX_W_0F385B_P_2,
606 EVEX_W_0F3870_P_2, EVEX_W_0F387A_P_2,
607 EVEX_W_0F387B_P_2, EVEX_W_0F3883_P_2,
608 EVEX_W_0F3891_P_2, EVEX_W_0F3893_P_2,
609 EVEX_W_0F38A1_P_2, EVEX_W_0F38A3_P_2,
610 EVEX_W_0F38C7_R_1_P_2, EVEX_W_0F38C7_R_2_P_2,
611 EVEX_W_0F38C7_R_5_P_2, EVEX_W_0F38C7_R_6_P_2,
612 EVEX_W_0F3A00_P_2, EVEX_W_0F3A01_P_2,
613 EVEX_W_0F3A05_P_2, EVEX_W_0F3A08_P_2,
614 EVEX_W_0F3A09_P_2, EVEX_W_0F3A0A_P_2,
615 EVEX_W_0F3A0B_P_2, EVEX_W_0F3A18_P_2,
616 EVEX_W_0F3A19_P_2, EVEX_W_0F3A1A_P_2,
617 EVEX_W_0F3A1B_P_2, EVEX_W_0F3A21_P_2,
618 EVEX_W_0F3A23_P_2, EVEX_W_0F3A38_P_2,
619 EVEX_W_0F3A39_P_2, EVEX_W_0F3A3A_P_2,
620 EVEX_W_0F3A3B_P_2, EVEX_W_0F3A42_P_2,
621 EVEX_W_0F3A43_P_2, EVEX_W_0F3A70_P_2,
622 EVEX_W_0F3A72_P_2): Rename to ...
623 (MOD_0F382A, MOD_0F38F5, MOD_VEX_0FD7, MOD_VEX_0FE7,
624 MOD_VEX_0F381A, MOD_VEX_0F382A, MOD_VEX_0F382C, MOD_VEX_0F382D,
625 MOD_VEX_0F382E, MOD_VEX_0F382F, MOD_VEX_0F385A, MOD_VEX_0F388C,
626 MOD_VEX_0F388E, MOD_VEX_0F3A30_L_0_W_0,
627 MOD_VEX_0F3A30_L_0_W_1, MOD_VEX_0F3A31_L_0_W_0,
628 MOD_VEX_0F3A31_L_0_W_1, MOD_VEX_0F3A32_L_0_W_0,
629 MOD_VEX_0F3A32_L_0_W_1, MOD_VEX_0F3A33_L_0_W_0,
630 MOD_VEX_0F3A33_L_0_W_1, MOD_EVEX_0F381A_W_0,
631 MOD_EVEX_0F381A_W_1, MOD_EVEX_0F381B_W_0, MOD_EVEX_0F381B_W_1,
632 MOD_EVEX_0F385A_W_0, MOD_EVEX_0F385A_W_1, MOD_EVEX_0F385B_W_0,
633 MOD_EVEX_0F385B_W_1, VEX_LEN_0F6E, VEX_LEN_0FC4, VEX_LEN_0FC5,
634 VEX_LEN_0FD6, VEX_LEN_0FF7, VEX_LEN_0F3816, VEX_LEN_0F3819,
635 VEX_LEN_0F381A_M_0, VEX_LEN_0F3836, VEX_LEN_0F3841,
636 VEX_LEN_0F385A_M_0, VEX_LEN_0F38DB, VEX_LEN_0F3A00,
637 VEX_LEN_0F3A01, VEX_LEN_0F3A06, VEX_LEN_0F3A14, VEX_LEN_0F3A15,
638 VEX_LEN_0F3A16, VEX_LEN_0F3A17, VEX_LEN_0F3A18, VEX_LEN_0F3A19,
639 VEX_LEN_0F3A20, VEX_LEN_0F3A21, VEX_LEN_0F3A22, VEX_LEN_0F3A30,
640 VEX_LEN_0F3A31, VEX_LEN_0F3A32, VEX_LEN_0F3A33, VEX_LEN_0F3A38,
641 VEX_LEN_0F3A39, VEX_LEN_0F3A41, VEX_LEN_0F3A46, VEX_LEN_0F3A60,
642 VEX_LEN_0F3A61, VEX_LEN_0F3A62, VEX_LEN_0F3A63, VEX_LEN_0F3ADF,
643 EVEX_LEN_0F6E, EVEX_LEN_0FC4, EVEX_LEN_0FC5, EVEX_LEN_0FD6,
644 EVEX_LEN_0F3816, EVEX_LEN_0F3819_W_0, EVEX_LEN_0F3819_W_1,
645 EVEX_LEN_0F381A_W_0_M_0, EVEX_LEN_0F381A_W_1_M_0,
646 EVEX_LEN_0F381B_W_0_M_0, EVEX_LEN_0F381B_W_1_M_0,
647 EVEX_LEN_0F3836, EVEX_LEN_0F385A_W_0_M_0,
648 EVEX_LEN_0F385A_W_1_M_0, EVEX_LEN_0F385B_W_0_M_0,
649 EVEX_LEN_0F385B_W_1_M_0, EVEX_LEN_0F38C6_R_1_M_0,
650 EVEX_LEN_0F38C6_R_2_M_0, EVEX_LEN_0F38C6_R_5_M_0,
651 EVEX_LEN_0F38C6_R_6_M_0, EVEX_LEN_0F38C7_R_1_M_0_W_0,
652 EVEX_LEN_0F38C7_R_1_M_0_W_1, EVEX_LEN_0F38C7_R_2_M_0_W_0,
653 EVEX_LEN_0F38C7_R_2_M_0_W_1, EVEX_LEN_0F38C7_R_5_M_0_W_0,
654 EVEX_LEN_0F38C7_R_5_M_0_W_1, EVEX_LEN_0F38C7_R_6_M_0_W_0,
655 EVEX_LEN_0F38C7_R_6_M_0_W_1, EVEX_LEN_0F3A00_W_1,
656 EVEX_LEN_0F3A01_W_1, EVEX_LEN_0F3A14, EVEX_LEN_0F3A15,
657 EVEX_LEN_0F3A16, EVEX_LEN_0F3A17, EVEX_LEN_0F3A18_W_0,
658 EVEX_LEN_0F3A18_W_1, EVEX_LEN_0F3A19_W_0,
659 EVEX_LEN_0F3A19_W_1, EVEX_LEN_0F3A1A_W_0,
660 EVEX_LEN_0F3A1A_W_1, EVEX_LEN_0F3A1B_W_0,
661 EVEX_LEN_0F3A1B_W_1, EVEX_LEN_0F3A20, EVEX_LEN_0F3A21_W_0,
662 EVEX_LEN_0F3A22, EVEX_LEN_0F3A23_W_0, EVEX_LEN_0F3A23_W_1,
663 EVEX_LEN_0F3A38_W_0, EVEX_LEN_0F3A38_W_1,
664 EVEX_LEN_0F3A39_W_0, EVEX_LEN_0F3A39_W_1,
665 EVEX_LEN_0F3A3A_W_0, EVEX_LEN_0F3A3A_W_1,
666 EVEX_LEN_0F3A3B_W_0, EVEX_LEN_0F3A3B_W_1,
667 EVEX_LEN_0F3A43_W_0, EVEX_LEN_0F3A43_W_1
668 VEX_W_0F380C, VEX_W_0F380D, VEX_W_0F380E, VEX_W_0F380F,
669 VEX_W_0F3813, VEX_W_0F3816_L_1, VEX_W_0F3818,
670 VEX_W_0F3819_L_1, VEX_W_0F381A_M_0_L_1, VEX_W_0F382C_M_0,
671 VEX_W_0F382D_M_0, VEX_W_0F382E_M_0, VEX_W_0F382F_M_0,
672 VEX_W_0F3836, VEX_W_0F3846, VEX_W_0F3858, VEX_W_0F3859,
673 VEX_W_0F385A_M_0_L_0, VEX_W_0F3878, VEX_W_0F3879,
674 VEX_W_0F38CF, VEX_W_0F3A00_L_1, VEX_W_0F3A01_L_1,
675 VEX_W_0F3A02, VEX_W_0F3A04, VEX_W_0F3A05, VEX_W_0F3A06_L_1,
676 VEX_W_0F3A18_L_1, VEX_W_0F3A19_L_1, VEX_W_0F3A1D,
677 VEX_W_0F3A30_L_0, VEX_W_0F3A31_L_0, VEX_W_0F3A32_L_0,
678 VEX_W_0F3A33_L_0, VEX_W_0F3A38_L_1, VEX_W_0F3A39_L_1,
679 VEX_W_0F3A46_L_1, VEX_W_0F3A4A, VEX_W_0F3A4B, VEX_W_0F3A4C,
680 VEX_W_0F3ACE, VEX_W_0F3ACF, EVEX_W_0F66, EVEX_W_0F72_R_2,
681 EVEX_W_0F72_R_6, EVEX_W_0F73_R_2, EVEX_W_0F73_R_6,
682 EVEX_W_0F76, EVEX_W_0FD6_L_0, EVEX_W_0FE7, EVEX_W_0F380D,
683 EVEX_W_0F3819, EVEX_W_0F381A, EVEX_W_0F381B, EVEX_W_0F381E,
684 EVEX_W_0F381F, EVEX_W_0F3837, EVEX_W_0F3859, EVEX_W_0F385A,
685 EVEX_W_0F385B, EVEX_W_0F3870, EVEX_W_0F387A, EVEX_W_0F387B,
686 EVEX_W_0F3883, EVEX_W_0F3891, EVEX_W_0F3893, EVEX_W_0F38A1,
687 EVEX_W_0F38A3, EVEX_W_0F38C7_R_1_M_0,
688 EVEX_W_0F38C7_R_2_M_0, EVEX_W_0F38C7_R_5_M_0,
689 EVEX_W_0F38C7_R_6_M_0, EVEX_W_0F3A00, EVEX_W_0F3A01,
690 EVEX_W_0F3A05, EVEX_W_0F3A08, EVEX_W_0F3A09, EVEX_W_0F3A0A,
691 EVEX_W_0F3A0B, EVEX_W_0F3A18, EVEX_W_0F3A19, EVEX_W_0F3A1A,
692 EVEX_W_0F3A1B, EVEX_W_0F3A21, EVEX_W_0F3A23, EVEX_W_0F3A38,
693 EVEX_W_0F3A39, EVEX_W_0F3A3A, EVEX_W_0F3A3B, EVEX_W_0F3A42,
694 EVEX_W_0F3A43, EVEX_W_0F3A70, EVEX_W_0F3A72): ... these
695 respectively.
696 (dis386_twobyte, three_byte_table, vex_table, vex_len_table,
697 vex_w_table, mod_table): Replace / remove respective entries.
698 (print_insn): Move up dp->prefix_requirement handling. Handle
699 PREFIX_DATA.
700 * i386-dis-evex.h, i386-dis-evex-len.h, i386-dis-evex-mod.h,
701 i386-dis-evex-prefix.h, i386-dis-evex-reg.h, i386-dis-evex-w.h:
702 Replace / remove respective entries.
703
17d3c7ec
JB
7042020-07-14 Jan Beulich <jbeulich@suse.com>
705
706 * i386-dis.c (PREFIX_EVEX_0F2C, PREFIX_EVEX_0F2D,
707 PREFIX_EVEX_0F2E, PREFIX_EVEX_0F2F): Delete.
708 (prefix_table): Add EXxEVexS operand to vcvttss2si, vcvttsd2si,
709 vcvtss2si, vcvtsd2si, vucomiss, and vucomisd table entries.
710 Retain X macro and PREFIX_OPCODE use from tjhe EVEX table for
711 the latter two.
712 * i386-dis-evex.h (evex_table): Reference VEX table for opcodes
713 0F2C, 0F2D, 0F2E, and 0F2F.
714 * i386-dis-evex-prefix.h: Delete opcode 0F2C, 0F2D, 0F2E, and
715 0F2F table entries.
716
41f5efc6
JB
7172020-07-14 Jan Beulich <jbeulich@suse.com>
718
719 * i386-dis.c (OP_VexR, VexScalarR): New.
720 (OP_EX_Vex, OP_XMM_Vex, EXdVexScalarS, EXqVexScalarS,
721 XMVexScalar, d_scalar_swap_mode, q_scalar_swap_mode,
722 need_vex_reg): Delete.
723 (prefix_table): Replace VexScalar by VexScalarR and
724 XMVexScalar by XMScalar for vmovss and vmovsd. Replace
725 EXdVexScalarS by EXdS and EXqVexScalarS by EXqS.
726 (vex_len_table): Replace EXqVexScalarS by EXqS.
727 (get_valid_dis386): Don't set need_vex_reg.
728 (print_insn): Don't initialize need_vex_reg.
729 (intel_operand_size, OP_E_memory): Drop d_scalar_swap_mode and
730 q_scalar_swap_mode cases.
731 (OP_EX): Don't check for d_scalar_swap_mode and
732 q_scalar_swap_mode.
733 (OP_VEX): Done check need_vex_reg.
734 * i386-dis-evex-w.h: Replace VexScalar by VexScalarR and
735 XMVexScalar by XMScalar for vmovss and vmovsd. Replace
736 EXdVexScalarS by EXdS and EXqVexScalarS by EXqS.
737
89e65d17
JB
7382020-07-14 Jan Beulich <jbeulich@suse.com>
739
740 * i386-dis.c (Vex128, Vex256, vex128_mode, vex256_mode): Delete.
741 (VEX_W_0F381A_P_2_M_0, VEX_W_0F385A_P_2_M_0, VEX_W_0F3A06_P_2,
742 VEX_W_0F3A18_P_2, VEX_W_0F3A19_P_2, VEX_W_0F3A38_P_2,
743 VEX_W_0F3A39_P_2, VEX_W_0F3A46_P_2): Rename to ...
744 (VEX_W_0F381A_P_2_M_0_L_0, VEX_W_0F385A_P_2_M_0_L_0,
745 VEX_W_0F3A06_P_2_L_0, VEX_W_0F3A18_P_2_L_0,
746 VEX_W_0F3A19_P_2_L_0, VEX_W_0F3A38_P_2_L_0,
747 VEX_W_0F3A39_P_2_L_0, VEX_W_0F3A46_P_2_L_0): ... respectively.
748 (vex_table): Replace Vex128 by Vex.
749 (vex_len_table): Likewise. Adjust referenced enum names.
750 (vex_w_table): Replace Vex128 and Vex256 by Vex. Adjust
751 referenced enum names.
752 (OP_VEX): Drop vex128_mode and vex256_mode cases.
753 * i386-dis-evex-len.h (evex_len_table): Replace Vex128 by Vex.
754
492a76aa
JB
7552020-07-14 Jan Beulich <jbeulich@suse.com>
756
757 * i386-dis.c (dis386): "LW" description now applies to "DQ".
758 (putop): Handle "DQ". Don't handle "LW" anymore.
759 (prefix_table, mod_table): Replace %LW by %DQ.
760 * i386-dis-evex-len.h, i386-dis-evex-prefix.h: Likewise.
761
059edf8b
JB
7622020-07-14 Jan Beulich <jbeulich@suse.com>
763
764 * i386-dis.c (OP_E_memory): Move xmm_mw_mode, xmm_mb_mode,
765 dqd_mode, xmm_md_mode, d_mode, d_swap_mode, and
766 d_scalar_swap_mode case handling. Move shift adjsutment into
767 the case its applicable to.
768
4726e9a4
JB
7692020-07-14 Jan Beulich <jbeulich@suse.com>
770
771 * i386-dis.c (EVEX_W_0F3862_P_2, EVEX_W_0F3863_P_2): Delete.
772 (EXbScalar, EXwScalar): Fold to ...
773 (EXbwUnit): ... this.
774 (b_scalar_mode, w_scalar_mode): Fold to ...
775 (bw_unit_mode): ... this.
776 (intel_operand_size, OP_E_memory): Replace b_scalar_mode /
777 w_scalar_mode handling by bw_unit_mode one.
778 * i386-dis-evex-w.h: Move entries for opcodes 0F3862 and 0F3863
779 ...
780 * i386-dis-evex-prefix.h: ... here.
781
b24d668c
JB
7822020-07-14 Jan Beulich <jbeulich@suse.com>
783
784 * i386-dis.c (PCMPESTR_Fixup): Delete.
785 (dis386): Adjust "LQ" description.
786 (prefix_table): Make %LQ apply to AT&T case only for cvtsi2ss,
787 cvtsi2sd, ptwrite, vcvtsi2ss, and vcvtsi2sd. Replace use of
788 PCMPESTR_Fixup by !%LQ and EXx for pcmpestrm, pcmpestri,
789 vpcmpestrm, and vpcmpestri.
790 (putop): Honor "cond" when handling LQ.
791 * i386-dis-evex-prefix.h: Make %LQ apply to AT&T case only for
792 vcvtsi2ss and vcvtusi2ss.
793 * i386-dis-evex-w.h: Make %LQ apply to AT&T case only for
794 vcvtsi2sd and vcvtusi2sd.
795
c4de7606
JB
7962020-07-14 Jan Beulich <jbeulich@suse.com>
797
798 * i386-dis.c (VCMP_Fixup, VCMP): Delete.
799 (simd_cmp_op): Add const.
800 (vex_cmp_op): Move up and drop initial 8 entries. Add const.
801 (CMP_Fixup): Handle VEX case.
802 (prefix_table): Replace VCMP by CMP.
803 * i386-dis-evex-prefix.h, i386-dis-evex-w.h: Likewise.
804
9ab00b61
JB
8052020-07-14 Jan Beulich <jbeulich@suse.com>
806
807 * i386-dis.c (MOVBE_Fixup): Delete.
808 (Mv): Define.
809 (prefix_table): Use Mv for movbe entries.
810
2875b28a
JB
8112020-07-14 Jan Beulich <jbeulich@suse.com>
812
813 * i386-dis.c (CRC32_Fixup): Delete.
814 (prefix_table): Use Eb/Ev for crc32 entries.
815
e184e611
JB
8162020-07-14 Jan Beulich <jbeulich@suse.com>
817
818 * i386-dis.c (OP_E_register, OP_G, OP_REG, CRC32_Fixup):
819 Conditionalize invocations of "USED_REX (0)".
820
e8b5d5f9
JB
8212020-07-14 Jan Beulich <jbeulich@suse.com>
822
823 * i386-dis.c (eBX, eCX, eDX, eSP, eBP, eSI, eDI, DL, BL, AH,
824 CH, DH, BH, AX, DX): Delete.
825 (OP_IMREG): Drop handling of eBX_reg, eCX_reg, eDX_reg, eSP_reg,
826 eBP_reg, eSI_reg, eDI_reg, dl_reg, bl_reg, ah_reg, ch_reg,
827 dh_reg, bh_reg, ax_reg, and dx_reg. Simplify what's left.
828
260cd341
LC
8292020-07-10 Lili Cui <lili.cui@intel.com>
830
831 * i386-dis.c (TMM): New.
832 (EXtmm): Likewise.
833 (VexTmm): Likewise.
834 (MVexSIBMEM): Likewise.
835 (tmm_mode): Likewise.
836 (vex_sibmem_mode): Likewise.
837 (REG_VEX_0F3849_X86_64_P_0_W_0_M_1): Likewise.
838 (MOD_VEX_0F3849_X86_64_P_0_W_0): Likewise.
839 (MOD_VEX_0F3849_X86_64_P_2_W_0): Likewise.
840 (MOD_VEX_0F3849_X86_64_P_3_W_0): Likewise.
841 (MOD_VEX_0F384B_X86_64_P_1_W_0): Likewise.
842 (MOD_VEX_0F384B_X86_64_P_2_W_0): Likewise.
843 (MOD_VEX_0F384B_X86_64_P_3_W_0): Likewise.
844 (MOD_VEX_0F385C_X86_64_P_1_W_0): Likewise.
845 (MOD_VEX_0F385E_X86_64_P_0_W_0): Likewise.
846 (MOD_VEX_0F385E_X86_64_P_1_W_0): Likewise.
847 (MOD_VEX_0F385E_X86_64_P_2_W_0): Likewise.
848 (MOD_VEX_0F385E_X86_64_P_3_W_0): Likewise.
849 (RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0): Likewise.
850 (PREFIX_VEX_0F3849_X86_64): Likewise.
851 (PREFIX_VEX_0F384B_X86_64): Likewise.
852 (PREFIX_VEX_0F385C_X86_64): Likewise.
853 (PREFIX_VEX_0F385E_X86_64): Likewise.
854 (X86_64_VEX_0F3849): Likewise.
855 (X86_64_VEX_0F384B): Likewise.
856 (X86_64_VEX_0F385C): Likewise.
857 (X86_64_VEX_0F385E): Likewise.
858 (VEX_LEN_0F3849_X86_64_P_0_W_0_M_0): Likewise.
859 (VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0): Likewise.
860 (VEX_LEN_0F3849_X86_64_P_2_W_0_M_0): Likewise.
861 (VEX_LEN_0F3849_X86_64_P_3_W_0_M_0): Likewise.
862 (VEX_LEN_0F384B_X86_64_P_1_W_0_M_0): Likewise.
863 (VEX_LEN_0F384B_X86_64_P_2_W_0_M_0): Likewise.
864 (VEX_LEN_0F384B_X86_64_P_3_W_0_M_0): Likewise.
865 (VEX_LEN_0F385C_X86_64_P_1_W_0_M_0): Likewise.
866 (VEX_LEN_0F385E_X86_64_P_0_W_0_M_0): Likewise.
867 (VEX_LEN_0F385E_X86_64_P_1_W_0_M_0): Likewise.
868 (VEX_LEN_0F385E_X86_64_P_2_W_0_M_0): Likewise.
869 (VEX_LEN_0F385E_X86_64_P_3_W_0_M_0): Likewise.
870 (VEX_W_0F3849_X86_64_P_0): Likewise.
871 (VEX_W_0F3849_X86_64_P_2): Likewise.
872 (VEX_W_0F3849_X86_64_P_3): Likewise.
873 (VEX_W_0F384B_X86_64_P_1): Likewise.
874 (VEX_W_0F384B_X86_64_P_2): Likewise.
875 (VEX_W_0F384B_X86_64_P_3): Likewise.
876 (VEX_W_0F385C_X86_64_P_1): Likewise.
877 (VEX_W_0F385E_X86_64_P_0): Likewise.
878 (VEX_W_0F385E_X86_64_P_1): Likewise.
879 (VEX_W_0F385E_X86_64_P_2): Likewise.
880 (VEX_W_0F385E_X86_64_P_3): Likewise.
881 (names_tmm): Likewise.
882 (att_names_tmm): Likewise.
883 (intel_operand_size): Handle void_mode.
884 (OP_XMM): Handle tmm_mode.
885 (OP_EX): Likewise.
886 (OP_VEX): Likewise.
887 * i386-gen.c (cpu_flag_init): Add entries for CpuAMX_INT8,
888 CpuAMX_BF16 and CpuAMX_TILE.
889 (operand_type_shorthands): Add RegTMM.
890 (operand_type_init): Likewise.
891 (operand_types): Add Tmmword.
892 (cpu_flag_init): Add CPU_AMX_INT8, CpuAMX_BF16 and CpuAMX_TILE.
893 (cpu_flags): Add CpuAMX_INT8, CpuAMX_BF16 and CpuAMX_TILE.
894 * i386-opc.h (CpuAMX_INT8): New.
895 (CpuAMX_BF16): Likewise.
896 (CpuAMX_TILE): Likewise.
897 (SIBMEM): Likewise.
898 (Tmmword): Likewise.
899 (i386_cpu_flags): Add cpuamx_int8, cpuamx_bf16 and cpuamx_tile.
900 (i386_opcode_modifier): Extend width of fields vexvvvv and sib.
901 (i386_operand_type): Add tmmword.
902 * i386-opc.tbl: Add AMX instructions.
903 * i386-reg.tbl: Add AMX registers.
904 * i386-init.h: Regenerated.
905 * i386-tbl.h: Likewise.
906
467bbef0
JB
9072020-07-08 Jan Beulich <jbeulich@suse.com>
908
909 * i386-dis.c (OP_LWPCB_E, OP_LWP_E): Delete.
910 (REG_XOP_LWPCB, REG_XOP_LWP, REG_XOP_TBM_01, REG_XOP_TBM_02):
911 Rename to ...
912 (REG_0FXOP_09_12_M_1_L_0, REG_0FXOP_0A_12_L_0,
913 REG_0FXOP_09_01_L_0, REG_0FXOP_09_02_L_0): ... these
914 respectively.
915 (MOD_VEX_0FXOP_09_12, VEX_LEN_0FXOP_08_85, VEX_LEN_0FXOP_08_86,
916 VEX_LEN_0FXOP_08_87, VEX_LEN_0FXOP_08_8E, VEX_LEN_0FXOP_08_8F,
917 VEX_LEN_0FXOP_08_95, VEX_LEN_0FXOP_08_96, VEX_LEN_0FXOP_08_97,
918 VEX_LEN_0FXOP_08_9E, VEX_LEN_0FXOP_08_9F, VEX_LEN_0FXOP_08_A3,
919 VEX_LEN_0FXOP_08_A6, VEX_LEN_0FXOP_08_B6, VEX_LEN_0FXOP_08_C0,
920 VEX_LEN_0FXOP_08_C1, VEX_LEN_0FXOP_08_C2, VEX_LEN_0FXOP_08_C3,
921 VEX_LEN_0FXOP_09_01, VEX_LEN_0FXOP_09_02, VEX_LEN_0FXOP_09_12_M_1,
922 VEX_LEN_0FXOP_09_90, VEX_LEN_0FXOP_09_91, VEX_LEN_0FXOP_09_92,
923 VEX_LEN_0FXOP_09_93, VEX_LEN_0FXOP_09_94, VEX_LEN_0FXOP_09_95,
924 VEX_LEN_0FXOP_09_96, VEX_LEN_0FXOP_09_97, VEX_LEN_0FXOP_09_98,
925 VEX_LEN_0FXOP_09_99, VEX_LEN_0FXOP_09_9A, VEX_LEN_0FXOP_09_9B,
926 VEX_LEN_0FXOP_09_C1, VEX_LEN_0FXOP_09_C2, VEX_LEN_0FXOP_09_C3,
927 VEX_LEN_0FXOP_09_C6, VEX_LEN_0FXOP_09_C7, VEX_LEN_0FXOP_09_CB,
928 VEX_LEN_0FXOP_09_D1, VEX_LEN_0FXOP_09_D2, VEX_LEN_0FXOP_09_D3,
929 VEX_LEN_0FXOP_09_D6, VEX_LEN_0FXOP_09_D7, VEX_LEN_0FXOP_09_DB,
930 VEX_LEN_0FXOP_09_E1, VEX_LEN_0FXOP_09_E2, VEX_LEN_0FXOP_09_E3,
931 VEX_LEN_0FXOP_0A_12, VEX_W_0FXOP_08_85_L_0,
932 VEX_W_0FXOP_08_86_L_0, VEX_W_0FXOP_08_87_L_0,
933 VEX_W_0FXOP_08_8E_L_0, VEX_W_0FXOP_08_8F_L_0,
934 VEX_W_0FXOP_08_95_L_0, VEX_W_0FXOP_08_96_L_0,
935 VEX_W_0FXOP_08_97_L_0, VEX_W_0FXOP_08_9E_L_0,
936 VEX_W_0FXOP_08_9F_L_0, VEX_W_0FXOP_08_A6_L_0,
937 VEX_W_0FXOP_08_B6_L_0, VEX_W_0FXOP_08_C0_L_0,
938 VEX_W_0FXOP_08_C1_L_0, VEX_W_0FXOP_08_C2_L_0,
939 VEX_W_0FXOP_08_C3_L_0, VEX_W_0FXOP_08_CC_L_0,
940 VEX_W_0FXOP_08_CD_L_0, VEX_W_0FXOP_08_CE_L_0,
941 VEX_W_0FXOP_08_CF_L_0, VEX_W_0FXOP_08_EC_L_0,
942 VEX_W_0FXOP_08_ED_L_0, VEX_W_0FXOP_08_EE_L_0,
943 VEX_W_0FXOP_08_EF_L_0, VEX_W_0FXOP_09_C1_L_0,
944 VEX_W_0FXOP_09_C2_L_0, VEX_W_0FXOP_09_C3_L_0,
945 VEX_W_0FXOP_09_C6_L_0, VEX_W_0FXOP_09_C7_L_0,
946 VEX_W_0FXOP_09_CB_L_0, VEX_W_0FXOP_09_D1_L_0,
947 VEX_W_0FXOP_09_D2_L_0, VEX_W_0FXOP_09_D3_L_0,
948 VEX_W_0FXOP_09_D6_L_0, VEX_W_0FXOP_09_D7_L_0,
949 VEX_W_0FXOP_09_DB_L_0, VEX_W_0FXOP_09_E1_L_0,
950 VEX_W_0FXOP_09_E2_L_0, VEX_W_0FXOP_09_E3_L_0): New enumerators.
951 (reg_table): Re-order XOP entries. Adjust their operands.
952 (xop_table): Replace 08_85, 08_86, 08_87, 08_8E, 08_8F, 08_95,
953 08_96, 08_97, 08_9E, 08_9F, 08_A3, 08_A6, 08_B6, 08_C0, 08_C1,
954 08_C2, 08_C3, 09_01, 09_02, 09_12, 09_90, 09_91, 09_92, 09_93,
955 09_94, 09_95, 09_96, 09_97, 09_98, 09_99, 09_9A, 09_9B, 09_C1,
956 09_C2, 09_C3, 09_C6, 09_C7, 09_CB, 09_D1, 09_D2, 09_D3, 09_D6,
957 09_D7, 09_DB, 09_E1, 09_E2, 09_E3, and VEX_LEN_0FXOP_0A_12
958 entries by references ...
959 (vex_len_table): ... to resepctive new entries here. For several
960 new and existing entries reference ...
961 (vex_w_table): ... new entries here.
962 (mod_table): New MOD_VEX_0FXOP_09_12 entry.
963
6384fd9e
JB
9642020-07-08 Jan Beulich <jbeulich@suse.com>
965
966 * i386-dis.c (XMVexScalarI4): Define.
967 (VEX_LEN_0F3A6A_P_2, VEX_LEN_0F3A6B_P_2, VEX_LEN_0F3A6E_P_2,
968 VEX_LEN_0F3A6F_P_2, VEX_LEN_0F3A7A_P_2, VEX_LEN_0F3A7B_P_2,
969 VEX_LEN_0F3A7E_P_2, VEX_LEN_0F3A7F_P_2): Delete.
970 (vex_len_table): Move scalar FMA4 entries ...
971 (prefix_table): ... here.
972 (OP_REG_VexI4): Handle scalar_mode.
973 * i386-opc.tbl: Use VexLIG for scalar FMA4 insns.
974 * i386-tbl.h: Re-generate.
975
e6123d0c
JB
9762020-07-08 Jan Beulich <jbeulich@suse.com>
977
978 * i386-dis.c (OP_Vex_2src_1, OP_Vex_2src_2, Vex_2src_1,
979 Vex_2src_2): Delete.
980 (OP_VexW, VexW): New.
981 (xop_table): Use EXx for rotates by immediate. Use EXx and VexW
982 for shifts and rotates by register.
983
93abb146
JB
9842020-07-08 Jan Beulich <jbeulich@suse.com>
985
986 * i386-dis.c (OP_EX_VexImmW, OP_XMM_VexW, EXVexImmW, XMVexW,
987 VEX_W_0F3A48_P_2, VEX_W_0F3A49_P_2, vex_w_done, get_vex_imm8,
988 OP_EX_VexReg): Delete.
989 (OP_VexI4, VexI4): New.
990 (vex_w_table): Move vpermil2ps and vpermil2pd entries ...
991 (prefix_table): ... here.
992 (print_insn): Drop setting of vex_w_done.
993
b13b1bc0
JB
9942020-07-08 Jan Beulich <jbeulich@suse.com>
995
996 * i386-dis.c (OP_EX_VexW, EXVexW, EXdVexW, EXqVexW): Delete.
997 (prefix_table, vex_len_table): Replace operands for FMA4 insns.
998 (xop_table): Replace operands of 4-operand insns.
999 (OP_REG_VexI4): Move VEX.W based operand swaping here.
1000
f337259f
CZ
10012020-07-07 Claudiu Zissulescu <claziss@synopsys.com>
1002
1003 * arc-opc.c (insert_rbd): New function.
1004 (RBD): Define.
1005 (RBDdup): Likewise.
1006 * arc-tbl.h (vadd2, vadd4h, vmac2h, vmpy2h, vsub4h): Update
1007 instructions.
1008
931452b6
JB
10092020-07-07 Jan Beulich <jbeulich@suse.com>
1010
1011 * i386-dis.c (EVEX_W_0F3826_P_1, EVEX_W_0F3826_P_2,
1012 EVEX_W_0F3828_P_1, EVEX_W_0F3829_P_1, EVEX_W_0F3854_P_2,
1013 EVEX_W_0F3866_P_2, EVEX_W_0F3875_P_2, EVEX_W_0F387D_P_2,
1014 EVEX_W_0F388D_P_2, EVEX_W_0F3A3E_P_2, EVEX_W_0F3A3F_P_2):
1015 Delete.
1016 (putop): Handle "BW".
1017 * i386-dis-evex-w.h: Move entries for opcodes 0F3826, 0F3826,
1018 0F3828, 0F3829, 0F3854, 0F3866, 0F3875, 0F387D, 0F388D, 0F3A3E,
1019 and 0F3A3F ...
1020 * i386-dis-evex-prefix.h: ... here.
1021
b5b098c2
JB
10222020-07-06 Jan Beulich <jbeulich@suse.com>
1023
1024 * i386-dis.c (VEX_LEN_0FXOP_09_80, VEX_LEN_0FXOP_09_81): Delete.
1025 (VEX_LEN_0FXOP_09_82_W_0, VEX_LEN_0FXOP_09_83_W_0,
1026 VEX_W_0FXOP_09_80, VEX_W_0FXOP_09_81, VEX_W_0FXOP_09_82,
1027 VEX_W_0FXOP_09_83): New enumerators.
1028 (xop_table): Reference the above.
1029 (vex_len_table): Replace vfrczp* entries by vfrczs* ones.
1030 (vex_w_table): New VEX_W_0FXOP_09_80, VEX_W_0FXOP_09_81,
1031 VEX_W_0FXOP_09_82, and VEX_W_0FXOP_09_83 entries.
1032 (get_valid_dis386): Return bad_opcode for XOP.PP != 0.
1033
21a3faeb
JB
10342020-07-06 Jan Beulich <jbeulich@suse.com>
1035
1036 * i386-dis.c (EVEX_W_0F3838_P_1,
1037 EVEX_W_0F3839_P_1, EVEX_W_0F3840_P_2, EVEX_W_0F3855_P_2,
1038 EVEX_W_0F3868_P_3, EVEX_W_0F3871_P_2, EVEX_W_0F3873_P_2,
1039 EVEX_W_0F3A50_P_2, EVEX_W_0F3A51_P_2, EVEX_W_0F3A56_P_2,
1040 EVEX_W_0F3A57_P_2, EVEX_W_0F3A66_P_2, EVEX_W_0F3A67_P_2,
1041 EVEX_W_0F3A71_P_2, EVEX_W_0F3A73_P_2): Delete.
1042 (putop): Centralize management of last[]. Delete SAVE_LAST.
1043 * i386-dis-evex-w.h: Move entries for opcodes 0F3838, 0F3839,
1044 0F3840, 0F3855, 0F3868, 0F3871, 0F3873, 0F3A50, 0F3A51, 0F3A56,
1045 0F3A57, 0F3A66, 0F3A67, 0F3A71, and 0F3A73 ...
1046 * i386-dis-evex-prefix.h: here.
1047
bc152a17
JB
10482020-07-06 Jan Beulich <jbeulich@suse.com>
1049
1050 * i386-dis.c (MOD_EVEX_0F381A_P_2_W_0, MOD_EVEX_0F381A_P_2_W_1,
1051 MOD_EVEX_0F381B_P_2_W_0, MOD_EVEX_0F381B_P_2_W_1,
1052 MOD_EVEX_0F385A_P_2_W_0, MOD_EVEX_0F385A_P_2_W_1,
1053 MOD_EVEX_0F385B_P_2_W_0, MOD_EVEX_0F385B_P_2_W_1): New
1054 enumerators.
1055 (EVEX_LEN_0F381A_P_2_W_0, EVEX_LEN_0F381A_P_2_W_1,
1056 EVEX_LEN_0F381B_P_2_W_0, EVEX_LEN_0F381B_P_2_W_1,
1057 EVEX_LEN_0F385A_P_2_W_0, EVEX_LEN_0F385A_P_2_W_1,
1058 EVEX_LEN_0F385B_P_2_W_0, EVEX_LEN_0F385B_P_2_W_1): Rename to ...
1059 (EVEX_LEN_0F381A_P_2_W_0_M_0, EVEX_LEN_0F381A_P_2_W_1_M_0,
1060 EVEX_LEN_0F381B_P_2_W_0_M_0, EVEX_LEN_0F381B_P_2_W_1_M_0,
1061 EVEX_LEN_0F385A_P_2_W_0_M_0, EVEX_LEN_0F385A_P_2_W_1_M_0,
1062 EVEX_LEN_0F385B_P_2_W_0_M_0, EVEX_LEN_0F385B_P_2_W_1_M_0): ...
1063 these, respectively.
1064 * i386-dis-evex-len.h: Adjust comments.
1065 * i386-dis-evex-mod.h: New MOD_EVEX_0F381A_P_2_W_0,
1066 MOD_EVEX_0F381A_P_2_W_1, MOD_EVEX_0F381B_P_2_W_0,
1067 MOD_EVEX_0F381B_P_2_W_1, MOD_EVEX_0F385A_P_2_W_0,
1068 MOD_EVEX_0F385A_P_2_W_1, MOD_EVEX_0F385B_P_2_W_0, and
1069 MOD_EVEX_0F385B_P_2_W_1 table entries.
1070 * i386-dis-evex-w.h: Reference mod_table[] for
1071 EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2, EVEX_W_0F385A_P_2, and
1072 EVEX_W_0F385B_P_2.
1073
c82a99a0
JB
10742020-07-06 Jan Beulich <jbeulich@suse.com>
1075
1076 * i386-dis-evex-len.h (vbroadcastf32x8, vbroadcasti32x8,
1077 vinsertf32x8, vinsertf64x4, vextractf32x8, vextractf64x4): Use
1078 EXymm.
1079 (vinserti32x8, vinserti64x4, vextracti32x8, vextracti64x4):
1080 Likewise. Mark 256-bit entries invalid.
1081
fedfb81e
JB
10822020-07-06 Jan Beulich <jbeulich@suse.com>
1083
1084 * i386-dis.c (PREFIX_EVEX_0F62, PREFIX_EVEX_0F6A,
1085 PREFIX_EVEX_0F6B, PREFIX_EVEX_0F6C, PREFIX_EVEX_0F6D,
1086 PREFIX_EVEX_0FD2, PREFIX_EVEX_0FD3, PREFIX_EVEX_0FD4,
1087 PREFIX_EVEX_0FF2, PREFIX_EVEX_0FF3, PREFIX_EVEX_0FF4,
1088 PREFIX_EVEX_0FFA, PREFIX_EVEX_0FFB, PREFIX_EVEX_0FFE,
1089 PREFIX_EVEX_0F382B): Delete.
1090 (EVEX_W_0F62_P_2, EVEX_W_0F6A_P_2, EVEX_W_0F6B_P_2,
1091 EVEX_W_0F6C_P_2, EVEX_W_0F6D_P_2, EVEX_W_0FD2_P_2,
1092 EVEX_W_0FD3_P_2, EVEX_W_0FD4_P_2, EVEX_W_0FF2_P_2,
1093 EVEX_W_0FF3_P_2, EVEX_W_0FF4_P_2, EVEX_W_0FFA_P_2,
1094 EVEX_W_0FFB_P_2, EVEX_W_0FFE_P_2, EVEX_W_0F382B_P_2): Rename
1095 to ...
1096 (EVEX_W_0F62, EVEX_W_0F6A, EVEX_W_0F6B, EVEX_W_0F6C,
1097 EVEX_W_0F6D, EVEX_W_0FD2, EVEX_W_0FD3, EVEX_W_0FD4,
1098 EVEX_W_0FF2, EVEX_W_0FF3, EVEX_W_0FF4, EVEX_W_0FFA,
1099 EVEX_W_0FFB, EVEX_W_0FFE, EVEX_W_0F382B): ... these
1100 respectively.
1101 * i386-dis-evex.h (evex_table): Reference VEX_W table entries
1102 for opcodes 0F62, 0F6A, 0F6B, 0F6C, 0F6D, 0FD2, 0FD3, 0FD4,
1103 0FF2, 0FF3, 0FF4, 0FFA, 0FFB, 0FFE, 0F382B.
1104 * i386-dis-evex-prefix.h (PREFIX_EVEX_0F62, PREFIX_EVEX_0F6A,
1105 PREFIX_EVEX_0F6B, PREFIX_EVEX_0F6C, PREFIX_EVEX_0F6D,
1106 PREFIX_EVEX_0FD2, PREFIX_EVEX_0FD3, PREFIX_EVEX_0FD4,
1107 PREFIX_EVEX_0FF2, PREFIX_EVEX_0FF3, PREFIX_EVEX_0FF4,
1108 PREFIX_EVEX_0FFA, PREFIX_EVEX_0FFB, PREFIX_EVEX_0FFE,
1109 PREFIX_EVEX_0F382B): Remove table entries.
1110 * i386-dis-evex-w.h: Reference VEX table entries for opcodes
1111 0F62, 0F6A, 0F6B, 0F6C, 0F6D, 0FD2, 0FD3, 0FD4, 0FF2, 0FF3,
1112 0FF4, 0FFA, 0FFB, 0FFE, 0F382B.
1113
3a57774c
JB
11142020-07-06 Jan Beulich <jbeulich@suse.com>
1115
1116 * i386-dis.c (EVEX_LEN_0F3816_P_2, EVEX_LEN_0F3836_P_2,
1117 EVEX_LEN_0F3A00_P_2_W_1, EVEX_LEN_0F3A01_P_2_W_1): New
1118 enumerators.
1119 * i386-dis-evex-len.h (evex_len_table): New EVEX_LEN_0F3816_P_2,
1120 EVEX_LEN_0F3836_P_2, EVEX_LEN_0F3A00_P_2_W_1, and
1121 EVEX_LEN_0F3A01_P_2_W_1 table entries.
1122 * i386-dis-evex-prefix.h, i386-dis-evex-w.h: Reference the above
1123 entries.
1124
e74d9fa9
JB
11252020-07-06 Jan Beulich <jbeulich@suse.com>
1126
1127 * i386-dis.c (EVEX_LEN_0FC4_P_2, EVEX_LEN_0FC5_P_2,
1128 EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2, EVEX_LEN_0F3A16_P_2,
1129 EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A20_P_2,
1130 EVEX_LEN_0F3A21_P_2_W_0, EVEX_LEN_0F3A22_P_2): New enumerators.
1131 * i386-dis-evex-len.h (evex_len_table): New EVEX_LEN_0FC4_P_2,
1132 EVEX_LEN_0FC5_P_2, EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2,
1133 EVEX_LEN_0F3A16_P_2, EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A20_P_2,
1134 EVEX_LEN_0F3A21_P_2_W_0, and EVEX_LEN_0F3A22_P_2 table entries.
1135 * i386-dis-evex-prefix.h, i386-dis-evex-w.h: Reference the above
1136 entries.
1137
6431c801
JB
11382020-07-06 Jan Beulich <jbeulich@suse.com>
1139
1140 * i386-dis.c (PREFIX_EVEX_0F3A1D, EVEX_W_0F3A1D_P_2): Delete.
1141 (VEX_W_0F3813_P_2, VEX_W_0F3A1D_P_2): New enumerators.
1142 (prefix_table): Reference VEX_W_0F3813_P_2 and VEX_W_0F3A1D_P_2
1143 respectively.
1144 (vex_w_table): New VEX_W_0F3813_P_2 and VEX_W_0F3A1D_P_2 table
1145 entries.
1146 * i386-dis-evex.h (evex_table): Reference VEX table entry for
1147 opcode 0F3A1D.
1148 * i386-dis-evex-prefix.h (PREFIX_EVEX_0F3A1D): Delete table
1149 entry.
1150 * i386-dis-evex-w.h (EVEX_W_0F3A1D_P_2): Likewise.
1151
6df22cf6
JB
11522020-07-06 Jan Beulich <jbeulich@suse.com>
1153
1154 * i386-dis.c (PREFIX_EVEX_0F60, PREFIX_EVEX_0F61,
1155 PREFIX_EVEX_0F63, PREFIX_EVEX_0F67, PREFIX_EVEX_0F68,
1156 PREFIX_EVEX_0F69, PREFIX_EVEX_0FD1, PREFIX_EVEX_0FD5,
1157 PREFIX_EVEX_0FD8, PREFIX_EVEX_0FD9, PREFIX_EVEX_0FDA,
1158 PREFIX_EVEX_0FDC, PREFIX_EVEX_0FDD, PREFIX_EVEX_0FDE,
1159 PREFIX_EVEX_0FE0, PREFIX_EVEX_0FE1, PREFIX_EVEX_0FE3,
1160 PREFIX_EVEX_0FE4, PREFIX_EVEX_0FE5, PREFIX_EVEX_0FE8,
1161 PREFIX_EVEX_0FE9, PREFIX_EVEX_0FEA, PREFIX_EVEX_0FEC,
1162 PREFIX_EVEX_0FED, PREFIX_EVEX_0FEE, PREFIX_EVEX_0FF1,
1163 PREFIX_EVEX_0FF5, PREFIX_EVEX_0FF6, PREFIX_EVEX_0FF8,
1164 PREFIX_EVEX_0FF9, PREFIX_EVEX_0FFC, PREFIX_EVEX_0FFD,
1165 PREFIX_EVEX_0F3800, PREFIX_EVEX_0F3804, PREFIX_EVEX_0F380B,
1166 PREFIX_EVEX_0F380C, PREFIX_EVEX_0F3818, PREFIX_EVEX_0F381C,
1167 PREFIX_EVEX_0F381D, PREFIX_EVEX_0F383C, PREFIX_EVEX_0F383E,
1168 PREFIX_EVEX_0F3858, PREFIX_EVEX_0F3878, PREFIX_EVEX_0F3879,
1169 PREFIX_EVEX_0F3896, PREFIX_EVEX_0F3897, PREFIX_EVEX_0F3898,
1170 PREFIX_EVEX_0F3899, PREFIX_EVEX_0F389C, PREFIX_EVEX_0F389D,
1171 PREFIX_EVEX_0F389E, PREFIX_EVEX_0F389F, PREFIX_EVEX_0F38A6,
1172 PREFIX_EVEX_0F38A7, PREFIX_EVEX_0F38A8, PREFIX_EVEX_0F38A9,
1173 PREFIX_EVEX_0F38AC, PREFIX_EVEX_0F38AD, PREFIX_EVEX_0F38AE,
1174 PREFIX_EVEX_0F38AF, PREFIX_EVEX_0F38B6, PREFIX_EVEX_0F38B7,
1175 PREFIX_EVEX_0F38B8, PREFIX_EVEX_0F38B9, PREFIX_EVEX_0F38BA,
1176 PREFIX_EVEX_0F38BB, PREFIX_EVEX_0F38BC, PREFIX_EVEX_0F38BD,
1177 PREFIX_EVEX_0F38BE, PREFIX_EVEX_0F38BF, PREFIX_EVEX_0F38CF,
1178 PREFIX_EVEX_0F38DC, PREFIX_EVEX_0F38DD, PREFIX_EVEX_0F38DE,
1179 PREFIX_EVEX_0F38DF, PREFIX_EVEX_0F3A04, PREFIX_EVEX_0F3A0F,
1180 PREFIX_EVEX_0F3A44, PREFIX_EVEX_0F3ACE, PREFIX_EVEX_0F3ACF,
1181 EVEX_W_0F380C_P_2, EVEX_W_0F3818_P_2, EVEX_W_0F3858_P_2,
1182 EVEX_W_0F3878_P_2, EVEX_W_0F3879_P_2, EVEX_W_0F3A04_P_2,
1183 EVEX_W_0F3ACE_P_2, EVEX_W_0F3ACF_P_2): Delete.
1184 (prefix_table): Add EXxEVexR to FMA table entries.
1185 (OP_Rounding): Move abort() invocation.
1186 * i386-dis-evex.h (evex_table): Reference VEX table for opcodes
1187 0F60, 0F61, 0F63, 0F67, 0F68, 0F69, 0FD1, 0FD5, 0FD8, 0FD9,
1188 0FDA, 0FDC, 0FDD, 0FDE, 0FE0, 0FE1, 0FE3, 0FE4, 0FE5, 0FE8,
1189 0FE9, 0FEA, 0FEC, 0FED, 0FEE, 0FF1, 0FF5, 0FF6, 0FF8, 0FF9,
1190 0FFC, 0FFD, 0F3800, 0F3804, 0F380B, 0F380C, 0F3818, 0F381C,
1191 0F381D, 0F383C, 0F383E, 0F3858, 0F3878, 0F3879, 0F3896, 0F3897,
1192 0F3898, 0F3899, 0F389C, 0F389D, 0F389E, 0F389F, 0F38A6, 0F38A7,
1193 0F38A8, 0F38A9, 0F38AC, 0F38AD, 0F38AE, 0F38AF, 0F38B6, 0F38B7,
1194 0F38B8, 0F38B9, 0F38BA, 0F38BB, 0F38BC, 0F38BD, 0F38BE, 0F38BF,
1195 0F38CF, 0F38DC, 0F38DD, 0F38DE, 0F38DF, 0F3A04, 0F3A0F, 0F3A44,
1196 0F3ACE, 0F3ACF.
1197 * i386-dis-evex-prefix.h (PREFIX_EVEX_0F60, PREFIX_EVEX_0F61,
1198 PREFIX_EVEX_0F63, PREFIX_EVEX_0F67, PREFIX_EVEX_0F68,
1199 PREFIX_EVEX_0F69, PREFIX_EVEX_0FD1, PREFIX_EVEX_0FD5,
1200 PREFIX_EVEX_0FD8, PREFIX_EVEX_0FD9, PREFIX_EVEX_0FDA,
1201 PREFIX_EVEX_0FDC, PREFIX_EVEX_0FDD, PREFIX_EVEX_0FDE,
1202 PREFIX_EVEX_0FE0, PREFIX_EVEX_0FE1, PREFIX_EVEX_0FE3,
1203 PREFIX_EVEX_0FE4, PREFIX_EVEX_0FE5, PREFIX_EVEX_0FE8,
1204 PREFIX_EVEX_0FE9, PREFIX_EVEX_0FEA, PREFIX_EVEX_0FEC,
1205 PREFIX_EVEX_0FED, PREFIX_EVEX_0FEE, PREFIX_EVEX_0FF1,
1206 PREFIX_EVEX_0FF5, PREFIX_EVEX_0FF6, PREFIX_EVEX_0FF8,
1207 PREFIX_EVEX_0FF9, PREFIX_EVEX_0FFC, PREFIX_EVEX_0FFD,
1208 PREFIX_EVEX_0F3800, PREFIX_EVEX_0F3804, PREFIX_EVEX_0F380B,
1209 PREFIX_EVEX_0F380C, PREFIX_EVEX_0F3818, PREFIX_EVEX_0F381C,
1210 PREFIX_EVEX_0F381D, PREFIX_EVEX_0F383C, PREFIX_EVEX_0F383E,
1211 PREFIX_EVEX_0F3858, PREFIX_EVEX_0F3878, PREFIX_EVEX_0F3879,
1212 PREFIX_EVEX_0F3896, PREFIX_EVEX_0F3897, PREFIX_EVEX_0F3898,
1213 PREFIX_EVEX_0F3899, PREFIX_EVEX_0F389C, PREFIX_EVEX_0F389D,
1214 PREFIX_EVEX_0F389E, PREFIX_EVEX_0F389F, PREFIX_EVEX_0F38A6,
1215 PREFIX_EVEX_0F38A7, PREFIX_EVEX_0F38A8, PREFIX_EVEX_0F38A9,
1216 PREFIX_EVEX_0F38AC, PREFIX_EVEX_0F38AD, PREFIX_EVEX_0F38AE,
1217 PREFIX_EVEX_0F38AF, PREFIX_EVEX_0F38B6, PREFIX_EVEX_0F38B7,
1218 PREFIX_EVEX_0F38B8, PREFIX_EVEX_0F38B9, PREFIX_EVEX_0F38BA,
1219 PREFIX_EVEX_0F38BB, PREFIX_EVEX_0F38BC, PREFIX_EVEX_0F38BD,
1220 PREFIX_EVEX_0F38BE, PREFIX_EVEX_0F38BF, PREFIX_EVEX_0F38CF,
1221 PREFIX_EVEX_0F38DC, PREFIX_EVEX_0F38DD, PREFIX_EVEX_0F38DE,
1222 PREFIX_EVEX_0F38DF, PREFIX_EVEX_0F3A04, PREFIX_EVEX_0F3A0F,
1223 PREFIX_EVEX_0F3A44, PREFIX_EVEX_0F3ACE, PREFIX_EVEX_0F3ACF):
1224 Delete table entries.
1225 * i386-dis-evex-w.h (EVEX_W_0F380C_P_2, EVEX_W_0F3818_P_2,
1226 EVEX_W_0F3858_P_2, EVEX_W_0F3878_P_2, EVEX_W_0F3879_P_2,
1227 EVEX_W_0F3A04_P_2, EVEX_W_0F3ACE_P_2, EVEX_W_0F3ACF_P_2):
1228 Likewise.
1229
39e0f456
JB
12302020-07-06 Jan Beulich <jbeulich@suse.com>
1231
1232 * i386-dis.c (EXqScalarS): Delete.
1233 (vex_len_table): Replace EXqScalarS by EXqVexScalarS.
1234 * i386-dis-evex-w.h (vmovq): Use EXqVexScalarS.
1235
5b872f7d
JB
12362020-07-06 Jan Beulich <jbeulich@suse.com>
1237
1238 * i386-dis.c (safe-ctype.h): Include.
1239 (EXdScalar, EXqScalar): Delete.
1240 (d_scalar_mode, q_scalar_mode): Delete.
1241 (prefix_table, vex_len_table): Use EXxmm_md in place of
1242 EXdScalar and EXxmm_mq in place of EXqScalar.
1243 (intel_operand_size, OP_E_memory, OP_EX): Remove uses of
1244 d_scalar_mode and q_scalar_mode.
1245 * i386-dis-evex-w.h (vmovss): Use EXxmm_md.
1246 (vmovsd): Use EXxmm_mq.
1247
ddc73fa9
NC
12482020-07-06 Yuri Chornoivan <yurchor@ukr.net>
1249
1250 PR 26204
1251 * arc-dis.c: Fix spelling mistake.
1252 * po/opcodes.pot: Regenerate.
1253
17550be7
NC
12542020-07-06 Nick Clifton <nickc@redhat.com>
1255
1256 * po/pt_BR.po: Updated Brazilian Portugugese translation.
1257 * po/uk.po: Updated Ukranian translation.
1258
b19d852d
NC
12592020-07-04 Nick Clifton <nickc@redhat.com>
1260
1261 * configure: Regenerate.
1262 * po/opcodes.pot: Regenerate.
1263
b115b9fd
NC
12642020-07-04 Nick Clifton <nickc@redhat.com>
1265
1266 Binutils 2.35 branch created.
1267
c2ecccb3
L
12682020-07-02 H.J. Lu <hongjiu.lu@intel.com>
1269
1270 * i386-gen.c (opcode_modifiers): Add VexSwapSources.
1271 * i386-opc.h (VexSwapSources): New.
1272 (i386_opcode_modifier): Add vexswapsources.
1273 * i386-opc.tbl: Add VexSwapSources to BMI2 and BMI instructions
1274 with two source operands swapped.
1275 * i386-tbl.h: Regenerated.
1276
08ccfccf
NC
12772020-06-30 Nelson Chu <nelson.chu@sifive.com>
1278
1279 * riscv-dis.c (print_insn_args, case 'E'): Updated. Let the
1280 unprivileged CSR can also be initialized.
1281
279edac5
AM
12822020-06-29 Alan Modra <amodra@gmail.com>
1283
1284 * arm-dis.c: Use C style comments.
1285 * cr16-opc.c: Likewise.
1286 * ft32-dis.c: Likewise.
1287 * moxie-opc.c: Likewise.
1288 * tic54x-dis.c: Likewise.
1289 * s12z-opc.c: Remove useless comment.
1290 * xgate-dis.c: Likewise.
1291
e978ad62
L
12922020-06-26 H.J. Lu <hongjiu.lu@intel.com>
1293
1294 * i386-opc.tbl: Add a blank line.
1295
63112cd6
L
12962020-06-26 H.J. Lu <hongjiu.lu@intel.com>
1297
1298 * i386-gen.c (opcode_modifiers): Replace VecSIB with SIB.
1299 (VecSIB128): Renamed to ...
1300 (VECSIB128): This.
1301 (VecSIB256): Renamed to ...
1302 (VECSIB256): This.
1303 (VecSIB512): Renamed to ...
1304 (VECSIB512): This.
1305 (VecSIB): Renamed to ...
1306 (SIB): This.
1307 (i386_opcode_modifier): Replace vecsib with sib.
79b32e73 1308 * i386-opc.tbl (VecSIB128): New.
63112cd6
L
1309 (VecSIB256): Likewise.
1310 (VecSIB512): Likewise.
79b32e73 1311 Replace VecSIB=1, VecSIB=2 and VecSIB=3 with VecSIB128, VecSIB256
63112cd6
L
1312 and VecSIB512, respectively.
1313
d1c36125
JB
13142020-06-26 Jan Beulich <jbeulich@suse.com>
1315
1316 * i386-dis.c: Adjust description of I macro.
1317 (x86_64_table): Drop use of I.
1318 (float_mem): Replace use of I.
1319 (putop): Remove handling of I. Adjust setting/clearing of "alt".
1320
2a1bb84c
JB
13212020-06-26 Jan Beulich <jbeulich@suse.com>
1322
1323 * i386-dis.c: (print_insn): Avoid straight assignment to
1324 priv.orig_sizeflag when processing -M sub-options.
1325
8f570d62
JB
13262020-06-25 Jan Beulich <jbeulich@suse.com>
1327
1328 * i386-dis.c: Adjust description of J macro.
1329 (dis386, x86_64_table, mod_table): Replace J.
1330 (putop): Remove handling of J.
1331
464dc4af
JB
13322020-06-25 Jan Beulich <jbeulich@suse.com>
1333
1334 * i386-dis.c: (float_mem): Reduce alternatives for fstpt and fldpt.
1335
589958d6
JB
13362020-06-25 Jan Beulich <jbeulich@suse.com>
1337
1338 * i386-dis.c: Adjust description of "LQ" macro.
1339 (dis386_twobyte): Use LQ for sysret.
1340 (putop): Adjust handling of LQ.
1341
39ff0b81
NC
13422020-06-22 Nelson Chu <nelson.chu@sifive.com>
1343
1344 * riscv-opc.c: Move the structures and functions to bfd/elfxx-riscv.c.
1345 * riscv-dis.c: Include elfxx-riscv.h.
1346
d27c357a
JB
13472020-06-18 H.J. Lu <hongjiu.lu@intel.com>
1348
1349 * i386-dis.c (prefix_table): Revert the last vmgexit change.
1350
6fde587f
CL
13512020-06-17 Lili Cui <lili.cui@intel.com>
1352
1353 * i386-dis.c (prefix_table): Delete the incorrect vmgexit.
1354
efe30057
L
13552020-06-14 H.J. Lu <hongjiu.lu@intel.com>
1356
1357 PR gas/26115
1358 * i386-dis.c (prefix_table): Replace xsuspldtrk with xsusldtrk.
1359 * i386-opc.tbl: Likewise.
1360 * i386-tbl.h: Regenerated.
1361
d8af286f
NC
13622020-06-12 Nelson Chu <nelson.chu@sifive.com>
1363
1364 * riscv-opc.c (priv_specs): Remove v1.9 and PRIV_SPEC_CLASS_1P9.
1365
14962256
AC
13662020-06-11 Alex Coplan <alex.coplan@arm.com>
1367
1368 * aarch64-opc.c (SYSREG): New macro for describing system registers.
1369 (SR_CORE): Likewise.
1370 (SR_FEAT): Likewise.
1371 (SR_RNG): Likewise.
1372 (SR_V8_1): Likewise.
1373 (SR_V8_2): Likewise.
1374 (SR_V8_3): Likewise.
1375 (SR_V8_4): Likewise.
1376 (SR_PAN): Likewise.
1377 (SR_RAS): Likewise.
1378 (SR_SSBS): Likewise.
1379 (SR_SVE): Likewise.
1380 (SR_ID_PFR2): Likewise.
1381 (SR_PROFILE): Likewise.
1382 (SR_MEMTAG): Likewise.
1383 (SR_SCXTNUM): Likewise.
1384 (aarch64_sys_regs): Refactor to store feature information in the table.
1385 (aarch64_sys_reg_supported_p): Collapse logic for system registers
1386 that now describe their own features.
1387 (aarch64_pstatefield_supported_p): Likewise.
1388
f9630fa6
L
13892020-06-09 H.J. Lu <hongjiu.lu@intel.com>
1390
1391 * i386-dis.c (prefix_table): Fix a typo in comments.
1392
73239888
JB
13932020-06-09 Jan Beulich <jbeulich@suse.com>
1394
1395 * i386-dis.c (rex_ignored): Delete.
1396 (ckprefix): Drop rex_ignored initialization.
1397 (get_valid_dis386): Drop setting of rex_ignored.
1398 (print_insn): Drop checking of rex_ignored. Don't record data
1399 size prefix as used with VEX-and-alike encodings.
1400
18897deb
JB
14012020-06-09 Jan Beulich <jbeulich@suse.com>
1402
1403 * i386-dis.c (MOD_0F12_PREFIX_2, MOD_0F16_PREFIX_2,
1404 MOD_VEX_0F12_PREFIX_2, MOD_VEX_0F16_PREFIX_2): New enumerators.
1405 (VEX_LEN_0F12_P_2, VEX_LEN_0F16_P_2): Delete.
1406 (VEX_LEN_0F12_P_2_M_0, VEX_LEN_0F16_P_2_M_0): Define.
1407 (prefix_table): Decode MOD for cases 2 of opcodes 0F12, 0F16,
1408 VEX_0F12, and VEX_0F16.
1409 (vex_len_table): Use X for vmovlp* and vmovh*s. Drop
1410 VEX_LEN_0F12_P_2 and VEX_LEN_0F16_P_2 entries.
1411 (mod_table): Use X for movlpX and movhpX. Drop PREFIX_OPCODE
1412 from movlps and movhlps. New MOD_0F12_PREFIX_2,
1413 MOD_0F16_PREFIX_2, MOD_VEX_0F12_PREFIX_2, and
1414 MOD_VEX_0F16_PREFIX_2 entries.
1415
97e6786a
JB
14162020-06-09 Jan Beulich <jbeulich@suse.com>
1417
1418 * i386-dis.c (MOD_EVEX_0F12_PREFIX_2, MOD_EVEX_0F13,
1419 MOD_EVEX_0F16_PREFIX_2, MOD_EVEX_0F17, MOD_EVEX_0F2B): New enumerators.
1420 (PREFIX_EVEX_0F13, PREFIX_EVEX_0F14, PREFIX_EVEX_0F15,
1421 PREFIX_EVEX_0F17, PREFIX_EVEX_0F28, PREFIX_EVEX_0F29,
1422 PREFIX_EVEX_0F2B, PREFIX_EVEX_0F54, PREFIX_EVEX_0F55,
1423 PREFIX_EVEX_0F56, PREFIX_EVEX_0F57, PREFIX_EVEX_0FC6,
1424 EVEX_W_0F10_P_0, EVEX_W_0F10_P_2, EVEX_W_0F11_P_0,
1425 EVEX_W_0F11_P_2, EVEX_W_0F12_P_0_M_0, EVEX_W_0F12_P_2,
1426 EVEX_W_0F13_P_0, EVEX_W_0F13_P_2, EVEX_W_0F14_P_0,
1427 EVEX_W_0F14_P_2, EVEX_W_0F15_P_0, EVEX_W_0F15_P_2,
1428 EVEX_W_0F16_P_0_M_0, EVEX_W_0F16_P_2, EVEX_W_0F17_P_0,
1429 EVEX_W_0F17_P_2, EVEX_W_0F28_P_0, EVEX_W_0F28_P_2,
1430 EVEX_W_0F29_P_0, EVEX_W_0F29_P_2, EVEX_W_0F2B_P_0,
1431 EVEX_W_0F2B_P_2, EVEX_W_0F2E_P_0, EVEX_W_0F2E_P_2,
1432 EVEX_W_0F2F_P_0, EVEX_W_0F2F_P_2, EVEX_W_0F51_P_0,
1433 EVEX_W_0F51_P_2, EVEX_W_0F54_P_0, EVEX_W_0F54_P_2,
1434 EVEX_W_0F55_P_0, EVEX_W_0F55_P_2, EVEX_W_0F56_P_0,
1435 EVEX_W_0F56_P_2, EVEX_W_0F57_P_0, EVEX_W_0F57_P_2,
1436 EVEX_W_0F58_P_0, EVEX_W_0F58_P_2, EVEX_W_0F59_P_0,
1437 EVEX_W_0F59_P_2, EVEX_W_0F5C_P_0, EVEX_W_0F5C_P_2,
1438 EVEX_W_0F5D_P_0, EVEX_W_0F5D_P_2, EVEX_W_0F5E_P_0,
1439 EVEX_W_0F5E_P_2, EVEX_W_0F5F_P_0, EVEX_W_0F5F_P_2,
1440 EVEX_W_0FC2_P_0, EVEX_W_0FC2_P_2, EVEX_W_0FC6_P_0,
1441 EVEX_W_0FC6_P_2): Delete.
1442 (print_insn): Add EVEX.W vs embedded prefix consistency check
1443 to prefix validation.
1444 * i386-dis-evex.h (evex_table): Don't further descend for
1445 vunpcklpX, vunpckhpX, vmovapX, vandpX, vandnpX, vorpX, vxorpX,
1446 and vshufpX. Continue with MOD decoding for opcodes 0F13, 0F17,
1447 and 0F2B.
1448 * i386-dis-evex-mod.h: Add/adjust vmovlpX/vmovhpX entries.
1449 * i386-dis-evex-prefix.h: Don't further descend for vmovupX,
1450 vucomisX, vcomisX, vsqrtpX, vaddpX, vmulpX, vsubpX, vminpX,
1451 vdivpX, vmaxpX, and vcmppX. Continue with MOD decoding for cases
1452 2 of PREFIX_EVEX_0F12, PREFIX_EVEX_0F16, and PREFIX_EVEX_0F29.
1453 Drop PREFIX_EVEX_0F13, PREFIX_EVEX_0F14, PREFIX_EVEX_0F15,
1454 PREFIX_EVEX_0F17, PREFIX_EVEX_0F28, PREFIX_EVEX_0F2B,
1455 PREFIX_EVEX_0F54, PREFIX_EVEX_0F55, PREFIX_EVEX_0F56,
1456 PREFIX_EVEX_0F57, and PREFIX_EVEX_0FC6 entries.
1457 * i386-dis-evex-w.h: Drop EVEX_W_0F10_P_0, EVEX_W_0F10_P_2,
1458 EVEX_W_0F11_P_0, EVEX_W_0F11_P_2, EVEX_W_0F12_P_0_M_0,
1459 EVEX_W_0F12_P_2, EVEX_W_0F12_P_3, EVEX_W_0F13_P_0,
1460 EVEX_W_0F13_P_2, EVEX_W_0F14_P_0, EVEX_W_0F14_P_2,
1461 EVEX_W_0F15_P_0, EVEX_W_0F15_P_2, EVEX_W_0F16_P_0_M_0,
1462 EVEX_W_0F16_P_2, EVEX_W_0F17_P_0, EVEX_W_0F17_P_2,
1463 EVEX_W_0F28_P_0, EVEX_W_0F28_P_2, EVEX_W_0F29_P_0,
1464 EVEX_W_0F29_P_2, EVEX_W_0F2B_P_0, EVEX_W_0F2B_P_2,
1465 EVEX_W_0F2E_P_0, EVEX_W_0F2E_P_2, EVEX_W_0F2F_P_0,
1466 EVEX_W_0F2F_P_2, EVEX_W_0F51_P_0, EVEX_W_0F51_P_2,
1467 EVEX_W_0F54_P_0, EVEX_W_0F54_P_2, EVEX_W_0F55_P_0,
1468 EVEX_W_0F55_P_2, EVEX_W_0F56_P_0, EVEX_W_0F56_P_2,
1469 EVEX_W_0F57_P_0, EVEX_W_0F57_P_2, EVEX_W_0F58_P_0,
1470 EVEX_W_0F58_P_2, EVEX_W_0F59_P_0, EVEX_W_0F59_P_2,
1471 EVEX_W_0F5C_P_0, EVEX_W_0F5C_P_2, EVEX_W_0F5D_P_0,
1472 EVEX_W_0F5D_P_2, EVEX_W_0F5E_P_0, EVEX_W_0F5E_P_2,
1473 EVEX_W_0F5F_P_0, EVEX_W_0F5F_P_2, EVEX_W_0FC2_P_0,
1474 EVEX_W_0FC2_P_2, EVEX_W_0FC6_P_0, and EVEX_W_0FC6_P_2 entries.
1475
bf926894
JB
14762020-06-09 Jan Beulich <jbeulich@suse.com>
1477
1478 * i386-dis.c (vex_table): Use PREFIX_OPCODE for vunpcklpX,
1479 vunpckhpX, vmovapX, vandpX, vandnpX, vorpX, vxorpX and vshufpX.
1480 (vex_len_table) : Likewise for vmovlpX, vmovhpX, vmovntpX, and
1481 vmovmskpX.
1482 (print_insn): Drop pointless check against bad_opcode. Split
1483 prefix validation into legacy and VEX-and-alike parts.
1484 (putop): Re-work 'X' macro handling.
1485
a5aaedb9
JB
14862020-06-09 Jan Beulich <jbeulich@suse.com>
1487
1488 * i386-dis.c (MOD_0F51): Rename to ...
1489 (MOD_0F50): ... this.
1490
26417f19
AC
14912020-06-08 Alex Coplan <alex.coplan@arm.com>
1492
1493 * arm-dis.c (arm_opcodes): Add dfb.
1494 (thumb32_opcodes): Add dfb.
1495
8a6fb3f9
JB
14962020-06-08 Jan Beulich <jbeulich@suse.com>
1497
1498 * i386-opc.h (reg_entry): Const-qualify reg_name field.
1499
1424c35d
AM
15002020-06-06 Alan Modra <amodra@gmail.com>
1501
1502 * ppc-dis.c (ppc_opts): Accept -mpwr10/-Mpwr10.
1503
d3d1cc7b
AM
15042020-06-05 Alan Modra <amodra@gmail.com>
1505
1506 * cgen-dis.c (hash_insn_array): Increase size of buf. Assert
1507 size is large enough.
1508
d8740be1
JM
15092020-06-04 Jose E. Marchesi <jose.marchesi@oracle.com>
1510
1511 * disassemble.c (disassemble_init_for_target): Set endian_code for
1512 bpf targets.
1513 * bpf-desc.c: Regenerate.
1514 * bpf-opc.c: Likewise.
1515 * bpf-dis.c: Likewise.
1516
e9bffec9
JM
15172020-06-03 Jose E. Marchesi <jose.marchesi@oracle.com>
1518
1519 * cgen-opc.c (cgen_get_insn_value): Get an `endian' argument.
1520 (cgen_put_insn_value): Likewise.
1521 (cgen_lookup_insn): Pass endianness to cgen_{get,put}_insn_value.
1522 * cgen-dis.in (print_insn): Likewise.
1523 * cgen-ibld.in (insert_1): Likewise.
1524 (insert_1): Likewise.
1525 (insert_insn_normal): Likewise.
1526 (extract_1): Likewise.
1527 * bpf-dis.c: Regenerate.
1528 * bpf-ibld.c: Likewise.
1529 * bpf-ibld.c: Likewise.
1530 * cgen-dis.in: Likewise.
1531 * cgen-ibld.in: Likewise.
1532 * cgen-opc.c: Likewise.
1533 * epiphany-dis.c: Likewise.
1534 * epiphany-ibld.c: Likewise.
1535 * fr30-dis.c: Likewise.
1536 * fr30-ibld.c: Likewise.
1537 * frv-dis.c: Likewise.
1538 * frv-ibld.c: Likewise.
1539 * ip2k-dis.c: Likewise.
1540 * ip2k-ibld.c: Likewise.
1541 * iq2000-dis.c: Likewise.
1542 * iq2000-ibld.c: Likewise.
1543 * lm32-dis.c: Likewise.
1544 * lm32-ibld.c: Likewise.
1545 * m32c-dis.c: Likewise.
1546 * m32c-ibld.c: Likewise.
1547 * m32r-dis.c: Likewise.
1548 * m32r-ibld.c: Likewise.
1549 * mep-dis.c: Likewise.
1550 * mep-ibld.c: Likewise.
1551 * mt-dis.c: Likewise.
1552 * mt-ibld.c: Likewise.
1553 * or1k-dis.c: Likewise.
1554 * or1k-ibld.c: Likewise.
1555 * xc16x-dis.c: Likewise.
1556 * xc16x-ibld.c: Likewise.
1557 * xstormy16-dis.c: Likewise.
1558 * xstormy16-ibld.c: Likewise.
1559
b3db6d07
JM
15602020-06-04 Jose E. Marchesi <jemarch@gnu.org>
1561
1562 * cgen-dis.in (cpu_desc_list): New field `insn_endian'.
1563 (print_insn_): Handle instruction endian.
1564 * bpf-dis.c: Regenerate.
1565 * bpf-desc.c: Regenerate.
1566 * epiphany-dis.c: Likewise.
1567 * epiphany-desc.c: Likewise.
1568 * fr30-dis.c: Likewise.
1569 * fr30-desc.c: Likewise.
1570 * frv-dis.c: Likewise.
1571 * frv-desc.c: Likewise.
1572 * ip2k-dis.c: Likewise.
1573 * ip2k-desc.c: Likewise.
1574 * iq2000-dis.c: Likewise.
1575 * iq2000-desc.c: Likewise.
1576 * lm32-dis.c: Likewise.
1577 * lm32-desc.c: Likewise.
1578 * m32c-dis.c: Likewise.
1579 * m32c-desc.c: Likewise.
1580 * m32r-dis.c: Likewise.
1581 * m32r-desc.c: Likewise.
1582 * mep-dis.c: Likewise.
1583 * mep-desc.c: Likewise.
1584 * mt-dis.c: Likewise.
1585 * mt-desc.c: Likewise.
1586 * or1k-dis.c: Likewise.
1587 * or1k-desc.c: Likewise.
1588 * xc16x-dis.c: Likewise.
1589 * xc16x-desc.c: Likewise.
1590 * xstormy16-dis.c: Likewise.
1591 * xstormy16-desc.c: Likewise.
1592
4ee4189f
NC
15932020-06-03 Nick Clifton <nickc@redhat.com>
1594
1595 * po/sr.po: Updated Serbian translation.
1596
44730156
NC
15972020-06-03 Nelson Chu <nelson.chu@sifive.com>
1598
1599 * riscv-opc.c (riscv_get_isa_spec_class): Change bfd_boolean to int.
1600 (riscv_get_priv_spec_class): Likewise.
1601
3c3d0376
AM
16022020-06-01 Alan Modra <amodra@gmail.com>
1603
1604 * bpf-desc.c: Regenerate.
1605
78c1c354
JM
16062020-05-28 Jose E. Marchesi <jose.marchesi@oracle.com>
1607 David Faust <david.faust@oracle.com>
1608
1609 * bpf-desc.c: Regenerate.
1610 * bpf-opc.h: Likewise.
1611 * bpf-opc.c: Likewise.
1612 * bpf-dis.c: Likewise.
1613
efcf5fb5
AM
16142020-05-28 Alan Modra <amodra@gmail.com>
1615
1616 * nios2-dis.c (nios2_print_insn_arg): Avoid shift left of negative
1617 values.
1618
ab382d64
AM
16192020-05-28 Alan Modra <amodra@gmail.com>
1620
1621 * ns32k-dis.c (print_insn_arg): Handle d value of 'f' for
1622 immediates.
1623 (print_insn_ns32k): Revert last change.
1624
151f5de4
NC
16252020-05-28 Nick Clifton <nickc@redhat.com>
1626
1627 * ns32k-dis.c (print_insn_ns32k): Change the arg_bufs array to
1628 static.
1629
25e1eca8
SL
16302020-05-26 Sandra Loosemore <sandra@codesourcery.com>
1631
1632 Fix extraction of signed constants in nios2 disassembler (again).
1633
1634 * nios2-dis.c (nios2_print_insn_arg): Add explicit casts to
1635 extractions of signed fields.
1636
57b17940
SSF
16372020-05-26 Stefan Schulze Frielinghaus <stefansf@linux.ibm.com>
1638
1639 * s390-opc.txt: Relocate vector load/store instructions with
1640 additional alignment parameter and change architecture level
1641 constraint from z14 to z13.
1642
d96bf37b
AM
16432020-05-21 Alan Modra <amodra@gmail.com>
1644
1645 * arc-ext.c: Replace "if (x) free (x)" with "free (x)" throughout.
1646 * sparc-dis.c: Likewise.
1647 * tic4x-dis.c: Likewise.
1648 * xtensa-dis.c: Likewise.
1649 * bpf-desc.c: Regenerate.
1650 * epiphany-desc.c: Regenerate.
1651 * fr30-desc.c: Regenerate.
1652 * frv-desc.c: Regenerate.
1653 * ip2k-desc.c: Regenerate.
1654 * iq2000-desc.c: Regenerate.
1655 * lm32-desc.c: Regenerate.
1656 * m32c-desc.c: Regenerate.
1657 * m32r-desc.c: Regenerate.
1658 * mep-asm.c: Regenerate.
1659 * mep-desc.c: Regenerate.
1660 * mt-desc.c: Regenerate.
1661 * or1k-desc.c: Regenerate.
1662 * xc16x-desc.c: Regenerate.
1663 * xstormy16-desc.c: Regenerate.
1664
8f595e9b
NC
16652020-05-20 Nelson Chu <nelson.chu@sifive.com>
1666
1667 * riscv-opc.c (riscv_ext_version_table): The table used to store
1668 all information about the supported spec and the corresponding ISA
1669 versions. Currently, only Zicsr is supported to verify the
1670 correctness of Z sub extension settings. Others will be supported
1671 in the future patches.
1672 (struct isa_spec_t, isa_specs): List for all supported ISA spec
1673 classes and the corresponding strings.
1674 (riscv_get_isa_spec_class): New function. Get the corresponding ISA
1675 spec class by giving a ISA spec string.
1676 * riscv-opc.c (struct priv_spec_t): New structure.
1677 (struct priv_spec_t priv_specs): List for all supported privilege spec
1678 classes and the corresponding strings.
1679 (riscv_get_priv_spec_class): New function. Get the corresponding
1680 privilege spec class by giving a spec string.
1681 (riscv_get_priv_spec_name): New function. Get the corresponding
1682 privilege spec string by giving a CSR version class.
1683 * riscv-dis.c: Updated since DECLARE_CSR is changed.
1684 * riscv-dis.c: Add new disassembler option -Mpriv-spec to dump the CSR
1685 according to the chosen version. Build a hash table riscv_csr_hash to
1686 store the valid CSR for the chosen pirv verison. Dump the direct
1687 CSR address rather than it's name if it is invalid.
1688 (parse_riscv_dis_option_without_args): New function. Parse the options
1689 without arguments.
1690 (parse_riscv_dis_option): Call parse_riscv_dis_option_without_args to
1691 parse the options without arguments first, and then handle the options
1692 with arguments. Add the new option -Mpriv-spec, which has argument.
1693 * riscv-dis.c (print_riscv_disassembler_options): Add description
1694 about the new OBJDUMP option.
1695
3d205eb4
PB
16962020-05-19 Peter Bergner <bergner@linux.ibm.com>
1697
1698 * ppc-opc.c (insert_ls, extract_ls): Handle 3-bit L fields and new
1699 WC values on POWER10 sync, dcbf and wait instructions.
1700 (insert_pl, extract_pl): New functions.
1701 (L2OPT, LS, WC): Use insert_ls and extract_ls.
1702 (LS3): New , 3-bit L for sync.
1703 (LS3, L3OPT): New, 3-bit L for sync and dcbf.
1704 (SC2, PL): New, 2-bit SC and PL for sync and wait.
1705 (XWCPL_MASK, XL3RT_MASK, XSYNCLS_MASK): New instruction masks.
1706 (XOPL3, XWCPL, XSYNCLS): New opcode macros.
1707 (powerpc_opcodes) <dcbflp, dcbfps, dcbstps pause_short, phwsync,
1708 plwsync, stcisync, stncisync, stsync, waitrsv>: New extended mnemonics.
1709 <wait>: Enable PL operand on POWER10.
1710 <dcbf>: Enable L3OPT operand on POWER10.
1711 <sync>: Enable SC2 operand on POWER10.
1712
a501eb44
SH
17132020-05-19 Stafford Horne <shorne@gmail.com>
1714
1715 PR 25184
1716 * or1k-asm.c: Regenerate.
1717 * or1k-desc.c: Regenerate.
1718 * or1k-desc.h: Regenerate.
1719 * or1k-dis.c: Regenerate.
1720 * or1k-ibld.c: Regenerate.
1721 * or1k-opc.c: Regenerate.
1722 * or1k-opc.h: Regenerate.
1723 * or1k-opinst.c: Regenerate.
1724
3b646889
AM
17252020-05-11 Alan Modra <amodra@gmail.com>
1726
1727 * ppc-opc (powerpc_opcodes): Add xscmpeqqp, xscmpgeqp, xscmpgtqp,
1728 xsmaxcqp, xsmincqp.
1729
9cc4ce88
AM
17302020-05-11 Alan Modra <amodra@gmail.com>
1731
1732 * ppc-opc.c (powerpc_opcodes): Add lxvrbx, lxvrhx, lxvrwx, lxvrdx,
1733 stxvrbx, stxvrhx, stxvrwx, stxvrdx.
1734
5d57bc3f
AM
17352020-05-11 Alan Modra <amodra@gmail.com>
1736
1737 * ppc-opc.c (powerpc_opcodes): Add xvtlsbb.
1738
66ef5847
AM
17392020-05-11 Alan Modra <amodra@gmail.com>
1740
1741 * ppc-opc.c (powerpc_opcodes): Add vstribl, vstribr, vstrihl, vstrihr,
1742 vclrlb, vclrrb, vstribl., vstribr., vstrihl., vstrihr..
1743
4f3e9537
PB
17442020-05-11 Peter Bergner <bergner@linux.ibm.com>
1745
1746 * ppc-opc.c (powerpc_opcodes) <setbc, setbcr, setnbc, setnbcr>: New
1747 mnemonics.
1748
ec40e91c
AM
17492020-05-11 Alan Modra <amodra@gmail.com>
1750
1751 * ppc-opc.c (UIM8, P_U8XX4_MASK): Define.
1752 (powerpc_opcodes): Add vgnb, vcfuged, vpextd, vpdepd, vclzdm,
1753 vctzdm, cntlzdm, pdepd, pextd, cfuged, cnttzdm.
1754 (prefix_opcodes): Add xxeval.
1755
d7e97a76
AM
17562020-05-11 Alan Modra <amodra@gmail.com>
1757
1758 * ppc-opc.c (powerpc_opcodes): Add xxgenpcvbm, xxgenpcvhm,
1759 xxgenpcvwm, xxgenpcvdm.
1760
fdefed7c
AM
17612020-05-11 Alan Modra <amodra@gmail.com>
1762
1763 * ppc-opc.c (MP, VXVAM_MASK): Define.
1764 (VXVAPS_MASK): Use VXVA_MASK.
1765 (powerpc_opcodes): Add mtvsrbmi, vexpandbm, vexpandhm, vexpandwm,
1766 vexpanddm, vexpandqm, vextractbm, vextracthm, vextractwm,
1767 vextractdm, vextractqm, mtvsrbm, mtvsrhm, mtvsrwm, mtvsrdm, mtvsrqm,
1768 vcntmbb, vcntmbh, vcntmbw, vcntmbd.
1769
aa3c112f
AM
17702020-05-11 Alan Modra <amodra@gmail.com>
1771 Peter Bergner <bergner@linux.ibm.com>
1772
1773 * ppc-opc.c (insert_xa6a, extract_xa6a, insert_xb6a, extract_xb6a):
1774 New functions.
1775 (powerpc_operands): Define ACC, PMSK8, PMSK4, PMSK2, XMSK, YMSK,
1776 YMSK2, XA6a, XA6ap, XB6a entries.
1777 (PMMIRR, P_X_MASK, P_XX1_MASK, P_GER_MASK): Define
1778 (P_GER2_MASK, P_GER4_MASK, P_GER8_MASK, P_GER64_MASK): Define.
1779 (PPCVSX4): Define.
1780 (powerpc_opcodes): Add xxmfacc, xxmtacc, xxsetaccz,
1781 xvi8ger4pp, xvi8ger4, xvf16ger2pp, xvf16ger2, xvf32gerpp, xvf32ger,
1782 xvi4ger8pp, xvi4ger8, xvi16ger2spp, xvi16ger2s, xvbf16ger2pp,
1783 xvbf16ger2, xvf64gerpp, xvf64ger, xvi16ger2, xvf16ger2np,
1784 xvf32gernp, xvi8ger4spp, xvi16ger2pp, xvbf16ger2np, xvf64gernp,
1785 xvf16ger2pn, xvf32gerpn, xvbf16ger2pn, xvf64gerpn, xvf16ger2nn,
1786 xvf32gernn, xvbf16ger2nn, xvf64gernn, xvcvbf16sp, xvcvspbf16.
1787 (prefix_opcodes): Add pmxvi8ger4pp, pmxvi8ger4, pmxvf16ger2pp,
1788 pmxvf16ger2, pmxvf32gerpp, pmxvf32ger, pmxvi4ger8pp, pmxvi4ger8,
1789 pmxvi16ger2spp, pmxvi16ger2s, pmxvbf16ger2pp, pmxvbf16ger2,
1790 pmxvf64gerpp, pmxvf64ger, pmxvi16ger2, pmxvf16ger2np, pmxvf32gernp,
1791 pmxvi8ger4spp, pmxvi16ger2pp, pmxvbf16ger2np, pmxvf64gernp,
1792 pmxvf16ger2pn, pmxvf32gerpn, pmxvbf16ger2pn, pmxvf64gerpn,
1793 pmxvf16ger2nn, pmxvf32gernn, pmxvbf16ger2nn, pmxvf64gernn.
1794
6edbfd3b
AM
17952020-05-11 Alan Modra <amodra@gmail.com>
1796
1797 * ppc-opc.c (insert_imm32, extract_imm32): New functions.
1798 (insert_xts, extract_xts): New functions.
1799 (IMM32, UIM3, IX, UIM5, SH3, XTS, P8RR): Define.
1800 (P_XX4_MASK, P_UXX4_MASK, VSOP, P_VS_MASK, P_VSI_MASK): Define.
1801 (VXRC_MASK, VXSH_MASK): Define.
1802 (powerpc_opcodes): Add vinsbvlx, vsldbi, vextdubvlx, vextdubvrx,
1803 vextduhvlx, vextduhvrx, vextduwvlx, vextduwvrx, vextddvlx,
1804 vextddvrx, vinshvlx, vinswvlx, vinsw, vinsbvrx, vinshvrx,
1805 vinswvrx, vinsd, vinsblx, vsrdbi, vinshlx, vinswlx, vinsdlx,
1806 vinsbrx, vinshrx, vinswrx, vinsdrx, lxvkq.
1807 (prefix_opcodes): Add xxsplti32dx, xxspltidp, xxspltiw, xxblendvb,
1808 xxblendvh, xxblendvw, xxblendvd, xxpermx.
1809
c7d7aea2
AM
18102020-05-11 Alan Modra <amodra@gmail.com>
1811
1812 * ppc-opc.c (powerpc_opcodes): Add vrlq, vdivuq, vmsumcud, vrlqmi,
1813 vmuloud, vcmpuq, vslq, vdivsq, vcmpsq, vrlqnm, vcmpequq, vmulosd,
1814 vsrq, vdiveuq, vcmpgtuq, vmuleud, vsraq, vdivesq, vcmpgtsq, vmulesd,
1815 vcmpequq., vextsd2q, vmoduq, vcmpgtuq., vmodsq, vcmpgtsq., xscvqpuqz,
1816 xscvuqqp, xscvqpsqz, xscvsqqp, dcffixqq, dctfixqq.
1817
94ba9882
AM
18182020-05-11 Alan Modra <amodra@gmail.com>
1819
1820 * ppc-opc.c (insert_xtp, extract_xtp): New functions.
1821 (XTP, DQXP, DQXP_MASK): Define.
1822 (powerpc_opcodes): Add lxvp, stxvp, lxvpx, stxvpx.
1823 (prefix_opcodes): Add plxvp and pstxvp.
1824
f4791f1a
AM
18252020-05-11 Alan Modra <amodra@gmail.com>
1826
1827 * ppc-opc.c (powerpc_opcodes): Add vdivuw, vdivud, vdivsw, vmulld,
1828 vdivsd, vmulhuw, vdiveuw, vmulhud, vdiveud, vmulhsw, vdivesw,
1829 vmulhsd, vdivesd, vmoduw, vmodud, vmodsw, vmodsd.
1830
3ff0a5ba
PB
18312020-05-11 Peter Bergner <bergner@linux.ibm.com>
1832
1833 * ppc-opc.c (powerpc_opcodes) <brd, brh, brw>: New mnemonics.
1834
afef4fe9
PB
18352020-05-11 Peter Bergner <bergner@linux.ibm.com>
1836
1837 * ppc-opc.c (insert_l1opt, extract_l1opt): New functions.
1838 (L1OPT): Define.
1839 (powerpc_opcodes) <paste.>: Add L operand for cpu POWER10.
1840
1224c05d
PB
18412020-05-11 Peter Bergner <bergner@linux.ibm.com>
1842
1843 * ppc-opc.c (powerpc_opcodes) <slbiag>: Add variant with L operand.
1844
6bbb0c05
AM
18452020-05-11 Alan Modra <amodra@gmail.com>
1846
1847 * ppc-dis.c (powerpc_init_dialect): Default to "power10".
1848
7c1f4227
AM
18492020-05-11 Alan Modra <amodra@gmail.com>
1850
1851 * ppc-dis.c (ppc_opts): Add "power10" entry.
1852 (print_insn_powerpc): Update for PPC_OPCODE_POWER10 renaming.
1853 * ppc-opc.c (POWER10): Rename from POWERXX. Update all uses.
1854
73199c2b
NC
18552020-05-11 Nick Clifton <nickc@redhat.com>
1856
1857 * po/fr.po: Updated French translation.
1858
09c1e68a
AC
18592020-04-30 Alex Coplan <alex.coplan@arm.com>
1860
1861 * aarch64-opc.h (enum aarch64_field_kind): Add FLD_imm16_2.
1862 * aarch64-opc.c (fields): Add entry for FLD_imm16_2.
1863 (operand_general_constraint_met_p): validate
1864 AARCH64_OPND_UNDEFINED.
1865 * aarch64-tbl.h (aarch64_opcode_table): Add udf instruction, entry
1866 for FLD_imm16_2.
1867 * aarch64-asm-2.c: Regenerated.
1868 * aarch64-dis-2.c: Regenerated.
1869 * aarch64-opc-2.c: Regenerated.
1870
9654d51a
NC
18712020-04-29 Nick Clifton <nickc@redhat.com>
1872
1873 PR 22699
1874 * sh-opc.h: Also use unsigned 8-bit immediate values for the LDRC
1875 and SETRC insns.
1876
c2e71e57
NC
18772020-04-29 Nick Clifton <nickc@redhat.com>
1878
1879 * po/sv.po: Updated Swedish translation.
1880
5c936ef5
NC
18812020-04-29 Nick Clifton <nickc@redhat.com>
1882
1883 PR 22699
1884 * sh-opc.h (IMM0_8): Replace with IMM0_8S and IMM0_8U. Use
1885 IMM0_8S for arithmetic insns and IMM0_8U for logical insns.
1886 * sh-dis.c (print_insn_sh): Change IMM0_8 case to IMM0_8S and add
1887 IMM0_8U case.
1888
bb2a1453
AS
18892020-04-21 Andreas Schwab <schwab@linux-m68k.org>
1890
1891 PR 25848
1892 * m68k-opc.c (m68k_opcodes): Allow pc-rel for second operand of
1893 cmpi only on m68020up and cpu32.
1894
c2e5c986
SD
18952020-04-20 Sudakshina Das <sudi.das@arm.com>
1896
1897 * aarch64-asm.c (aarch64_ins_none): New.
1898 * aarch64-asm.h (ins_none): New declaration.
1899 * aarch64-dis.c (aarch64_ext_none): New.
1900 * aarch64-dis.h (ext_none): New declaration.
1901 * aarch64-opc.c (aarch64_print_operand): Update case for
1902 AARCH64_OPND_BARRIER_PSB.
1903 * aarch64-tbl.h (aarch64_opcode_table): Add tsb.
1904 (AARCH64_OPERANDS): Update inserter/extracter for
1905 AARCH64_OPND_BARRIER_PSB to use new dummy functions.
1906 * aarch64-asm-2.c: Regenerated.
1907 * aarch64-dis-2.c: Regenerated.
1908 * aarch64-opc-2.c: Regenerated.
1909
8a6e1d1d
SD
19102020-04-20 Sudakshina Das <sudi.das@arm.com>
1911
1912 * aarch64-tbl.h (aarch64_feature_bti, BTI, BTI_INSN): Remove.
1913 (aarch64_feature_ras, RAS): Likewise.
1914 (aarch64_feature_stat_profile, STAT_PROFILE): Likewise.
1915 (aarch64_opcode_table): Update bti, xpaclri, pacia1716, pacib1716,
1916 autia1716, autib1716, esb, psb, dgh, paciaz, paciasp, pacibz, pacibsp,
1917 autiaz, autiasp, autibz, autibsp to be CORE_INSN.
1918 * aarch64-asm-2.c: Regenerated.
1919 * aarch64-dis-2.c: Regenerated.
1920 * aarch64-opc-2.c: Regenerated.
1921
e409955d
FS
19222020-04-17 Fredrik Strupe <fredrik@strupe.net>
1923
1924 * arm-dis.c (neon_opcodes): Fix VDUP instruction masks.
1925 (print_insn_neon): Support disassembly of conditional
1926 instructions.
1927
c54a9b56
DF
19282020-02-16 David Faust <david.faust@oracle.com>
1929
1930 * bpf-desc.c: Regenerate.
1931 * bpf-desc.h: Likewise.
1932 * bpf-opc.c: Regenerate.
1933 * bpf-opc.h: Likewise.
1934
bb651e8b
CL
19352020-04-07 Lili Cui <lili.cui@intel.com>
1936
1937 * i386-dis.c (enum): Add PREFIX_0F01_REG_5_MOD_3_RM_1,
1938 (prefix_table): New instructions (see prefixes above).
1939 (rm_table): Likewise
1940 * i386-gen.c (cpu_flag_init): Add CPU_TSXLDTRK_FLAGS,
1941 CPU_ANY_TSXLDTRK_FLAGS.
1942 (cpu_flags): Add CpuTSXLDTRK.
1943 * i386-opc.h (enum): Add CpuTSXLDTRK.
1944 (i386_cpu_flags): Add cputsxldtrk.
1945 * i386-opc.tbl: Add XSUSPLDTRK insns.
1946 * i386-init.h: Regenerate.
1947 * i386-tbl.h: Likewise.
1948
4b27d27c
L
19492020-04-02 Lili Cui <lili.cui@intel.com>
1950
1951 * i386-dis.c (prefix_table): New instructions serialize.
1952 * i386-gen.c (cpu_flag_init): Add CPU_SERIALIZE_FLAGS,
1953 CPU_ANY_SERIALIZE_FLAGS.
1954 (cpu_flags): Add CpuSERIALIZE.
1955 * i386-opc.h (enum): Add CpuSERIALIZE.
1956 (i386_cpu_flags): Add cpuserialize.
1957 * i386-opc.tbl: Add SERIALIZE insns.
1958 * i386-init.h: Regenerate.
1959 * i386-tbl.h: Likewise.
1960
832a5807
AM
19612020-03-26 Alan Modra <amodra@gmail.com>
1962
1963 * disassemble.h (opcodes_assert): Declare.
1964 (OPCODES_ASSERT): Define.
1965 * disassemble.c: Don't include assert.h. Include opintl.h.
1966 (opcodes_assert): New function.
1967 * h8300-dis.c (bfd_h8_disassemble_init): Use OPCODES_ASSERT.
1968 (bfd_h8_disassemble): Reduce size of data array. Correctly
1969 calculate maxlen. Omit insn decoding when insn length exceeds
1970 maxlen. Exit from nibble loop when looking for E, before
1971 accessing next data byte. Move processing of E outside loop.
1972 Replace tests of maxlen in loop with assertions.
1973
4c4addbe
AM
19742020-03-26 Alan Modra <amodra@gmail.com>
1975
1976 * arc-dis.c (find_format): Init needs_limm. Simplify use of limm.
1977
a18cd0ca
AM
19782020-03-25 Alan Modra <amodra@gmail.com>
1979
1980 * z80-dis.c (suffix): Init mybuf.
1981
57cb32b3
AM
19822020-03-22 Alan Modra <amodra@gmail.com>
1983
1984 * h8300-dis.c (bfd_h8_disassemble): Limit data[] access to that
1985 successflly read from section.
1986
beea5cc1
AM
19872020-03-22 Alan Modra <amodra@gmail.com>
1988
1989 * arc-dis.c (find_format): Use ISO C string concatenation rather
1990 than line continuation within a string. Don't access needs_limm
1991 before testing opcode != NULL.
1992
03704c77
AM
19932020-03-22 Alan Modra <amodra@gmail.com>
1994
1995 * ns32k-dis.c (print_insn_arg): Update comment.
1996 (print_insn_ns32k): Reduce size of index_offset array, and
1997 initialize, passing -1 to print_insn_arg for args that are not
1998 an index. Don't exit arg loop early. Abort on bad arg number.
1999
d1023b5d
AM
20002020-03-22 Alan Modra <amodra@gmail.com>
2001
2002 * s12z-dis.c (abstract_read_memory): Don't print error on EOI.
2003 * s12z-opc.c: Formatting.
2004 (operands_f): Return an int.
2005 (opr_n_bytes_p1): Return -1 on reaching buffer memory limit.
2006 (opr_n_bytes2, bfextins_n_bytes, mul_n_bytes, bm_n_bytes),
2007 (shift_n_bytes, mov_imm_opr_n_bytes, loop_prim_n_bytes),
2008 (exg_sex_discrim): Likewise.
2009 (create_immediate_operand, create_bitfield_operand),
2010 (create_register_operand_with_size, create_register_all_operand),
2011 (create_register_all16_operand, create_simple_memory_operand),
2012 (create_memory_operand, create_memory_auto_operand): Don't
2013 segfault on malloc failure.
2014 (z_ext24_decode): Return an int status, negative on fail, zero
2015 on success.
2016 (x_imm1, imm1_decode, trap_decode, z_opr_decode, z_opr_decode2),
2017 (imm1234, reg_s_imm, reg_s_opr, z_imm1234_8base, z_imm1234_0base),
2018 (z_tfr, z_reg, reg_xy, lea_reg_xys_opr, lea_reg_xys, rel_15_7),
2019 (decode_rel_15_7, cmp_xy, sub_d6_x_y, sub_d6_y_x),
2020 (ld_18bit_decode, mul_decode, bm_decode, bm_rel_decode),
2021 (mov_imm_opr, ld_18bit_decode, exg_sex_decode),
2022 (loop_primitive_decode, shift_decode, psh_pul_decode),
2023 (bit_field_decode): Similarly.
2024 (z_decode_signed_value, decode_signed_value): Similarly. Add arg
2025 to return value, update callers.
2026 (x_opr_decode_with_size): Check all reads, returning NULL on fail.
2027 Don't segfault on NULL operand.
2028 (decode_operation): Return OP_INVALID on first fail.
2029 (decode_s12z): Check all reads, returning -1 on fail.
2030
340f3ac8
AM
20312020-03-20 Alan Modra <amodra@gmail.com>
2032
2033 * metag-dis.c (print_insn_metag): Don't ignore status from
2034 read_memory_func.
2035
fe90ae8a
AM
20362020-03-20 Alan Modra <amodra@gmail.com>
2037
2038 * nds32-dis.c (print_insn_nds32): Remove unnecessary casts.
2039 Initialize parts of buffer not written when handling a possible
2040 2-byte insn at end of section. Don't attempt decoding of such
2041 an insn by the 4-byte machinery.
2042
833d919c
AM
20432020-03-20 Alan Modra <amodra@gmail.com>
2044
2045 * ppc-dis.c (print_insn_powerpc): Only clear needed bytes of
2046 partially filled buffer. Prevent lookup of 4-byte insns when
2047 only VLE 2-byte insns are possible due to section size. Print
2048 ".word" rather than ".long" for 2-byte leftovers.
2049
327ef784
NC
20502020-03-17 Sergey Belyashov <sergey.belyashov@gmail.com>
2051
2052 PR 25641
2053 * z80-dis.c: Fix disassembling ED+A4/AC/B4/BC opcodes.
2054
1673df32
JB
20552020-03-13 Jan Beulich <jbeulich@suse.com>
2056
2057 * i386-dis.c (X86_64_0D): Rename to ...
2058 (X86_64_0E): ... this.
2059
384f3689
L
20602020-03-09 H.J. Lu <hongjiu.lu@intel.com>
2061
2062 * Makefile.am ($(srcdir)/i386-init.h): Also pass -P to $(CPP).
2063 * Makefile.in: Regenerated.
2064
865e2027
JB
20652020-03-09 Jan Beulich <jbeulich@suse.com>
2066
2067 * i386-opc.tbl (avx_irel): New. Use is for AVX512 vpcmp*
2068 3-operand pseudos.
2069 * i386-tbl.h: Re-generate.
2070
2f13234b
JB
20712020-03-09 Jan Beulich <jbeulich@suse.com>
2072
2073 * i386-opc.tbl (xop_elem, xop_irel, xop_sign): New. Use them for XOP vpcom*,
2074 vprot*, vpsha*, and vpshl*.
2075 * i386-tbl.h: Re-generate.
2076
3fabc179
JB
20772020-03-09 Jan Beulich <jbeulich@suse.com>
2078
2079 * i386-opc.tbl (avx_frel): New. Use it for AVX/AVX512 vcmpps,
2080 vcmpss, vcmppd, and vcmpsd 3-operand pseudo-ops.
2081 * i386-tbl.h: Re-generate.
2082
3677e4c1
JB
20832020-03-09 Jan Beulich <jbeulich@suse.com>
2084
2085 * i386-gen.c (set_bitfield): Ignore zero-length field names.
2086 * i386-opc.tbl (sse_frel): New. Use it for SSE/SSE2 cmpps,
2087 cmpss, cmppd, and cmpsd 2-operand pseudo-ops.
2088 * i386-tbl.h: Re-generate.
2089
4c4898e8
JB
20902020-03-09 Jan Beulich <jbeulich@suse.com>
2091
2092 * i386-gen.c (struct template_arg, struct template_instance,
2093 struct template_param, struct template, templates,
2094 parse_template, expand_templates): New.
2095 (process_i386_opcodes): Various local variables moved to
2096 expand_templates. Call parse_template and expand_templates.
2097 * i386-opc.tbl (cc): New. Use it for Jcc, SETcc, and CMOVcc.
2098 * i386-tbl.h: Re-generate.
2099
bc49bfd8
JB
21002020-03-06 Jan Beulich <jbeulich@suse.com>
2101
2102 * i386-opc.tbl (vcvtdq2pd, vcvtps2pd, vcvtudq2pd, vcvtps2ph,
2103 vcvtps2qq, vcvtps2uqq, vcvttps2qq, vcvttps2uqq): Fold separate
2104 register and memory source templates. Replace VexW= by VexW*
2105 where applicable.
2106 * i386-tbl.h: Re-generate.
2107
4873e243
JB
21082020-03-06 Jan Beulich <jbeulich@suse.com>
2109
2110 * i386-opc.tbl: Drop IgnoreSize from various SIMD insns. Replace
2111 VexW= by VexW* and VexVVVV=1 by just VexVVVV where applicable.
2112 * i386-tbl.h: Re-generate.
2113
672a349b
JB
21142020-03-06 Jan Beulich <jbeulich@suse.com>
2115
2116 * i386-opc.tbl (fildll, fistpll, fisttpll): Add ATTSyntax.
2117 * i386-tbl.h: Re-generate.
2118
4ed21b58
JB
21192020-03-06 Jan Beulich <jbeulich@suse.com>
2120
2121 * i386-opc.tbl (movq): Drop NoRex64 from XMM/XMM SSE2AVX variants.
2122 (movmskps, pextrw, pinsrw, pmovmskb, movmskpd, extractps,
2123 pextrb, pinsrb, roundsd): Drop NoRex64 and where applicable use
2124 VexW0 on SSE2AVX variants.
2125 (vmovq): Drop NoRex64 from XMM/XMM variants.
2126 (vextractps, vmovmskpd, vmovmskps, vpextrb, vpextrw, vpinsrb,
2127 vpinsrw, vpmovmskb, vroundsd, vpmovmskb): Drop NoRex64 and where
2128 applicable use VexW0.
2129 * i386-tbl.h: Re-generate.
2130
643bb870
JB
21312020-03-06 Jan Beulich <jbeulich@suse.com>
2132
2133 * i386-gen.c (opcode_modifiers): Remove Rex64 field.
2134 * i386-opc.h (Rex64): Delete.
2135 (struct i386_opcode_modifier): Remove rex64 field.
2136 * i386-opc.tbl (crc32): Drop Rex64.
2137 Replace Rex64 with Size64 everywhere else.
2138 * i386-tbl.h: Re-generate.
2139
a23b33b3
JB
21402020-03-06 Jan Beulich <jbeulich@suse.com>
2141
2142 * i386-dis.c (OP_E_memory): Exclude recording of used address
2143 prefix for "bnd" modes only in 64-bit mode. Don't decode 16-bit
2144 addressed memory operands for MPX insns.
2145
a0497384
JB
21462020-03-06 Jan Beulich <jbeulich@suse.com>
2147
2148 * i386-opc.tbl (movmskps, mwait, vmread, vmwrite, invept,
2149 invvpid, invpcid, rdfsbase, rdgsbase, wrfsbase, wrgsbase, adcx,
2150 adox, mwaitx, rdpid, movdiri): Add IgnoreSize.
2151 (ptwrite): Split into non-64-bit and 64-bit forms.
2152 * i386-tbl.h: Re-generate.
2153
b630c145
JB
21542020-03-06 Jan Beulich <jbeulich@suse.com>
2155
2156 * i386-opc.tbl (tpause, umwait): Add IgnoreSize. Add 3-operand
2157 template.
2158 * i386-tbl.h: Re-generate.
2159
a847e322
JB
21602020-03-04 Jan Beulich <jbeulich@suse.com>
2161
2162 * i386-dis.c (PREFIX_0F01_REG_3_RM_1): New.
2163 (prefix_table): Move vmmcall here. Add vmgexit.
2164 (rm_table): Replace vmmcall entry by prefix_table[] escape.
2165 * i386-gen.c (cpu_flag_init): Add CPU_SEV_ES_FLAGS entry.
2166 (cpu_flags): Add CpuSEV_ES entry.
2167 * i386-opc.h (CpuSEV_ES): New.
2168 (union i386_cpu_flags): Add cpusev_es field.
2169 * i386-opc.tbl (vmgexit): New.
2170 * i386-init.h, i386-tbl.h: Re-generate.
2171
3cd7f3e3
L
21722020-03-03 H.J. Lu <hongjiu.lu@intel.com>
2173
2174 * i386-gen.c (opcode_modifiers): Replace IgnoreSize/DefaultSize
2175 with MnemonicSize.
2176 * i386-opc.h (IGNORESIZE): New.
2177 (DEFAULTSIZE): Likewise.
2178 (IgnoreSize): Removed.
2179 (DefaultSize): Likewise.
2180 (MnemonicSize): New.
2181 (i386_opcode_modifier): Replace ignoresize/defaultsize with
2182 mnemonicsize.
2183 * i386-opc.tbl (IgnoreSize): New.
2184 (DefaultSize): Likewise.
2185 * i386-tbl.h: Regenerated.
2186
b8ba1385
SB
21872020-03-03 Sergey Belyashov <sergey.belyashov@gmail.com>
2188
2189 PR 25627
2190 * z80-dis.c: Fix disassembly of LD IY,(HL) and D (HL),IX
2191 instructions.
2192
10d97a0f
L
21932020-03-03 H.J. Lu <hongjiu.lu@intel.com>
2194
2195 PR gas/25622
2196 * i386-opc.tbl: Add IgnoreSize to cvtsi2sd, cvtsi2ss, vcvtsi2sd,
2197 vcvtsi2ss, vcvtusi2sd and vcvtusi2ss for AT&T syntax.
2198 * i386-tbl.h: Regenerated.
2199
dc1e8a47
AM
22002020-02-26 Alan Modra <amodra@gmail.com>
2201
2202 * aarch64-asm.c: Indent labels correctly.
2203 * aarch64-dis.c: Likewise.
2204 * aarch64-gen.c: Likewise.
2205 * aarch64-opc.c: Likewise.
2206 * alpha-dis.c: Likewise.
2207 * i386-dis.c: Likewise.
2208 * nds32-asm.c: Likewise.
2209 * nfp-dis.c: Likewise.
2210 * visium-dis.c: Likewise.
2211
265b4673
CZ
22122020-02-25 Claudiu Zissulescu <claziss@gmail.com>
2213
2214 * arc-regs.h (int_vector_base): Make it available for all ARC
2215 CPUs.
2216
bd0cf5a6
NC
22172020-02-20 Nelson Chu <nelson.chu@sifive.com>
2218
2219 * riscv-dis.c (print_insn_args): Updated since the DECLARE_CSR is
2220 changed.
2221
fa164239
JW
22222020-02-19 Nelson Chu <nelson.chu@sifive.com>
2223
2224 * riscv-opc.c (riscv_opcodes): Convert add/addi to the compressed
2225 c.mv/c.li if rs1 is zero.
2226
272a84b1
L
22272020-02-17 H.J. Lu <hongjiu.lu@intel.com>
2228
2229 * i386-gen.c (cpu_flag_init): Replace CpuABM with
2230 CpuLZCNT|CpuPOPCNT. Add CpuPOPCNT to CPU_SSE4_2_FLAGS. Add
2231 CPU_POPCNT_FLAGS.
2232 (cpu_flags): Remove CpuABM. Add CpuPOPCNT.
2233 * i386-opc.h (CpuABM): Removed.
2234 (CpuPOPCNT): New.
2235 (i386_cpu_flags): Remove cpuabm. Add cpupopcnt.
2236 * i386-opc.tbl: Replace CpuABM|CpuSSE4_2 with CpuPOPCNT on
2237 popcnt. Remove CpuABM from lzcnt.
2238 * i386-init.h: Regenerated.
2239 * i386-tbl.h: Likewise.
2240
1f730c46
JB
22412020-02-17 Jan Beulich <jbeulich@suse.com>
2242
2243 * i386-opc.tbl (vcvtsi2sd, vcvtsi2ss, vcvtusi2sd, vcvtusi2ss):
2244 Fold CpuNo64 and Cpu64 templates. Use VexLIG/EVexLIG and VexW0/
2245 VexW1 instead of open-coding them.
2246 * i386-tbl.h: Re-generate.
2247
c8f8eebc
JB
22482020-02-17 Jan Beulich <jbeulich@suse.com>
2249
2250 * i386-opc.tbl (AddrPrefixOpReg): Define.
2251 (monitor, invlpga, vmload, vmrun, vmsave, clzero, monitorx,
2252 umonitor, movdir64b, enqcmd, enqcmds): Fold Cpu64 and CpuNo64
2253 templates. Drop NoRex64.
2254 * i386-tbl.h: Re-generate.
2255
b9915cbc
JB
22562020-02-17 Jan Beulich <jbeulich@suse.com>
2257
2258 PR gas/6518
2259 * i386-opc.tbl (vcvtpd2dq, vcvtpd2ps, vcvttpd2dq, vcvtpd2udq,
2260 vcvttpd2udq, vcvtqq2ps, vcvtuqq2ps): Split XMM/YMM source forms
2261 into Intel syntax instance (with Unpsecified) and AT&T one
2262 (without).
2263 (vcvtneps2bf16): Likewise, along with folding the two so far
2264 separate ones.
2265 * i386-tbl.h: Re-generate.
2266
ce504911
L
22672020-02-16 H.J. Lu <hongjiu.lu@intel.com>
2268
2269 * i386-gen.c (cpu_flag_init): Remove CPU_ANY_SSE3_FLAGS from
2270 CPU_ANY_SSE4A_FLAGS.
2271
dabec65d
AM
22722020-02-17 Alan Modra <amodra@gmail.com>
2273
2274 * i386-gen.c (cpu_flag_init): Correct last change.
2275
af5c13b0
L
22762020-02-16 H.J. Lu <hongjiu.lu@intel.com>
2277
2278 * i386-gen.c (cpu_flag_init): Add CPU_ANY_SSE4A_FLAGS. Remove
2279 CPU_ANY_SSE4_FLAGS.
2280
6867aac0
L
22812020-02-14 H.J. Lu <hongjiu.lu@intel.com>
2282
2283 * i386-opc.tbl (movsx): Remove Intel syntax comments.
2284 (movzx): Likewise.
2285
65fca059
JB
22862020-02-14 Jan Beulich <jbeulich@suse.com>
2287
2288 PR gas/25438
2289 * i386-opc.tbl (movsx): Fold patterns. Also allow Reg32 as
2290 destination for Cpu64-only variant.
2291 (movzx): Fold patterns.
2292 * i386-tbl.h: Re-generate.
2293
7deea9aa
JB
22942020-02-13 Jan Beulich <jbeulich@suse.com>
2295
2296 * i386-gen.c (cpu_flag_init): Move CpuSSE4a from
2297 CPU_ANY_SSE_FLAGS entry to CPU_ANY_SSE3_FLAGS one. Add
2298 CPU_ANY_SSE4_FLAGS entry.
2299 * i386-init.h: Re-generate.
2300
6c0946d0
JB
23012020-02-12 Jan Beulich <jbeulich@suse.com>
2302
2303 * i386-opc.tbl (vfpclasspd, vfpclassps): Add Intel sytax form
2304 with Unspecified, making the present one AT&T syntax only.
2305 * i386-tbl.h: Re-generate.
2306
ddb56fe6
JB
23072020-02-12 Jan Beulich <jbeulich@suse.com>
2308
2309 * i386-opc.tbl (jmp): Fold CpuNo64 and Amd64 direct variants.
2310 * i386-tbl.h: Re-generate.
2311
5990e377
JB
23122020-02-12 Jan Beulich <jbeulich@suse.com>
2313
2314 PR gas/24546
2315 * i386-dis.c (putop): Handle REX.W in '^' case for Intel64 mode.
2316 * i386-opc.tbl (lfs, lgs, lss, lcall, ljmp): Split into
2317 Amd64 and Intel64 templates.
2318 (call, jmp): Likewise for far indirect variants. Dro
2319 Unspecified.
2320 * i386-tbl.h: Re-generate.
2321
50128d0c
JB
23222020-02-11 Jan Beulich <jbeulich@suse.com>
2323
2324 * i386-gen.c (opcode_modifiers): Remove ShortForm entry.
2325 * i386-opc.h (ShortForm): Delete.
2326 (struct i386_opcode_modifier): Remove shortform field.
2327 * i386-opc.tbl (mov, movabs, push, pop, xchg, inc, dec, fld,
2328 fst, fstp, fxch, fcom, fcomp, fucom, fucomp, fadd, faddp, fsub,
2329 fsubp, fsubr, fsubrp, fmul, fmulp, fdiv, fdivp, fdivr, fdivrp,
2330 ffreep, bswap, fcmov*, fcomi, fcomip, fucomi, fucomip, movq):
2331 Drop ShortForm.
2332 * i386-tbl.h: Re-generate.
2333
1e05b5c4
JB
23342020-02-11 Jan Beulich <jbeulich@suse.com>
2335
2336 * i386-opc.tbl (fcomi, fucomi, fcomip, fcompi, fucomip,
2337 fucompi): Drop ShortForm from operand-less templates.
2338 * i386-tbl.h: Re-generate.
2339
2f5dd314
AM
23402020-02-11 Alan Modra <amodra@gmail.com>
2341
2342 * cgen-ibld.in (extract_normal): Set *valuep on all return paths.
2343 * bpf-ibld.c, * epiphany-ibld.c, * fr30-ibld.c, * frv-ibld.c,
2344 * ip2k-ibld.c, * iq2000-ibld.c, * lm32-ibld.c, * m32c-ibld.c,
2345 * m32r-ibld.c, * mep-ibld.c, * mt-ibld.c, * or1k-ibld.c,
2346 * xc16x-ibld.c, * xstormy16-ibld.c: Regenerate.
2347
5aae9ae9
MM
23482020-02-10 Matthew Malcomson <matthew.malcomson@arm.com>
2349
2350 * arm-dis.c (print_insn_cde): Define 'V' parse character.
2351 (cde_opcodes): Add VCX* instructions.
2352
4934a27c
MM
23532020-02-10 Stam Markianos-Wright <stam.markianos-wright@arm.com>
2354 Matthew Malcomson <matthew.malcomson@arm.com>
2355
2356 * arm-dis.c (struct cdeopcode32): New.
2357 (CDE_OPCODE): New macro.
2358 (cde_opcodes): New disassembly table.
2359 (regnames): New option to table.
2360 (cde_coprocs): New global variable.
2361 (print_insn_cde): New
2362 (print_insn_thumb32): Use print_insn_cde.
2363 (parse_arm_disassembler_options): Parse coprocN args.
2364
4b5aaf5f
L
23652020-02-10 H.J. Lu <hongjiu.lu@intel.com>
2366
2367 PR gas/25516
2368 * i386-gen.c (opcode_modifiers): Replace AMD64 and Intel64
2369 with ISA64.
2370 * i386-opc.h (AMD64): Removed.
2371 (Intel64): Likewose.
2372 (AMD64): New.
2373 (INTEL64): Likewise.
2374 (INTEL64ONLY): Likewise.
2375 (i386_opcode_modifier): Replace amd64 and intel64 with isa64.
2376 * i386-opc.tbl (Amd64): New.
2377 (Intel64): Likewise.
2378 (Intel64Only): Likewise.
2379 Replace AMD64 with Amd64. Update sysenter/sysenter with
2380 Cpu64 and Intel64Only. Remove AMD64 from sysenter/sysenter.
2381 * i386-tbl.h: Regenerated.
2382
9fc0b501
SB
23832020-02-07 Sergey Belyashov <sergey.belyashov@gmail.com>
2384
2385 PR 25469
2386 * z80-dis.c: Add support for GBZ80 opcodes.
2387
c5d7be0c
AM
23882020-02-04 Alan Modra <amodra@gmail.com>
2389
2390 * d30v-dis.c (print_insn): Make "val" and "opnum" unsigned.
2391
44e4546f
AM
23922020-02-03 Alan Modra <amodra@gmail.com>
2393
2394 * m32c-ibld.c: Regenerate.
2395
b2b1453a
AM
23962020-02-01 Alan Modra <amodra@gmail.com>
2397
2398 * frv-ibld.c: Regenerate.
2399
4102be5c
JB
24002020-01-31 Jan Beulich <jbeulich@suse.com>
2401
2402 * i386-dis.c (EXxmm_mdq, xmm_mdq_mode): Delete.
2403 (intel_operand_size, OP_EX): Drop xmm_mdq_mode case label.
2404 (OP_E_memory): Replace xmm_mdq_mode case label by
2405 vex_scalar_w_dq_mode one.
2406 * i386-dis-evex-prefix.h: Replace EXxmm_mdq by EXVexWdqScalar.
2407
825bd36c
JB
24082020-01-31 Jan Beulich <jbeulich@suse.com>
2409
2410 * i386-dis.c (EXVexWdq, vex_w_dq_mode): Delete.
2411 (vex_vsib_d_w_dq_mode, vex_vsib_q_w_dq_mode,
2412 vex_scalar_w_dq_mode): Don't refer to vex_w_dq_mode in comments.
2413 (intel_operand_size): Drop vex_w_dq_mode case label.
2414
c3036ed0
RS
24152020-01-31 Richard Sandiford <richard.sandiford@arm.com>
2416
2417 * aarch64-tbl.h (aarch64_opcode): Set C_MAX_ELEM for SVE bfcvt.
2418 Remove C_SCAN_MOVPRFX for SVE bfcvtnt.
2419
0c115f84
AM
24202020-01-30 Alan Modra <amodra@gmail.com>
2421
2422 * m32c-ibld.c: Regenerate.
2423
bd434cc4
JM
24242020-01-30 Jose E. Marchesi <jose.marchesi@oracle.com>
2425
2426 * bpf-opc.c: Regenerate.
2427
aeab2b26
JB
24282020-01-30 Jan Beulich <jbeulich@suse.com>
2429
2430 * i386-dis.c (X86_64_C2, X86_64_C3): New enumerators.
2431 (dis386): Use them to replace C2/C3 table entries.
2432 (x86_64_table): Add X86_64_C2 and X86_64_C3 entries.
2433 * i386-opc.tbl (ret): Split Cpu64 entries into AMD64 and Intel64
2434 ones. Use Size64 instead of DefaultSize on Intel64 ones.
2435 * i386-tbl.h: Re-generate.
2436
62b3f548
JB
24372020-01-30 Jan Beulich <jbeulich@suse.com>
2438
2439 * i386-opc.tbl (call): Drop DefaultSize from Intel64 JumpDword
2440 forms.
2441 (fldenv, fnstenv, fstenv, fnsave, fsave, frstor): Drop
2442 DefaultSize.
2443 * i386-tbl.h: Re-generate.
2444
1bd8ae10
AM
24452020-01-30 Alan Modra <amodra@gmail.com>
2446
2447 * tic4x-dis.c (tic4x_dp): Make unsigned.
2448
bc31405e
L
24492020-01-27 H.J. Lu <hongjiu.lu@intel.com>
2450 Jan Beulich <jbeulich@suse.com>
2451
2452 PR binutils/25445
2453 * i386-dis.c (MOVSXD_Fixup): New function.
2454 (movsxd_mode): New enum.
2455 (x86_64_table): Use MOVSXD_Fixup and movsxd_mode on movsxd.
2456 (intel_operand_size): Handle movsxd_mode.
2457 (OP_E_register): Likewise.
2458 (OP_G): Likewise.
2459 * i386-opc.tbl: Remove Rex64 and allow 32-bit destination
2460 register on movsxd. Add movsxd with 16-bit destination register
2461 for AMD64 and Intel64 ISAs.
2462 * i386-tbl.h: Regenerated.
2463
7568c93b
TC
24642020-01-27 Tamar Christina <tamar.christina@arm.com>
2465
2466 PR 25403
2467 * aarch64-tbl.h (struct aarch64_opcode): Re-order cfinv.
2468 * aarch64-asm-2.c: Regenerate
2469 * aarch64-dis-2.c: Likewise.
2470 * aarch64-opc-2.c: Likewise.
2471
c006a730
JB
24722020-01-21 Jan Beulich <jbeulich@suse.com>
2473
2474 * i386-opc.tbl (sysret): Drop DefaultSize.
2475 * i386-tbl.h: Re-generate.
2476
c906a69a
JB
24772020-01-21 Jan Beulich <jbeulich@suse.com>
2478
2479 * i386-opc.tbl (vcvtneps2bf16x): Add Broadcast, Xmmword, and
2480 Dword.
2481 (vcvtneps2bf16y): Add Broadcast, Ymmword, and Dword.
2482 * i386-tbl.h: Re-generate.
2483
26916852
NC
24842020-01-20 Nick Clifton <nickc@redhat.com>
2485
2486 * po/de.po: Updated German translation.
2487 * po/pt_BR.po: Updated Brazilian Portuguese translation.
2488 * po/uk.po: Updated Ukranian translation.
2489
4d6cbb64
AM
24902020-01-20 Alan Modra <amodra@gmail.com>
2491
2492 * hppa-dis.c (fput_const): Remove useless cast.
2493
2bddb71a
AM
24942020-01-20 Alan Modra <amodra@gmail.com>
2495
2496 * arm-dis.c (print_insn_arm): Wrap 'T' value.
2497
1b1bb2c6
NC
24982020-01-18 Nick Clifton <nickc@redhat.com>
2499
2500 * configure: Regenerate.
2501 * po/opcodes.pot: Regenerate.
2502
ae774686
NC
25032020-01-18 Nick Clifton <nickc@redhat.com>
2504
2505 Binutils 2.34 branch created.
2506
07f1f3aa
CB
25072020-01-17 Christian Biesinger <cbiesinger@google.com>
2508
2509 * opintl.h: Fix spelling error (seperate).
2510
42e04b36
L
25112020-01-17 H.J. Lu <hongjiu.lu@intel.com>
2512
2513 * i386-opc.tbl: Add {vex} pseudo prefix.
2514 * i386-tbl.h: Regenerated.
2515
2da2eaf4
AV
25162020-01-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
2517
2518 PR 25376
2519 * opcodes/arm-dis.c (coprocessor_opcodes): Use CORE_HIGH for MVE bits.
2520 (neon_opcodes): Likewise.
2521 (select_arm_features): Make sure we enable MVE bits when selecting
2522 armv8.1-m.main. Make sure we do not enable MVE bits when not selecting
2523 any architecture.
2524
d0849eed
JB
25252020-01-16 Jan Beulich <jbeulich@suse.com>
2526
2527 * i386-opc.tbl: Drop stale comment from XOP section.
2528
9cf70a44
JB
25292020-01-16 Jan Beulich <jbeulich@suse.com>
2530
2531 * i386-opc.tbl (movq): Add VexWIG to SSE2AVX XMM->XMM forms.
2532 (extractps): Add VexWIG to SSE2AVX forms.
2533 * i386-tbl.h: Re-generate.
2534
4814632e
JB
25352020-01-16 Jan Beulich <jbeulich@suse.com>
2536
2537 * i386-opc.tbl (pextrq, pinsrq): Drop IgnoreSize and Qword. Drop
2538 Size64 from and use VexW1 on SSE2AVX forms.
2539 (vpextrq, vpinsrq): Drop IgnoreSize and Qword. Drop Size64 from
2540 VEX-encoded forms. Add Cpu64 to EVEX-encoded forms. Use VexW1.
2541 * i386-tbl.h: Re-generate.
2542
aad09917
AM
25432020-01-15 Alan Modra <amodra@gmail.com>
2544
2545 * tic4x-dis.c (tic4x_version): Make unsigned long.
2546 (optab, optab_special, registernames): New file scope vars.
2547 (tic4x_print_register): Set up registernames rather than
2548 malloc'd registertable.
2549 (tic4x_disassemble): Delete optable and optable_special. Use
2550 optab and optab_special instead. Throw away old optab,
2551 optab_special and registernames when info->mach changes.
2552
7a6bf3be
SB
25532020-01-14 Sergey Belyashov <sergey.belyashov@gmail.com>
2554
2555 PR 25377
2556 * z80-dis.c (suffix): Use .db instruction to generate double
2557 prefix.
2558
ca1eaac0
AM
25592020-01-14 Alan Modra <amodra@gmail.com>
2560
2561 * z8k-dis.c (unpack_instr): Formatting. Cast unsigned short
2562 values to unsigned before shifting.
2563
1d67fe3b
TT
25642020-01-13 Thomas Troeger <tstroege@gmx.de>
2565
2566 * arm-dis.c (print_insn_arm): Fill in insn info fields for control
2567 flow instructions.
2568 (print_insn_thumb16, print_insn_thumb32): Likewise.
2569 (print_insn): Initialize the insn info.
2570 * i386-dis.c (print_insn): Initialize the insn info fields, and
2571 detect jumps.
2572
5e4f7e05
CZ
25732012-01-13 Claudiu Zissulescu <claziss@gmail.com>
2574
2575 * arc-opc.c (C_NE): Make it required.
2576
b9fe6b8a
CZ
25772012-01-13 Claudiu Zissulescu <claziss@gmail.com>
2578
2579 * opcode/arc-dis.c (regnames): Correct ACCL/ACCH naming, fix typo
2580 reserved register name.
2581
90dee485
AM
25822020-01-13 Alan Modra <amodra@gmail.com>
2583
2584 * ns32k-dis.c (Is_gen): Use strchr, add 'f'.
2585 (print_insn_ns32k): Adjust ioffset for 'f' index_offset.
2586
febda64f
AM
25872020-01-13 Alan Modra <amodra@gmail.com>
2588
2589 * wasm32-dis.c (print_insn_wasm32): Localise variables. Store
2590 result of wasm_read_leb128 in a uint64_t and check that bits
2591 are not lost when copying to other locals. Use uint32_t for
2592 most locals. Use PRId64 when printing int64_t.
2593
df08b588
AM
25942020-01-13 Alan Modra <amodra@gmail.com>
2595
2596 * score-dis.c: Formatting.
2597 * score7-dis.c: Formatting.
2598
b2c759ce
AM
25992020-01-13 Alan Modra <amodra@gmail.com>
2600
2601 * score-dis.c (print_insn_score48): Use unsigned variables for
2602 unsigned values. Don't left shift negative values.
2603 (print_insn_score32): Likewise.
2604 * score7-dis.c (print_insn_score32, print_insn_score16): Likewise.
2605
5496abe1
AM
26062020-01-13 Alan Modra <amodra@gmail.com>
2607
2608 * tic4x-dis.c (tic4x_print_register): Remove dead code.
2609
202e762b
AM
26102020-01-13 Alan Modra <amodra@gmail.com>
2611
2612 * fr30-ibld.c: Regenerate.
2613
7ef412cf
AM
26142020-01-13 Alan Modra <amodra@gmail.com>
2615
2616 * xgate-dis.c (print_insn): Don't left shift signed value.
2617 (ripBits): Formatting, use 1u.
2618
7f578b95
AM
26192020-01-10 Alan Modra <amodra@gmail.com>
2620
2621 * tilepro-opc.c (parse_insn_tilepro): Make opval unsigned.
2622 * tilegx-opc.c (parse_insn_tilegx): Likewise. Delete raw_opval.
2623
441af85b
AM
26242020-01-10 Alan Modra <amodra@gmail.com>
2625
2626 * m10300-dis.c (disassemble): Move extraction of DREG, AREG, RREG,
2627 and XRREG value earlier to avoid a shift with negative exponent.
2628 * m10200-dis.c (disassemble): Similarly.
2629
bce58db4
NC
26302020-01-09 Nick Clifton <nickc@redhat.com>
2631
2632 PR 25224
2633 * z80-dis.c (ld_ii_ii): Use correct cast.
2634
40c75bc8
SB
26352020-01-03 Sergey Belyashov <sergey.belyashov@gmail.com>
2636
2637 PR 25224
2638 * z80-dis.c (ld_ii_ii): Use character constant when checking
2639 opcode byte value.
2640
d835a58b
JB
26412020-01-09 Jan Beulich <jbeulich@suse.com>
2642
2643 * i386-dis.c (SEP_Fixup): New.
2644 (SEP): Define.
2645 (dis386_twobyte): Use it for sysenter/sysexit.
2646 (enum x86_64_isa): Change amd64 enumerator to value 1.
2647 (OP_J): Compare isa64 against intel64 instead of amd64.
2648 * i386-opc.tbl (sysenter, sysexit): Split into AMD64 and Intel64
2649 forms.
2650 * i386-tbl.h: Re-generate.
2651
030a2e78
AM
26522020-01-08 Alan Modra <amodra@gmail.com>
2653
2654 * z8k-dis.c: Include libiberty.h
2655 (instr_data_s): Make max_fetched unsigned.
2656 (z8k_lookup_instr): Make nibl_index and tabl_index unsigned.
2657 Don't exceed byte_info bounds.
2658 (output_instr): Make num_bytes unsigned.
2659 (unpack_instr): Likewise for nibl_count and loop.
2660 * z8kgen.c (gas <opcode_entry_type>): Make noperands, length and
2661 idx unsigned.
2662 * z8k-opc.h: Regenerate.
2663
bb82aefe
SV
26642020-01-07 Shahab Vahedi <shahab@synopsys.com>
2665
2666 * arc-tbl.h (llock): Use 'LLOCK' as class.
2667 (llockd): Likewise.
2668 (scond): Use 'SCOND' as class.
2669 (scondd): Likewise.
2670 (llockd): Set data_size_mode to 'C_ZZ_D' which is 64-bit.
2671 (scondd): Likewise.
2672
cc6aa1a6
AM
26732020-01-06 Alan Modra <amodra@gmail.com>
2674
2675 * m32c-ibld.c: Regenerate.
2676
660e62b1
AM
26772020-01-06 Alan Modra <amodra@gmail.com>
2678
2679 PR 25344
2680 * z80-dis.c (suffix): Don't use a local struct buffer copy.
2681 Peek at next byte to prevent recursion on repeated prefix bytes.
2682 Ensure uninitialised "mybuf" is not accessed.
2683 (print_insn_z80): Don't zero n_fetch and n_used here,..
2684 (print_insn_z80_buf): ..do it here instead.
2685
c9ae58fe
AM
26862020-01-04 Alan Modra <amodra@gmail.com>
2687
2688 * m32r-ibld.c: Regenerate.
2689
5f57d4ec
AM
26902020-01-04 Alan Modra <amodra@gmail.com>
2691
2692 * cr16-dis.c (cr16_match_opcode): Avoid shift left of signed value.
2693
2c5c1196
AM
26942020-01-04 Alan Modra <amodra@gmail.com>
2695
2696 * crx-dis.c (match_opcode): Avoid shift left of signed value.
2697
2e98c6c5
AM
26982020-01-04 Alan Modra <amodra@gmail.com>
2699
2700 * d30v-dis.c (print_insn): Avoid signed overflow in left shift.
2701
567dfba2
JB
27022020-01-03 Jan Beulich <jbeulich@suse.com>
2703
5437a02a
JB
2704 * aarch64-tbl.h (aarch64_opcode_table): Use
2705 SVE_ADDR_RX_LSL{1,2,3} for LD1RO{H,W,D}.
2706
27072020-01-03 Jan Beulich <jbeulich@suse.com>
2708
2709 * aarch64-tbl.h (aarch64_opcode_table): Correct SIMD
567dfba2
JB
2710 forms of SUDOT and USDOT.
2711
8c45011a
JB
27122020-01-03 Jan Beulich <jbeulich@suse.com>
2713
5437a02a 2714 * aarch64-tbl.h (aarch64_opcode_table): Drop 'i' from
8c45011a
JB
2715 uzip{1,2}.
2716 * opcodes/aarch64-dis-2.c: Re-generate.
2717
f4950f76
JB
27182020-01-03 Jan Beulich <jbeulich@suse.com>
2719
5437a02a 2720 * aarch64-tbl.h (aarch64_opcode_table): Correct 64-bit
f4950f76
JB
2721 FMMLA encoding.
2722 * opcodes/aarch64-dis-2.c: Re-generate.
2723
6655dba2
SB
27242020-01-02 Sergey Belyashov <sergey.belyashov@gmail.com>
2725
2726 * z80-dis.c: Add support for eZ80 and Z80 instructions.
2727
b14ce8bf
AM
27282020-01-01 Alan Modra <amodra@gmail.com>
2729
2730 Update year range in copyright notice of all files.
2731
0b114740 2732For older changes see ChangeLog-2019
3499769a 2733\f
0b114740 2734Copyright (C) 2020 Free Software Foundation, Inc.
3499769a
AM
2735
2736Copying and distribution of this file, with or without modification,
2737are permitted in any medium without royalty provided the copyright
2738notice and this notice are preserved.
2739
2740Local Variables:
2741mode: change-log
2742left-margin: 8
2743fill-column: 74
2744version-control: never
2745End: