]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/i386-dis.c
x86: re-arrange order of decode for various legacy opcodes
[thirdparty/binutils-gdb.git] / opcodes / i386-dis.c
CommitLineData
252b5132 1/* Print i386 instructions for GDB, the GNU debugger.
250d07de 2 Copyright (C) 1988-2021 Free Software Foundation, Inc.
252b5132 3
9b201bb5 4 This file is part of the GNU opcodes library.
20f0a1fc 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
20f0a1fc 7 it under the terms of the GNU General Public License as published by
9b201bb5
NC
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
20f0a1fc 10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
20f0a1fc
NC
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
9b201bb5
NC
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
20
20f0a1fc
NC
21
22/* 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
23 July 1988
24 modified by John Hassey (hassey@dg-rtp.dg.com)
25 x86-64 support added by Jan Hubicka (jh@suse.cz)
26 VIA PadLock support by Michal Ludvig (mludvig@suse.cz). */
27
28/* The main tables describing the instructions is essentially a copy
29 of the "Opcode Map" chapter (Appendix A) of the Intel 80386
30 Programmers Manual. Usually, there is a capital letter, followed
31 by a small letter. The capital letter tell the addressing mode,
32 and the small letter tells about the operand size. Refer to
33 the Intel manual for details. */
252b5132 34
252b5132 35#include "sysdep.h"
88c1242d 36#include "disassemble.h"
252b5132 37#include "opintl.h"
0b1cf022 38#include "opcode/i386.h"
85f10a01 39#include "libiberty.h"
5b872f7d 40#include "safe-ctype.h"
252b5132
RH
41
42#include <setjmp.h>
43
26ca5450
AJ
44static int print_insn (bfd_vma, disassemble_info *);
45static void dofloat (int);
46static void OP_ST (int, int);
47static void OP_STi (int, int);
48static int putop (const char *, int);
49static void oappend (const char *);
50static void append_seg (void);
51static void OP_indirE (int, int);
52static void print_operand_value (char *, int, bfd_vma);
c0f3af97 53static void OP_E_register (int, int);
c1e679ec 54static void OP_E_memory (int, int);
5d669648 55static void print_displacement (char *, bfd_vma);
26ca5450
AJ
56static void OP_E (int, int);
57static void OP_G (int, int);
58static bfd_vma get64 (void);
59static bfd_signed_vma get32 (void);
60static bfd_signed_vma get32s (void);
61static int get16 (void);
62static void set_op (bfd_vma, int);
b844680a 63static void OP_Skip_MODRM (int, int);
26ca5450
AJ
64static void OP_REG (int, int);
65static void OP_IMREG (int, int);
66static void OP_I (int, int);
67static void OP_I64 (int, int);
68static void OP_sI (int, int);
69static void OP_J (int, int);
70static void OP_SEG (int, int);
71static void OP_DIR (int, int);
72static void OP_OFF (int, int);
73static void OP_OFF64 (int, int);
74static void ptr_reg (int, int);
75static void OP_ESreg (int, int);
76static void OP_DSreg (int, int);
77static void OP_C (int, int);
78static void OP_D (int, int);
79static void OP_T (int, int);
26ca5450
AJ
80static void OP_MMX (int, int);
81static void OP_XMM (int, int);
82static void OP_EM (int, int);
83static void OP_EX (int, int);
4d9567e0
MM
84static void OP_EMC (int,int);
85static void OP_MXC (int,int);
26ca5450
AJ
86static void OP_MS (int, int);
87static void OP_XS (int, int);
cc0ec051 88static void OP_M (int, int);
c0f3af97 89static void OP_VEX (int, int);
41f5efc6 90static void OP_VexR (int, int);
e6123d0c 91static void OP_VexW (int, int);
43234a1e 92static void OP_Rounding (int, int);
c0f3af97 93static void OP_REG_VexI4 (int, int);
93abb146 94static void OP_VexI4 (int, int);
c0f3af97 95static void PCLMUL_Fixup (int, int);
43234a1e 96static void VPCMP_Fixup (int, int);
be92cb14 97static void VPCOM_Fixup (int, int);
cc0ec051 98static void OP_0f07 (int, int);
b844680a
L
99static void OP_Monitor (int, int);
100static void OP_Mwait (int, int);
46e883c5
L
101static void NOP_Fixup1 (int, int);
102static void NOP_Fixup2 (int, int);
26ca5450 103static void OP_3DNowSuffix (int, int);
ad19981d 104static void CMP_Fixup (int, int);
26ca5450 105static void BadOp (void);
35c52694 106static void REP_Fixup (int, int);
d835a58b 107static void SEP_Fixup (int, int);
7e8b059b 108static void BND_Fixup (int, int);
04ef582a 109static void NOTRACK_Fixup (int, int);
42164a71
L
110static void HLE_Fixup1 (int, int);
111static void HLE_Fixup2 (int, int);
112static void HLE_Fixup3 (int, int);
f5804c90 113static void CMPXCHG8B_Fixup (int, int);
42903f7f 114static void XMM_Fixup (int, int);
eacc9c89 115static void FXSAVE_Fixup (int, int);
c1e679ec 116
bc31405e 117static void MOVSXD_Fixup (int, int);
252b5132 118
43234a1e
L
119static void OP_Mask (int, int);
120
6608db57 121struct dis_private {
252b5132
RH
122 /* Points to first byte not fetched. */
123 bfd_byte *max_fetched;
0b1cf022 124 bfd_byte the_buffer[MAX_MNEM_SIZE];
252b5132 125 bfd_vma insn_start;
e396998b 126 int orig_sizeflag;
8df14d78 127 OPCODES_SIGJMP_BUF bailout;
252b5132
RH
128};
129
cb712a9e
L
130enum address_mode
131{
132 mode_16bit,
133 mode_32bit,
134 mode_64bit
135};
136
137enum address_mode address_mode;
52b15da3 138
5076851f
ILT
139/* Flags for the prefixes for the current instruction. See below. */
140static int prefixes;
141
52b15da3
JH
142/* REX prefix the current instruction. See below. */
143static int rex;
144/* Bits of REX we've already used. */
145static int rex_used;
52b15da3
JH
146/* Mark parts used in the REX prefix. When we are testing for
147 empty prefix (for 8bit register REX extension), just mask it
148 out. Otherwise test for REX bit is excuse for existence of REX
149 only in case value is nonzero. */
150#define USED_REX(value) \
151 { \
152 if (value) \
161a04f6
L
153 { \
154 if ((rex & value)) \
155 rex_used |= (value) | REX_OPCODE; \
156 } \
52b15da3 157 else \
161a04f6 158 rex_used |= REX_OPCODE; \
52b15da3
JH
159 }
160
7d421014
ILT
161/* Flags for prefixes which we somehow handled when printing the
162 current instruction. */
163static int used_prefixes;
164
5076851f
ILT
165/* Flags stored in PREFIXES. */
166#define PREFIX_REPZ 1
167#define PREFIX_REPNZ 2
168#define PREFIX_LOCK 4
169#define PREFIX_CS 8
170#define PREFIX_SS 0x10
171#define PREFIX_DS 0x20
172#define PREFIX_ES 0x40
173#define PREFIX_FS 0x80
174#define PREFIX_GS 0x100
175#define PREFIX_DATA 0x200
176#define PREFIX_ADDR 0x400
177#define PREFIX_FWAIT 0x800
178
252b5132
RH
179/* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
180 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
181 on error. */
182#define FETCH_DATA(info, addr) \
6608db57 183 ((addr) <= ((struct dis_private *) (info->private_data))->max_fetched \
252b5132
RH
184 ? 1 : fetch_data ((info), (addr)))
185
186static int
26ca5450 187fetch_data (struct disassemble_info *info, bfd_byte *addr)
252b5132
RH
188{
189 int status;
6608db57 190 struct dis_private *priv = (struct dis_private *) info->private_data;
252b5132
RH
191 bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
192
0b1cf022 193 if (addr <= priv->the_buffer + MAX_MNEM_SIZE)
272c9217
JB
194 status = (*info->read_memory_func) (start,
195 priv->max_fetched,
196 addr - priv->max_fetched,
197 info);
198 else
199 status = -1;
252b5132
RH
200 if (status != 0)
201 {
7d421014 202 /* If we did manage to read at least one byte, then
db6eb5be
AM
203 print_insn_i386 will do something sensible. Otherwise, print
204 an error. We do that here because this is where we know
205 STATUS. */
7d421014 206 if (priv->max_fetched == priv->the_buffer)
5076851f 207 (*info->memory_error_func) (status, start, info);
8df14d78 208 OPCODES_SIGLONGJMP (priv->bailout, 1);
252b5132
RH
209 }
210 else
211 priv->max_fetched = addr;
212 return 1;
213}
214
bf890a93 215/* Possible values for prefix requirement. */
507bd325
L
216#define PREFIX_IGNORED_SHIFT 16
217#define PREFIX_IGNORED_REPZ (PREFIX_REPZ << PREFIX_IGNORED_SHIFT)
218#define PREFIX_IGNORED_REPNZ (PREFIX_REPNZ << PREFIX_IGNORED_SHIFT)
219#define PREFIX_IGNORED_DATA (PREFIX_DATA << PREFIX_IGNORED_SHIFT)
220#define PREFIX_IGNORED_ADDR (PREFIX_ADDR << PREFIX_IGNORED_SHIFT)
221#define PREFIX_IGNORED_LOCK (PREFIX_LOCK << PREFIX_IGNORED_SHIFT)
222
223/* Opcode prefixes. */
224#define PREFIX_OPCODE (PREFIX_REPZ \
225 | PREFIX_REPNZ \
226 | PREFIX_DATA)
227
228/* Prefixes ignored. */
229#define PREFIX_IGNORED (PREFIX_IGNORED_REPZ \
230 | PREFIX_IGNORED_REPNZ \
231 | PREFIX_IGNORED_DATA)
bf890a93 232
ce518a5f 233#define XX { NULL, 0 }
507bd325 234#define Bad_Opcode NULL, { { NULL, 0 } }, 0
ce518a5f
L
235
236#define Eb { OP_E, b_mode }
7e8b059b 237#define Ebnd { OP_E, bnd_mode }
b6169b20 238#define EbS { OP_E, b_swap_mode }
9f79e886 239#define EbndS { OP_E, bnd_swap_mode }
ce518a5f 240#define Ev { OP_E, v_mode }
de89d0a3 241#define Eva { OP_E, va_mode }
7e8b059b 242#define Ev_bnd { OP_E, v_bnd_mode }
b6169b20 243#define EvS { OP_E, v_swap_mode }
ce518a5f
L
244#define Ed { OP_E, d_mode }
245#define Edq { OP_E, dq_mode }
246#define Edqw { OP_E, dqw_mode }
42903f7f 247#define Edqb { OP_E, dqb_mode }
1ba585e8
IT
248#define Edb { OP_E, db_mode }
249#define Edw { OP_E, dw_mode }
42903f7f 250#define Edqd { OP_E, dqd_mode }
09335d05 251#define Eq { OP_E, q_mode }
07f5af7d 252#define indirEv { OP_indirE, indir_v_mode }
ce518a5f
L
253#define indirEp { OP_indirE, f_mode }
254#define stackEv { OP_E, stack_v_mode }
255#define Em { OP_E, m_mode }
256#define Ew { OP_E, w_mode }
257#define M { OP_M, 0 } /* lea, lgdt, etc. */
34b772a6 258#define Ma { OP_M, a_mode }
b844680a 259#define Mb { OP_M, b_mode }
d9a5e5e5 260#define Md { OP_M, d_mode }
f1f8f695 261#define Mo { OP_M, o_mode }
ce518a5f
L
262#define Mp { OP_M, f_mode } /* 32 or 48 bit memory operand for LDS, LES etc */
263#define Mq { OP_M, q_mode }
9ab00b61 264#define Mv { OP_M, v_mode }
d276ec69 265#define Mv_bnd { OP_M, v_bndmk_mode }
4ee52178 266#define Mx { OP_M, x_mode }
c0f3af97 267#define Mxmm { OP_M, xmm_mode }
ce518a5f 268#define Gb { OP_G, b_mode }
7e8b059b 269#define Gbnd { OP_G, bnd_mode }
ce518a5f
L
270#define Gv { OP_G, v_mode }
271#define Gd { OP_G, d_mode }
272#define Gdq { OP_G, dq_mode }
273#define Gm { OP_G, m_mode }
c0a30a9f 274#define Gva { OP_G, va_mode }
ce518a5f 275#define Gw { OP_G, w_mode }
ce518a5f
L
276#define Ib { OP_I, b_mode }
277#define sIb { OP_sI, b_mode } /* sign extened byte */
e3949f17 278#define sIbT { OP_sI, b_T_mode } /* sign extened byte like 'T' */
ce518a5f 279#define Iv { OP_I, v_mode }
7bb15c6f 280#define sIv { OP_sI, v_mode }
ce518a5f 281#define Iv64 { OP_I64, v_mode }
c1dc7af5 282#define Id { OP_I, d_mode }
ce518a5f
L
283#define Iw { OP_I, w_mode }
284#define I1 { OP_I, const_1_mode }
285#define Jb { OP_J, b_mode }
286#define Jv { OP_J, v_mode }
376cd056 287#define Jdqw { OP_J, dqw_mode }
ce518a5f
L
288#define Cm { OP_C, m_mode }
289#define Dm { OP_D, m_mode }
290#define Td { OP_T, d_mode }
b844680a 291#define Skip_MODRM { OP_Skip_MODRM, 0 }
ce518a5f
L
292
293#define RMeAX { OP_REG, eAX_reg }
294#define RMeBX { OP_REG, eBX_reg }
295#define RMeCX { OP_REG, eCX_reg }
296#define RMeDX { OP_REG, eDX_reg }
297#define RMeSP { OP_REG, eSP_reg }
298#define RMeBP { OP_REG, eBP_reg }
299#define RMeSI { OP_REG, eSI_reg }
300#define RMeDI { OP_REG, eDI_reg }
301#define RMrAX { OP_REG, rAX_reg }
302#define RMrBX { OP_REG, rBX_reg }
303#define RMrCX { OP_REG, rCX_reg }
304#define RMrDX { OP_REG, rDX_reg }
305#define RMrSP { OP_REG, rSP_reg }
306#define RMrBP { OP_REG, rBP_reg }
307#define RMrSI { OP_REG, rSI_reg }
308#define RMrDI { OP_REG, rDI_reg }
309#define RMAL { OP_REG, al_reg }
ce518a5f
L
310#define RMCL { OP_REG, cl_reg }
311#define RMDL { OP_REG, dl_reg }
312#define RMBL { OP_REG, bl_reg }
313#define RMAH { OP_REG, ah_reg }
314#define RMCH { OP_REG, ch_reg }
315#define RMDH { OP_REG, dh_reg }
316#define RMBH { OP_REG, bh_reg }
317#define RMAX { OP_REG, ax_reg }
318#define RMDX { OP_REG, dx_reg }
319
320#define eAX { OP_IMREG, eAX_reg }
ce518a5f
L
321#define AL { OP_IMREG, al_reg }
322#define CL { OP_IMREG, cl_reg }
ce518a5f
L
323#define zAX { OP_IMREG, z_mode_ax_reg }
324#define indirDX { OP_IMREG, indir_dx_reg }
325
326#define Sw { OP_SEG, w_mode }
327#define Sv { OP_SEG, v_mode }
328#define Ap { OP_DIR, 0 }
329#define Ob { OP_OFF64, b_mode }
330#define Ov { OP_OFF64, v_mode }
331#define Xb { OP_DSreg, eSI_reg }
332#define Xv { OP_DSreg, eSI_reg }
333#define Xz { OP_DSreg, eSI_reg }
334#define Yb { OP_ESreg, eDI_reg }
335#define Yv { OP_ESreg, eDI_reg }
336#define DSBX { OP_DSreg, eBX_reg }
337
338#define es { OP_REG, es_reg }
339#define ss { OP_REG, ss_reg }
340#define cs { OP_REG, cs_reg }
341#define ds { OP_REG, ds_reg }
342#define fs { OP_REG, fs_reg }
343#define gs { OP_REG, gs_reg }
344
345#define MX { OP_MMX, 0 }
346#define XM { OP_XMM, 0 }
539f890d 347#define XMScalar { OP_XMM, scalar_mode }
6c30d220 348#define XMGatherQ { OP_XMM, vex_vsib_q_w_dq_mode }
c0f3af97 349#define XMM { OP_XMM, xmm_mode }
260cd341 350#define TMM { OP_XMM, tmm_mode }
43234a1e 351#define XMxmmq { OP_XMM, xmmq_mode }
ce518a5f 352#define EM { OP_EM, v_mode }
b6169b20 353#define EMS { OP_EM, v_swap_mode }
09a2c6cf 354#define EMd { OP_EM, d_mode }
14051056 355#define EMx { OP_EM, x_mode }
4726e9a4 356#define EXbwUnit { OP_EX, bw_unit_mode }
8976381e 357#define EXw { OP_EX, w_mode }
09a2c6cf 358#define EXd { OP_EX, d_mode }
fa99fab2 359#define EXdS { OP_EX, d_swap_mode }
09a2c6cf 360#define EXq { OP_EX, q_mode }
b6169b20 361#define EXqS { OP_EX, q_swap_mode }
09a2c6cf 362#define EXx { OP_EX, x_mode }
b6169b20 363#define EXxS { OP_EX, x_swap_mode }
c0f3af97 364#define EXxmm { OP_EX, xmm_mode }
43234a1e 365#define EXymm { OP_EX, ymm_mode }
260cd341 366#define EXtmm { OP_EX, tmm_mode }
c0f3af97 367#define EXxmmq { OP_EX, xmmq_mode }
43234a1e 368#define EXEvexHalfBcstXmmq { OP_EX, evex_half_bcst_xmmq_mode }
6c30d220
L
369#define EXxmm_mb { OP_EX, xmm_mb_mode }
370#define EXxmm_mw { OP_EX, xmm_mw_mode }
371#define EXxmm_md { OP_EX, xmm_md_mode }
372#define EXxmm_mq { OP_EX, xmm_mq_mode }
373#define EXxmmdw { OP_EX, xmmdw_mode }
374#define EXxmmqd { OP_EX, xmmqd_mode }
c0f3af97 375#define EXymmq { OP_EX, ymmq_mode }
1c480963 376#define EXVexWdqScalar { OP_EX, vex_scalar_w_dq_mode }
43234a1e
L
377#define EXEvexXGscat { OP_EX, evex_x_gscat_mode }
378#define EXEvexXNoBcst { OP_EX, evex_x_nobcst_mode }
ce518a5f
L
379#define MS { OP_MS, v_mode }
380#define XS { OP_XS, v_mode }
09335d05 381#define EMCq { OP_EMC, q_mode }
ce518a5f 382#define MXC { OP_MXC, 0 }
ce518a5f 383#define OPSUF { OP_3DNowSuffix, 0 }
d835a58b 384#define SEP { SEP_Fixup, 0 }
ad19981d 385#define CMP { CMP_Fixup, 0 }
42903f7f 386#define XMM0 { XMM_Fixup, 0 }
eacc9c89 387#define FXSAVE { FXSAVE_Fixup, 0 }
252b5132 388
c0f3af97 389#define Vex { OP_VEX, vex_mode }
e6123d0c 390#define VexW { OP_VexW, vex_mode }
539f890d 391#define VexScalar { OP_VEX, vex_scalar_mode }
41f5efc6 392#define VexScalarR { OP_VexR, vex_scalar_mode }
6c30d220 393#define VexGatherQ { OP_VEX, vex_vsib_q_w_dq_mode }
cb21baef 394#define VexGdq { OP_VEX, dq_mode }
260cd341 395#define VexTmm { OP_VEX, tmm_mode }
c0f3af97 396#define XMVexI4 { OP_REG_VexI4, x_mode }
6384fd9e 397#define XMVexScalarI4 { OP_REG_VexI4, scalar_mode }
93abb146 398#define VexI4 { OP_VexI4, 0 }
c0f3af97 399#define PCLMUL { PCLMUL_Fixup, 0 }
43234a1e 400#define VPCMP { VPCMP_Fixup, 0 }
be92cb14 401#define VPCOM { VPCOM_Fixup, 0 }
43234a1e
L
402
403#define EXxEVexR { OP_Rounding, evex_rounding_mode }
70df6fc9 404#define EXxEVexR64 { OP_Rounding, evex_rounding_64_mode }
43234a1e
L
405#define EXxEVexS { OP_Rounding, evex_sae_mode }
406
407#define XMask { OP_Mask, mask_mode }
408#define MaskG { OP_G, mask_mode }
409#define MaskE { OP_E, mask_mode }
1ba585e8 410#define MaskBDE { OP_E, mask_bd_mode }
43234a1e 411#define MaskVex { OP_VEX, mask_mode }
c0f3af97 412
6c30d220 413#define MVexVSIBDWpX { OP_M, vex_vsib_d_w_dq_mode }
5fc35d96 414#define MVexVSIBDQWpX { OP_M, vex_vsib_d_w_d_mode }
6c30d220 415#define MVexVSIBQWpX { OP_M, vex_vsib_q_w_dq_mode }
5fc35d96 416#define MVexVSIBQDWpX { OP_M, vex_vsib_q_w_d_mode }
6c30d220 417
260cd341
LC
418#define MVexSIBMEM { OP_M, vex_sibmem_mode }
419
35c52694 420/* Used handle "rep" prefix for string instructions. */
ce518a5f
L
421#define Xbr { REP_Fixup, eSI_reg }
422#define Xvr { REP_Fixup, eSI_reg }
423#define Ybr { REP_Fixup, eDI_reg }
424#define Yvr { REP_Fixup, eDI_reg }
425#define Yzr { REP_Fixup, eDI_reg }
426#define indirDXr { REP_Fixup, indir_dx_reg }
427#define ALr { REP_Fixup, al_reg }
428#define eAXr { REP_Fixup, eAX_reg }
429
42164a71
L
430/* Used handle HLE prefix for lockable instructions. */
431#define Ebh1 { HLE_Fixup1, b_mode }
432#define Evh1 { HLE_Fixup1, v_mode }
433#define Ebh2 { HLE_Fixup2, b_mode }
434#define Evh2 { HLE_Fixup2, v_mode }
435#define Ebh3 { HLE_Fixup3, b_mode }
436#define Evh3 { HLE_Fixup3, v_mode }
437
7e8b059b 438#define BND { BND_Fixup, 0 }
04ef582a 439#define NOTRACK { NOTRACK_Fixup, 0 }
7e8b059b 440
ce518a5f
L
441#define cond_jump_flag { NULL, cond_jump_mode }
442#define loop_jcxz_flag { NULL, loop_jcxz_mode }
3ffd33cf 443
252b5132 444/* bits in sizeflag */
252b5132 445#define SUFFIX_ALWAYS 4
252b5132
RH
446#define AFLAG 2
447#define DFLAG 1
448
51e7da1b
L
449enum
450{
451 /* byte operand */
452 b_mode = 1,
453 /* byte operand with operand swapped */
3873ba12 454 b_swap_mode,
e3949f17
L
455 /* byte operand, sign extend like 'T' suffix */
456 b_T_mode,
51e7da1b 457 /* operand size depends on prefixes */
3873ba12 458 v_mode,
51e7da1b 459 /* operand size depends on prefixes with operand swapped */
3873ba12 460 v_swap_mode,
de89d0a3
IT
461 /* operand size depends on address prefix */
462 va_mode,
51e7da1b 463 /* word operand */
3873ba12 464 w_mode,
51e7da1b 465 /* double word operand */
3873ba12 466 d_mode,
51e7da1b 467 /* double word operand with operand swapped */
3873ba12 468 d_swap_mode,
51e7da1b 469 /* quad word operand */
3873ba12 470 q_mode,
51e7da1b 471 /* quad word operand with operand swapped */
3873ba12 472 q_swap_mode,
51e7da1b 473 /* ten-byte operand */
3873ba12 474 t_mode,
43234a1e
L
475 /* 16-byte XMM, 32-byte YMM or 64-byte ZMM operand. In EVEX with
476 broadcast enabled. */
3873ba12 477 x_mode,
43234a1e
L
478 /* Similar to x_mode, but with different EVEX mem shifts. */
479 evex_x_gscat_mode,
4726e9a4
JB
480 /* Similar to x_mode, but with yet different EVEX mem shifts. */
481 bw_unit_mode,
43234a1e
L
482 /* Similar to x_mode, but with disabled broadcast. */
483 evex_x_nobcst_mode,
484 /* Similar to x_mode, but with operands swapped and disabled broadcast
485 in EVEX. */
3873ba12 486 x_swap_mode,
51e7da1b 487 /* 16-byte XMM operand */
3873ba12 488 xmm_mode,
43234a1e
L
489 /* XMM, XMM or YMM register operand, or quad word, xmmword or ymmword
490 memory operand (depending on vector length). Broadcast isn't
491 allowed. */
3873ba12 492 xmmq_mode,
43234a1e
L
493 /* Same as xmmq_mode, but broadcast is allowed. */
494 evex_half_bcst_xmmq_mode,
6c30d220
L
495 /* XMM register or byte memory operand */
496 xmm_mb_mode,
497 /* XMM register or word memory operand */
498 xmm_mw_mode,
499 /* XMM register or double word memory operand */
500 xmm_md_mode,
501 /* XMM register or quad word memory operand */
502 xmm_mq_mode,
43234a1e 503 /* 16-byte XMM, word, double word or quad word operand. */
6c30d220 504 xmmdw_mode,
43234a1e 505 /* 16-byte XMM, double word, quad word operand or xmm word operand. */
6c30d220 506 xmmqd_mode,
43234a1e
L
507 /* 32-byte YMM operand */
508 ymm_mode,
509 /* quad word, ymmword or zmmword memory operand. */
3873ba12 510 ymmq_mode,
6c30d220
L
511 /* 32-byte YMM or 16-byte word operand */
512 ymmxmm_mode,
260cd341
LC
513 /* TMM operand */
514 tmm_mode,
51e7da1b 515 /* d_mode in 32bit, q_mode in 64bit mode. */
3873ba12 516 m_mode,
51e7da1b 517 /* pair of v_mode operands */
3873ba12
L
518 a_mode,
519 cond_jump_mode,
520 loop_jcxz_mode,
bc31405e 521 movsxd_mode,
7e8b059b 522 v_bnd_mode,
d276ec69
JB
523 /* like v_bnd_mode in 32bit, no RIP-rel in 64bit mode. */
524 v_bndmk_mode,
51e7da1b 525 /* operand size depends on REX prefixes. */
3873ba12 526 dq_mode,
376cd056
JB
527 /* registers like dq_mode, memory like w_mode, displacements like
528 v_mode without considering Intel64 ISA. */
3873ba12 529 dqw_mode,
9f79e886 530 /* bounds operand */
7e8b059b 531 bnd_mode,
9f79e886
JB
532 /* bounds operand with operand swapped */
533 bnd_swap_mode,
51e7da1b 534 /* 4- or 6-byte pointer operand */
3873ba12
L
535 f_mode,
536 const_1_mode,
07f5af7d
L
537 /* v_mode for indirect branch opcodes. */
538 indir_v_mode,
51e7da1b 539 /* v_mode for stack-related opcodes. */
3873ba12 540 stack_v_mode,
51e7da1b 541 /* non-quad operand size depends on prefixes */
3873ba12 542 z_mode,
51e7da1b 543 /* 16-byte operand */
3873ba12 544 o_mode,
51e7da1b 545 /* registers like dq_mode, memory like b_mode. */
3873ba12 546 dqb_mode,
1ba585e8
IT
547 /* registers like d_mode, memory like b_mode. */
548 db_mode,
549 /* registers like d_mode, memory like w_mode. */
550 dw_mode,
51e7da1b 551 /* registers like dq_mode, memory like d_mode. */
3873ba12 552 dqd_mode,
51e7da1b 553 /* normal vex mode */
3873ba12 554 vex_mode,
d55ee72f 555
825bd36c 556 /* Operand size depends on the VEX.W bit, with VSIB dword indices. */
6c30d220 557 vex_vsib_d_w_dq_mode,
5fc35d96
IT
558 /* Similar to vex_vsib_d_w_dq_mode, with smaller memory. */
559 vex_vsib_d_w_d_mode,
825bd36c 560 /* Operand size depends on the VEX.W bit, with VSIB qword indices. */
6c30d220 561 vex_vsib_q_w_dq_mode,
5fc35d96
IT
562 /* Similar to vex_vsib_q_w_dq_mode, with smaller memory. */
563 vex_vsib_q_w_d_mode,
260cd341
LC
564 /* mandatory non-vector SIB. */
565 vex_sibmem_mode,
6c30d220 566
539f890d
L
567 /* scalar, ignore vector length. */
568 scalar_mode,
539f890d
L
569 /* like vex_mode, ignore vector length. */
570 vex_scalar_mode,
825bd36c 571 /* Operand size depends on the VEX.W bit, ignore vector length. */
1c480963 572 vex_scalar_w_dq_mode,
539f890d 573
43234a1e
L
574 /* Static rounding. */
575 evex_rounding_mode,
70df6fc9
L
576 /* Static rounding, 64-bit mode only. */
577 evex_rounding_64_mode,
43234a1e
L
578 /* Supress all exceptions. */
579 evex_sae_mode,
580
581 /* Mask register operand. */
582 mask_mode,
1ba585e8
IT
583 /* Mask register operand. */
584 mask_bd_mode,
43234a1e 585
3873ba12
L
586 es_reg,
587 cs_reg,
588 ss_reg,
589 ds_reg,
590 fs_reg,
591 gs_reg,
d55ee72f 592
3873ba12
L
593 eAX_reg,
594 eCX_reg,
595 eDX_reg,
596 eBX_reg,
597 eSP_reg,
598 eBP_reg,
599 eSI_reg,
600 eDI_reg,
d55ee72f 601
3873ba12
L
602 al_reg,
603 cl_reg,
604 dl_reg,
605 bl_reg,
606 ah_reg,
607 ch_reg,
608 dh_reg,
609 bh_reg,
d55ee72f 610
3873ba12
L
611 ax_reg,
612 cx_reg,
613 dx_reg,
614 bx_reg,
615 sp_reg,
616 bp_reg,
617 si_reg,
618 di_reg,
d55ee72f 619
3873ba12
L
620 rAX_reg,
621 rCX_reg,
622 rDX_reg,
623 rBX_reg,
624 rSP_reg,
625 rBP_reg,
626 rSI_reg,
627 rDI_reg,
d55ee72f 628
3873ba12
L
629 z_mode_ax_reg,
630 indir_dx_reg
51e7da1b 631};
252b5132 632
51e7da1b
L
633enum
634{
635 FLOATCODE = 1,
3873ba12
L
636 USE_REG_TABLE,
637 USE_MOD_TABLE,
638 USE_RM_TABLE,
639 USE_PREFIX_TABLE,
640 USE_X86_64_TABLE,
641 USE_3BYTE_TABLE,
f88c9eb0 642 USE_XOP_8F_TABLE,
3873ba12
L
643 USE_VEX_C4_TABLE,
644 USE_VEX_C5_TABLE,
9e30b8e0 645 USE_VEX_LEN_TABLE,
43234a1e 646 USE_VEX_W_TABLE,
04e2a182
L
647 USE_EVEX_TABLE,
648 USE_EVEX_LEN_TABLE
51e7da1b 649};
6439fc28 650
bf890a93 651#define FLOAT NULL, { { NULL, FLOATCODE } }, 0
4efba78c 652
bf890a93
IT
653#define DIS386(T, I) NULL, { { NULL, (T)}, { NULL, (I) } }, 0
654#define DIS386_PREFIX(T, I, P) NULL, { { NULL, (T)}, { NULL, (I) } }, P
1ceb70f8
L
655#define REG_TABLE(I) DIS386 (USE_REG_TABLE, (I))
656#define MOD_TABLE(I) DIS386 (USE_MOD_TABLE, (I))
657#define RM_TABLE(I) DIS386 (USE_RM_TABLE, (I))
658#define PREFIX_TABLE(I) DIS386 (USE_PREFIX_TABLE, (I))
4e7d34a6
L
659#define X86_64_TABLE(I) DIS386 (USE_X86_64_TABLE, (I))
660#define THREE_BYTE_TABLE(I) DIS386 (USE_3BYTE_TABLE, (I))
bf890a93 661#define THREE_BYTE_TABLE_PREFIX(I, P) DIS386_PREFIX (USE_3BYTE_TABLE, (I), P)
f88c9eb0 662#define XOP_8F_TABLE(I) DIS386 (USE_XOP_8F_TABLE, (I))
c0f3af97
L
663#define VEX_C4_TABLE(I) DIS386 (USE_VEX_C4_TABLE, (I))
664#define VEX_C5_TABLE(I) DIS386 (USE_VEX_C5_TABLE, (I))
665#define VEX_LEN_TABLE(I) DIS386 (USE_VEX_LEN_TABLE, (I))
9e30b8e0 666#define VEX_W_TABLE(I) DIS386 (USE_VEX_W_TABLE, (I))
43234a1e 667#define EVEX_TABLE(I) DIS386 (USE_EVEX_TABLE, (I))
04e2a182 668#define EVEX_LEN_TABLE(I) DIS386 (USE_EVEX_LEN_TABLE, (I))
1ceb70f8 669
51e7da1b
L
670enum
671{
672 REG_80 = 0,
3873ba12 673 REG_81,
7148c369 674 REG_83,
3873ba12
L
675 REG_8F,
676 REG_C0,
677 REG_C1,
678 REG_C6,
679 REG_C7,
680 REG_D0,
681 REG_D1,
682 REG_D2,
683 REG_D3,
684 REG_F6,
685 REG_F7,
686 REG_FE,
687 REG_FF,
688 REG_0F00,
689 REG_0F01,
690 REG_0F0D,
691 REG_0F18,
f8687e93
JB
692 REG_0F1C_P_0_MOD_0,
693 REG_0F1E_P_1_MOD_3,
c4694f17 694 REG_0F38D8_PREFIX_1,
c1fa250a 695 REG_0F3A0F_PREFIX_1_MOD_3,
00ec1875
JB
696 REG_0F71_MOD_0,
697 REG_0F72_MOD_0,
698 REG_0F73_MOD_0,
3873ba12
L
699 REG_0FA6,
700 REG_0FA7,
701 REG_0FAE,
702 REG_0FBA,
703 REG_0FC7,
592a252b
L
704 REG_VEX_0F71,
705 REG_VEX_0F72,
706 REG_VEX_0F73,
707 REG_VEX_0FAE,
260cd341 708 REG_VEX_0F3849_X86_64_P_0_W_0_M_1,
f12dc422 709 REG_VEX_0F38F3,
467bbef0
JB
710
711 REG_0FXOP_09_01_L_0,
712 REG_0FXOP_09_02_L_0,
713 REG_0FXOP_09_12_M_1_L_0,
714 REG_0FXOP_0A_12_L_0,
43234a1e 715
1ba585e8 716 REG_EVEX_0F71,
43234a1e
L
717 REG_EVEX_0F72,
718 REG_EVEX_0F73,
719 REG_EVEX_0F38C6,
720 REG_EVEX_0F38C7
51e7da1b 721};
1ceb70f8 722
51e7da1b
L
723enum
724{
725 MOD_8D = 0,
42164a71
L
726 MOD_C6_REG_7,
727 MOD_C7_REG_7,
4a357820
MZ
728 MOD_FF_REG_3,
729 MOD_FF_REG_5,
3873ba12
L
730 MOD_0F01_REG_0,
731 MOD_0F01_REG_1,
732 MOD_0F01_REG_2,
733 MOD_0F01_REG_3,
8eab4136 734 MOD_0F01_REG_5,
3873ba12
L
735 MOD_0F01_REG_7,
736 MOD_0F12_PREFIX_0,
18897deb 737 MOD_0F12_PREFIX_2,
3873ba12
L
738 MOD_0F13,
739 MOD_0F16_PREFIX_0,
18897deb 740 MOD_0F16_PREFIX_2,
3873ba12
L
741 MOD_0F17,
742 MOD_0F18_REG_0,
743 MOD_0F18_REG_1,
744 MOD_0F18_REG_2,
745 MOD_0F18_REG_3,
7e8b059b
L
746 MOD_0F1A_PREFIX_0,
747 MOD_0F1B_PREFIX_0,
748 MOD_0F1B_PREFIX_1,
c48935d7 749 MOD_0F1C_PREFIX_0,
603555e5 750 MOD_0F1E_PREFIX_1,
3873ba12
L
751 MOD_0F2B_PREFIX_0,
752 MOD_0F2B_PREFIX_1,
753 MOD_0F2B_PREFIX_2,
754 MOD_0F2B_PREFIX_3,
a5aaedb9 755 MOD_0F50,
00ec1875
JB
756 MOD_0F71,
757 MOD_0F72,
758 MOD_0F73,
3873ba12
L
759 MOD_0FAE_REG_0,
760 MOD_0FAE_REG_1,
761 MOD_0FAE_REG_2,
762 MOD_0FAE_REG_3,
763 MOD_0FAE_REG_4,
764 MOD_0FAE_REG_5,
765 MOD_0FAE_REG_6,
766 MOD_0FAE_REG_7,
767 MOD_0FB2,
768 MOD_0FB4,
769 MOD_0FB5,
a8484f96 770 MOD_0FC3,
963f3586
IT
771 MOD_0FC7_REG_3,
772 MOD_0FC7_REG_4,
773 MOD_0FC7_REG_5,
3873ba12
L
774 MOD_0FC7_REG_6,
775 MOD_0FC7_REG_7,
776 MOD_0FD7,
777 MOD_0FE7_PREFIX_2,
778 MOD_0FF0_PREFIX_3,
7531c613 779 MOD_0F382A,
c4694f17
TG
780 MOD_0F38DC_PREFIX_1,
781 MOD_0F38DD_PREFIX_1,
782 MOD_0F38DE_PREFIX_1,
783 MOD_0F38DF_PREFIX_1,
7531c613 784 MOD_0F38F5,
603555e5 785 MOD_0F38F6_PREFIX_0,
5d79adc4 786 MOD_0F38F8_PREFIX_1,
c0a30a9f 787 MOD_0F38F8_PREFIX_2,
5d79adc4 788 MOD_0F38F8_PREFIX_3,
035e7389 789 MOD_0F38F9,
c4694f17
TG
790 MOD_0F38FA_PREFIX_1,
791 MOD_0F38FB_PREFIX_1,
c1fa250a 792 MOD_0F3A0F_PREFIX_1,
3873ba12
L
793 MOD_62_32BIT,
794 MOD_C4_32BIT,
795 MOD_C5_32BIT,
592a252b 796 MOD_VEX_0F12_PREFIX_0,
18897deb 797 MOD_VEX_0F12_PREFIX_2,
592a252b
L
798 MOD_VEX_0F13,
799 MOD_VEX_0F16_PREFIX_0,
18897deb 800 MOD_VEX_0F16_PREFIX_2,
592a252b
L
801 MOD_VEX_0F17,
802 MOD_VEX_0F2B,
ab4e4ed5
AF
803 MOD_VEX_W_0_0F41_P_0_LEN_1,
804 MOD_VEX_W_1_0F41_P_0_LEN_1,
805 MOD_VEX_W_0_0F41_P_2_LEN_1,
806 MOD_VEX_W_1_0F41_P_2_LEN_1,
807 MOD_VEX_W_0_0F42_P_0_LEN_1,
808 MOD_VEX_W_1_0F42_P_0_LEN_1,
809 MOD_VEX_W_0_0F42_P_2_LEN_1,
810 MOD_VEX_W_1_0F42_P_2_LEN_1,
811 MOD_VEX_W_0_0F44_P_0_LEN_1,
812 MOD_VEX_W_1_0F44_P_0_LEN_1,
813 MOD_VEX_W_0_0F44_P_2_LEN_1,
814 MOD_VEX_W_1_0F44_P_2_LEN_1,
815 MOD_VEX_W_0_0F45_P_0_LEN_1,
816 MOD_VEX_W_1_0F45_P_0_LEN_1,
817 MOD_VEX_W_0_0F45_P_2_LEN_1,
818 MOD_VEX_W_1_0F45_P_2_LEN_1,
819 MOD_VEX_W_0_0F46_P_0_LEN_1,
820 MOD_VEX_W_1_0F46_P_0_LEN_1,
821 MOD_VEX_W_0_0F46_P_2_LEN_1,
822 MOD_VEX_W_1_0F46_P_2_LEN_1,
823 MOD_VEX_W_0_0F47_P_0_LEN_1,
824 MOD_VEX_W_1_0F47_P_0_LEN_1,
825 MOD_VEX_W_0_0F47_P_2_LEN_1,
826 MOD_VEX_W_1_0F47_P_2_LEN_1,
827 MOD_VEX_W_0_0F4A_P_0_LEN_1,
828 MOD_VEX_W_1_0F4A_P_0_LEN_1,
829 MOD_VEX_W_0_0F4A_P_2_LEN_1,
830 MOD_VEX_W_1_0F4A_P_2_LEN_1,
831 MOD_VEX_W_0_0F4B_P_0_LEN_1,
832 MOD_VEX_W_1_0F4B_P_0_LEN_1,
833 MOD_VEX_W_0_0F4B_P_2_LEN_1,
592a252b
L
834 MOD_VEX_0F50,
835 MOD_VEX_0F71_REG_2,
836 MOD_VEX_0F71_REG_4,
837 MOD_VEX_0F71_REG_6,
838 MOD_VEX_0F72_REG_2,
839 MOD_VEX_0F72_REG_4,
840 MOD_VEX_0F72_REG_6,
841 MOD_VEX_0F73_REG_2,
842 MOD_VEX_0F73_REG_3,
843 MOD_VEX_0F73_REG_6,
844 MOD_VEX_0F73_REG_7,
ab4e4ed5
AF
845 MOD_VEX_W_0_0F91_P_0_LEN_0,
846 MOD_VEX_W_1_0F91_P_0_LEN_0,
847 MOD_VEX_W_0_0F91_P_2_LEN_0,
848 MOD_VEX_W_1_0F91_P_2_LEN_0,
849 MOD_VEX_W_0_0F92_P_0_LEN_0,
850 MOD_VEX_W_0_0F92_P_2_LEN_0,
58a211d2 851 MOD_VEX_0F92_P_3_LEN_0,
ab4e4ed5
AF
852 MOD_VEX_W_0_0F93_P_0_LEN_0,
853 MOD_VEX_W_0_0F93_P_2_LEN_0,
58a211d2 854 MOD_VEX_0F93_P_3_LEN_0,
ab4e4ed5
AF
855 MOD_VEX_W_0_0F98_P_0_LEN_0,
856 MOD_VEX_W_1_0F98_P_0_LEN_0,
857 MOD_VEX_W_0_0F98_P_2_LEN_0,
858 MOD_VEX_W_1_0F98_P_2_LEN_0,
859 MOD_VEX_W_0_0F99_P_0_LEN_0,
860 MOD_VEX_W_1_0F99_P_0_LEN_0,
861 MOD_VEX_W_0_0F99_P_2_LEN_0,
862 MOD_VEX_W_1_0F99_P_2_LEN_0,
592a252b
L
863 MOD_VEX_0FAE_REG_2,
864 MOD_VEX_0FAE_REG_3,
7531c613
JB
865 MOD_VEX_0FD7,
866 MOD_VEX_0FE7,
592a252b 867 MOD_VEX_0FF0_PREFIX_3,
7531c613
JB
868 MOD_VEX_0F381A,
869 MOD_VEX_0F382A,
870 MOD_VEX_0F382C,
871 MOD_VEX_0F382D,
872 MOD_VEX_0F382E,
873 MOD_VEX_0F382F,
09d73035
CL
874 MOD_VEX_0F3849_X86_64_P_0_W_0,
875 MOD_VEX_0F3849_X86_64_P_2_W_0,
876 MOD_VEX_0F3849_X86_64_P_3_W_0,
877 MOD_VEX_0F384B_X86_64_P_1_W_0,
878 MOD_VEX_0F384B_X86_64_P_2_W_0,
879 MOD_VEX_0F384B_X86_64_P_3_W_0,
7531c613 880 MOD_VEX_0F385A,
09d73035
CL
881 MOD_VEX_0F385C_X86_64_P_1_W_0,
882 MOD_VEX_0F385E_X86_64_P_0_W_0,
883 MOD_VEX_0F385E_X86_64_P_1_W_0,
884 MOD_VEX_0F385E_X86_64_P_2_W_0,
885 MOD_VEX_0F385E_X86_64_P_3_W_0,
7531c613
JB
886 MOD_VEX_0F388C,
887 MOD_VEX_0F388E,
bb5b3501
JB
888 MOD_VEX_0F3A30_L_0,
889 MOD_VEX_0F3A31_L_0,
890 MOD_VEX_0F3A32_L_0,
891 MOD_VEX_0F3A33_L_0,
43234a1e 892
467bbef0
JB
893 MOD_VEX_0FXOP_09_12,
894
43234a1e 895 MOD_EVEX_0F12_PREFIX_0,
97e6786a
JB
896 MOD_EVEX_0F12_PREFIX_2,
897 MOD_EVEX_0F13,
43234a1e 898 MOD_EVEX_0F16_PREFIX_0,
97e6786a
JB
899 MOD_EVEX_0F16_PREFIX_2,
900 MOD_EVEX_0F17,
901 MOD_EVEX_0F2B,
7531c613
JB
902 MOD_EVEX_0F381A_W_0,
903 MOD_EVEX_0F381A_W_1,
904 MOD_EVEX_0F381B_W_0,
905 MOD_EVEX_0F381B_W_1,
464d2b65
JB
906 MOD_EVEX_0F3828_P_1,
907 MOD_EVEX_0F382A_P_1_W_1,
908 MOD_EVEX_0F3838_P_1,
909 MOD_EVEX_0F383A_P_1_W_0,
7531c613
JB
910 MOD_EVEX_0F385A_W_0,
911 MOD_EVEX_0F385A_W_1,
912 MOD_EVEX_0F385B_W_0,
913 MOD_EVEX_0F385B_W_1,
464d2b65
JB
914 MOD_EVEX_0F387A_W_0,
915 MOD_EVEX_0F387B_W_0,
916 MOD_EVEX_0F387C,
43234a1e
L
917 MOD_EVEX_0F38C6_REG_1,
918 MOD_EVEX_0F38C6_REG_2,
919 MOD_EVEX_0F38C6_REG_5,
920 MOD_EVEX_0F38C6_REG_6,
921 MOD_EVEX_0F38C7_REG_1,
922 MOD_EVEX_0F38C7_REG_2,
923 MOD_EVEX_0F38C7_REG_5,
924 MOD_EVEX_0F38C7_REG_6
51e7da1b 925};
1ceb70f8 926
51e7da1b
L
927enum
928{
42164a71
L
929 RM_C6_REG_7 = 0,
930 RM_C7_REG_7,
931 RM_0F01_REG_0,
3873ba12
L
932 RM_0F01_REG_1,
933 RM_0F01_REG_2,
934 RM_0F01_REG_3,
f8687e93
JB
935 RM_0F01_REG_5_MOD_3,
936 RM_0F01_REG_7_MOD_3,
937 RM_0F1E_P_1_MOD_3_REG_7,
c1fa250a 938 RM_0F3A0F_P_1_MOD_3_REG_0,
f8687e93
JB
939 RM_0FAE_REG_6_MOD_3_P_0,
940 RM_0FAE_REG_7_MOD_3,
260cd341 941 RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0
51e7da1b 942};
1ceb70f8 943
51e7da1b
L
944enum
945{
946 PREFIX_90 = 0,
81d54bb7
CL
947 PREFIX_0F01_REG_1_RM_4,
948 PREFIX_0F01_REG_1_RM_5,
949 PREFIX_0F01_REG_1_RM_6,
950 PREFIX_0F01_REG_1_RM_7,
a847e322 951 PREFIX_0F01_REG_3_RM_1,
f8687e93
JB
952 PREFIX_0F01_REG_5_MOD_0,
953 PREFIX_0F01_REG_5_MOD_3_RM_0,
bb651e8b 954 PREFIX_0F01_REG_5_MOD_3_RM_1,
f8687e93 955 PREFIX_0F01_REG_5_MOD_3_RM_2,
f64c42a9
LC
956 PREFIX_0F01_REG_5_MOD_3_RM_4,
957 PREFIX_0F01_REG_5_MOD_3_RM_5,
958 PREFIX_0F01_REG_5_MOD_3_RM_6,
959 PREFIX_0F01_REG_5_MOD_3_RM_7,
267b8516 960 PREFIX_0F01_REG_7_MOD_3_RM_2,
646cc3e0
GG
961 PREFIX_0F01_REG_7_MOD_3_RM_6,
962 PREFIX_0F01_REG_7_MOD_3_RM_7,
3233d7d0 963 PREFIX_0F09,
3873ba12
L
964 PREFIX_0F10,
965 PREFIX_0F11,
966 PREFIX_0F12,
967 PREFIX_0F16,
7e8b059b
L
968 PREFIX_0F1A,
969 PREFIX_0F1B,
c48935d7 970 PREFIX_0F1C,
603555e5 971 PREFIX_0F1E,
3873ba12
L
972 PREFIX_0F2A,
973 PREFIX_0F2B,
974 PREFIX_0F2C,
975 PREFIX_0F2D,
976 PREFIX_0F2E,
977 PREFIX_0F2F,
978 PREFIX_0F51,
979 PREFIX_0F52,
980 PREFIX_0F53,
981 PREFIX_0F58,
982 PREFIX_0F59,
983 PREFIX_0F5A,
984 PREFIX_0F5B,
985 PREFIX_0F5C,
986 PREFIX_0F5D,
987 PREFIX_0F5E,
988 PREFIX_0F5F,
989 PREFIX_0F60,
990 PREFIX_0F61,
991 PREFIX_0F62,
3873ba12
L
992 PREFIX_0F6F,
993 PREFIX_0F70,
3873ba12
L
994 PREFIX_0F78,
995 PREFIX_0F79,
996 PREFIX_0F7C,
997 PREFIX_0F7D,
998 PREFIX_0F7E,
999 PREFIX_0F7F,
f8687e93
JB
1000 PREFIX_0FAE_REG_0_MOD_3,
1001 PREFIX_0FAE_REG_1_MOD_3,
1002 PREFIX_0FAE_REG_2_MOD_3,
1003 PREFIX_0FAE_REG_3_MOD_3,
1004 PREFIX_0FAE_REG_4_MOD_0,
1005 PREFIX_0FAE_REG_4_MOD_3,
f8687e93
JB
1006 PREFIX_0FAE_REG_5_MOD_3,
1007 PREFIX_0FAE_REG_6_MOD_0,
1008 PREFIX_0FAE_REG_6_MOD_3,
1009 PREFIX_0FAE_REG_7_MOD_0,
3873ba12 1010 PREFIX_0FB8,
f12dc422 1011 PREFIX_0FBC,
3873ba12
L
1012 PREFIX_0FBD,
1013 PREFIX_0FC2,
f8687e93
JB
1014 PREFIX_0FC7_REG_6_MOD_0,
1015 PREFIX_0FC7_REG_6_MOD_3,
1016 PREFIX_0FC7_REG_7_MOD_3,
3873ba12
L
1017 PREFIX_0FD0,
1018 PREFIX_0FD6,
1019 PREFIX_0FE6,
1020 PREFIX_0FE7,
1021 PREFIX_0FF0,
1022 PREFIX_0FF7,
c4694f17
TG
1023 PREFIX_0F38D8,
1024 PREFIX_0F38DC,
1025 PREFIX_0F38DD,
1026 PREFIX_0F38DE,
1027 PREFIX_0F38DF,
3873ba12
L
1028 PREFIX_0F38F0,
1029 PREFIX_0F38F1,
e2e1fcde 1030 PREFIX_0F38F6,
c0a30a9f 1031 PREFIX_0F38F8,
c4694f17
TG
1032 PREFIX_0F38FA,
1033 PREFIX_0F38FB,
c1fa250a 1034 PREFIX_0F3A0F,
592a252b
L
1035 PREFIX_VEX_0F10,
1036 PREFIX_VEX_0F11,
1037 PREFIX_VEX_0F12,
1038 PREFIX_VEX_0F16,
1039 PREFIX_VEX_0F2A,
1040 PREFIX_VEX_0F2C,
1041 PREFIX_VEX_0F2D,
1042 PREFIX_VEX_0F2E,
1043 PREFIX_VEX_0F2F,
43234a1e
L
1044 PREFIX_VEX_0F41,
1045 PREFIX_VEX_0F42,
1046 PREFIX_VEX_0F44,
1047 PREFIX_VEX_0F45,
1048 PREFIX_VEX_0F46,
1049 PREFIX_VEX_0F47,
1ba585e8 1050 PREFIX_VEX_0F4A,
43234a1e 1051 PREFIX_VEX_0F4B,
592a252b
L
1052 PREFIX_VEX_0F51,
1053 PREFIX_VEX_0F52,
1054 PREFIX_VEX_0F53,
1055 PREFIX_VEX_0F58,
1056 PREFIX_VEX_0F59,
1057 PREFIX_VEX_0F5A,
1058 PREFIX_VEX_0F5B,
1059 PREFIX_VEX_0F5C,
1060 PREFIX_VEX_0F5D,
1061 PREFIX_VEX_0F5E,
1062 PREFIX_VEX_0F5F,
592a252b
L
1063 PREFIX_VEX_0F6F,
1064 PREFIX_VEX_0F70,
592a252b
L
1065 PREFIX_VEX_0F7C,
1066 PREFIX_VEX_0F7D,
1067 PREFIX_VEX_0F7E,
1068 PREFIX_VEX_0F7F,
43234a1e
L
1069 PREFIX_VEX_0F90,
1070 PREFIX_VEX_0F91,
1071 PREFIX_VEX_0F92,
1072 PREFIX_VEX_0F93,
1073 PREFIX_VEX_0F98,
1ba585e8 1074 PREFIX_VEX_0F99,
592a252b 1075 PREFIX_VEX_0FC2,
592a252b 1076 PREFIX_VEX_0FD0,
592a252b 1077 PREFIX_VEX_0FE6,
592a252b 1078 PREFIX_VEX_0FF0,
260cd341
LC
1079 PREFIX_VEX_0F3849_X86_64,
1080 PREFIX_VEX_0F384B_X86_64,
260cd341
LC
1081 PREFIX_VEX_0F385C_X86_64,
1082 PREFIX_VEX_0F385E_X86_64,
6c30d220
L
1083 PREFIX_VEX_0F38F5,
1084 PREFIX_VEX_0F38F6,
f12dc422 1085 PREFIX_VEX_0F38F7,
43234a1e
L
1086 PREFIX_VEX_0F3AF0,
1087
1088 PREFIX_EVEX_0F10,
1089 PREFIX_EVEX_0F11,
1090 PREFIX_EVEX_0F12,
43234a1e 1091 PREFIX_EVEX_0F16,
43234a1e 1092 PREFIX_EVEX_0F2A,
43234a1e
L
1093 PREFIX_EVEX_0F51,
1094 PREFIX_EVEX_0F58,
1095 PREFIX_EVEX_0F59,
1096 PREFIX_EVEX_0F5A,
1097 PREFIX_EVEX_0F5B,
1098 PREFIX_EVEX_0F5C,
1099 PREFIX_EVEX_0F5D,
1100 PREFIX_EVEX_0F5E,
1101 PREFIX_EVEX_0F5F,
43234a1e
L
1102 PREFIX_EVEX_0F6F,
1103 PREFIX_EVEX_0F70,
43234a1e
L
1104 PREFIX_EVEX_0F78,
1105 PREFIX_EVEX_0F79,
1106 PREFIX_EVEX_0F7A,
1107 PREFIX_EVEX_0F7B,
1108 PREFIX_EVEX_0F7E,
1109 PREFIX_EVEX_0F7F,
1110 PREFIX_EVEX_0FC2,
43234a1e 1111 PREFIX_EVEX_0FE6,
1ba585e8 1112 PREFIX_EVEX_0F3810,
43234a1e
L
1113 PREFIX_EVEX_0F3811,
1114 PREFIX_EVEX_0F3812,
1115 PREFIX_EVEX_0F3813,
1116 PREFIX_EVEX_0F3814,
1117 PREFIX_EVEX_0F3815,
1ba585e8 1118 PREFIX_EVEX_0F3820,
43234a1e
L
1119 PREFIX_EVEX_0F3821,
1120 PREFIX_EVEX_0F3822,
1121 PREFIX_EVEX_0F3823,
1122 PREFIX_EVEX_0F3824,
1123 PREFIX_EVEX_0F3825,
1ba585e8 1124 PREFIX_EVEX_0F3826,
43234a1e
L
1125 PREFIX_EVEX_0F3827,
1126 PREFIX_EVEX_0F3828,
1127 PREFIX_EVEX_0F3829,
1128 PREFIX_EVEX_0F382A,
1ba585e8 1129 PREFIX_EVEX_0F3830,
43234a1e
L
1130 PREFIX_EVEX_0F3831,
1131 PREFIX_EVEX_0F3832,
1132 PREFIX_EVEX_0F3833,
1133 PREFIX_EVEX_0F3834,
1134 PREFIX_EVEX_0F3835,
1ba585e8 1135 PREFIX_EVEX_0F3838,
43234a1e
L
1136 PREFIX_EVEX_0F3839,
1137 PREFIX_EVEX_0F383A,
47acf0bd
IT
1138 PREFIX_EVEX_0F3852,
1139 PREFIX_EVEX_0F3853,
9186c494 1140 PREFIX_EVEX_0F3868,
53467f57 1141 PREFIX_EVEX_0F3872,
43234a1e
L
1142 PREFIX_EVEX_0F389A,
1143 PREFIX_EVEX_0F389B,
43234a1e
L
1144 PREFIX_EVEX_0F38AA,
1145 PREFIX_EVEX_0F38AB,
51e7da1b 1146};
4e7d34a6 1147
51e7da1b
L
1148enum
1149{
1150 X86_64_06 = 0,
3873ba12 1151 X86_64_07,
1673df32 1152 X86_64_0E,
3873ba12
L
1153 X86_64_16,
1154 X86_64_17,
1155 X86_64_1E,
1156 X86_64_1F,
1157 X86_64_27,
1158 X86_64_2F,
1159 X86_64_37,
1160 X86_64_3F,
1161 X86_64_60,
1162 X86_64_61,
1163 X86_64_62,
1164 X86_64_63,
1165 X86_64_6D,
1166 X86_64_6F,
d039fef3 1167 X86_64_82,
3873ba12 1168 X86_64_9A,
aeab2b26
JB
1169 X86_64_C2,
1170 X86_64_C3,
3873ba12
L
1171 X86_64_C4,
1172 X86_64_C5,
1173 X86_64_CE,
1174 X86_64_D4,
1175 X86_64_D5,
a72d2af2
L
1176 X86_64_E8,
1177 X86_64_E9,
3873ba12
L
1178 X86_64_EA,
1179 X86_64_0F01_REG_0,
1180 X86_64_0F01_REG_1,
81d54bb7
CL
1181 X86_64_0F01_REG_1_RM_5_PREFIX_2,
1182 X86_64_0F01_REG_1_RM_6_PREFIX_2,
1183 X86_64_0F01_REG_1_RM_7_PREFIX_2,
3873ba12 1184 X86_64_0F01_REG_2,
260cd341 1185 X86_64_0F01_REG_3,
78467458
JB
1186 X86_64_0F24,
1187 X86_64_0F26,
260cd341
LC
1188 X86_64_VEX_0F3849,
1189 X86_64_VEX_0F384B,
1190 X86_64_VEX_0F385C,
f64c42a9
LC
1191 X86_64_VEX_0F385E,
1192 X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1,
1193 X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1,
1194 X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1,
1195 X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1,
646cc3e0
GG
1196 X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1,
1197 X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3,
1198 X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1,
f64c42a9 1199 X86_64_0FC7_REG_6_MOD_3_PREFIX_1
51e7da1b 1200};
4e7d34a6 1201
51e7da1b
L
1202enum
1203{
1204 THREE_BYTE_0F38 = 0,
1f334aeb 1205 THREE_BYTE_0F3A
51e7da1b 1206};
4e7d34a6 1207
f88c9eb0
SP
1208enum
1209{
5dd85c99
SP
1210 XOP_08 = 0,
1211 XOP_09,
f88c9eb0
SP
1212 XOP_0A
1213};
1214
51e7da1b
L
1215enum
1216{
1217 VEX_0F = 0,
3873ba12
L
1218 VEX_0F38,
1219 VEX_0F3A
51e7da1b 1220};
c0f3af97 1221
43234a1e
L
1222enum
1223{
1224 EVEX_0F = 0,
1225 EVEX_0F38,
1226 EVEX_0F3A
1227};
1228
51e7da1b
L
1229enum
1230{
ec6f095a 1231 VEX_LEN_0F12_P_0_M_0 = 0,
592a252b 1232 VEX_LEN_0F12_P_0_M_1,
18897deb 1233#define VEX_LEN_0F12_P_2_M_0 VEX_LEN_0F12_P_0_M_0
592a252b
L
1234 VEX_LEN_0F13_M_0,
1235 VEX_LEN_0F16_P_0_M_0,
1236 VEX_LEN_0F16_P_0_M_1,
18897deb 1237#define VEX_LEN_0F16_P_2_M_0 VEX_LEN_0F16_P_0_M_0
592a252b 1238 VEX_LEN_0F17_M_0,
43234a1e 1239 VEX_LEN_0F41_P_0,
1ba585e8 1240 VEX_LEN_0F41_P_2,
43234a1e 1241 VEX_LEN_0F42_P_0,
1ba585e8 1242 VEX_LEN_0F42_P_2,
43234a1e 1243 VEX_LEN_0F44_P_0,
1ba585e8 1244 VEX_LEN_0F44_P_2,
43234a1e 1245 VEX_LEN_0F45_P_0,
1ba585e8 1246 VEX_LEN_0F45_P_2,
43234a1e 1247 VEX_LEN_0F46_P_0,
1ba585e8 1248 VEX_LEN_0F46_P_2,
43234a1e 1249 VEX_LEN_0F47_P_0,
1ba585e8
IT
1250 VEX_LEN_0F47_P_2,
1251 VEX_LEN_0F4A_P_0,
1252 VEX_LEN_0F4A_P_2,
1253 VEX_LEN_0F4B_P_0,
43234a1e 1254 VEX_LEN_0F4B_P_2,
7531c613 1255 VEX_LEN_0F6E,
035e7389 1256 VEX_LEN_0F77,
592a252b
L
1257 VEX_LEN_0F7E_P_1,
1258 VEX_LEN_0F7E_P_2,
43234a1e 1259 VEX_LEN_0F90_P_0,
1ba585e8 1260 VEX_LEN_0F90_P_2,
43234a1e 1261 VEX_LEN_0F91_P_0,
1ba585e8 1262 VEX_LEN_0F91_P_2,
43234a1e 1263 VEX_LEN_0F92_P_0,
90a915bf 1264 VEX_LEN_0F92_P_2,
1ba585e8 1265 VEX_LEN_0F92_P_3,
43234a1e 1266 VEX_LEN_0F93_P_0,
90a915bf 1267 VEX_LEN_0F93_P_2,
1ba585e8 1268 VEX_LEN_0F93_P_3,
43234a1e 1269 VEX_LEN_0F98_P_0,
1ba585e8
IT
1270 VEX_LEN_0F98_P_2,
1271 VEX_LEN_0F99_P_0,
1272 VEX_LEN_0F99_P_2,
592a252b
L
1273 VEX_LEN_0FAE_R_2_M_0,
1274 VEX_LEN_0FAE_R_3_M_0,
7531c613
JB
1275 VEX_LEN_0FC4,
1276 VEX_LEN_0FC5,
1277 VEX_LEN_0FD6,
1278 VEX_LEN_0FF7,
1279 VEX_LEN_0F3816,
1280 VEX_LEN_0F3819,
1281 VEX_LEN_0F381A_M_0,
1282 VEX_LEN_0F3836,
1283 VEX_LEN_0F3841,
260cd341
LC
1284 VEX_LEN_0F3849_X86_64_P_0_W_0_M_0,
1285 VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0,
1286 VEX_LEN_0F3849_X86_64_P_2_W_0_M_0,
1287 VEX_LEN_0F3849_X86_64_P_3_W_0_M_0,
1288 VEX_LEN_0F384B_X86_64_P_1_W_0_M_0,
1289 VEX_LEN_0F384B_X86_64_P_2_W_0_M_0,
1290 VEX_LEN_0F384B_X86_64_P_3_W_0_M_0,
7531c613 1291 VEX_LEN_0F385A_M_0,
260cd341
LC
1292 VEX_LEN_0F385C_X86_64_P_1_W_0_M_0,
1293 VEX_LEN_0F385E_X86_64_P_0_W_0_M_0,
1294 VEX_LEN_0F385E_X86_64_P_1_W_0_M_0,
1295 VEX_LEN_0F385E_X86_64_P_2_W_0_M_0,
1296 VEX_LEN_0F385E_X86_64_P_3_W_0_M_0,
7531c613 1297 VEX_LEN_0F38DB,
035e7389
JB
1298 VEX_LEN_0F38F2,
1299 VEX_LEN_0F38F3_R_1,
1300 VEX_LEN_0F38F3_R_2,
1301 VEX_LEN_0F38F3_R_3,
6c30d220
L
1302 VEX_LEN_0F38F5_P_0,
1303 VEX_LEN_0F38F5_P_1,
1304 VEX_LEN_0F38F5_P_3,
1305 VEX_LEN_0F38F6_P_3,
f12dc422 1306 VEX_LEN_0F38F7_P_0,
6c30d220
L
1307 VEX_LEN_0F38F7_P_1,
1308 VEX_LEN_0F38F7_P_2,
1309 VEX_LEN_0F38F7_P_3,
7531c613
JB
1310 VEX_LEN_0F3A00,
1311 VEX_LEN_0F3A01,
1312 VEX_LEN_0F3A06,
1313 VEX_LEN_0F3A14,
1314 VEX_LEN_0F3A15,
1315 VEX_LEN_0F3A16,
1316 VEX_LEN_0F3A17,
1317 VEX_LEN_0F3A18,
1318 VEX_LEN_0F3A19,
1319 VEX_LEN_0F3A20,
1320 VEX_LEN_0F3A21,
1321 VEX_LEN_0F3A22,
1322 VEX_LEN_0F3A30,
1323 VEX_LEN_0F3A31,
1324 VEX_LEN_0F3A32,
1325 VEX_LEN_0F3A33,
1326 VEX_LEN_0F3A38,
1327 VEX_LEN_0F3A39,
1328 VEX_LEN_0F3A41,
1329 VEX_LEN_0F3A46,
1330 VEX_LEN_0F3A60,
1331 VEX_LEN_0F3A61,
1332 VEX_LEN_0F3A62,
1333 VEX_LEN_0F3A63,
1334 VEX_LEN_0F3ADF,
6c30d220 1335 VEX_LEN_0F3AF0_P_3,
467bbef0
JB
1336 VEX_LEN_0FXOP_08_85,
1337 VEX_LEN_0FXOP_08_86,
1338 VEX_LEN_0FXOP_08_87,
1339 VEX_LEN_0FXOP_08_8E,
1340 VEX_LEN_0FXOP_08_8F,
1341 VEX_LEN_0FXOP_08_95,
1342 VEX_LEN_0FXOP_08_96,
1343 VEX_LEN_0FXOP_08_97,
1344 VEX_LEN_0FXOP_08_9E,
1345 VEX_LEN_0FXOP_08_9F,
1346 VEX_LEN_0FXOP_08_A3,
1347 VEX_LEN_0FXOP_08_A6,
1348 VEX_LEN_0FXOP_08_B6,
1349 VEX_LEN_0FXOP_08_C0,
1350 VEX_LEN_0FXOP_08_C1,
1351 VEX_LEN_0FXOP_08_C2,
1352 VEX_LEN_0FXOP_08_C3,
ff688e1f
L
1353 VEX_LEN_0FXOP_08_CC,
1354 VEX_LEN_0FXOP_08_CD,
1355 VEX_LEN_0FXOP_08_CE,
1356 VEX_LEN_0FXOP_08_CF,
1357 VEX_LEN_0FXOP_08_EC,
1358 VEX_LEN_0FXOP_08_ED,
1359 VEX_LEN_0FXOP_08_EE,
1360 VEX_LEN_0FXOP_08_EF,
467bbef0
JB
1361 VEX_LEN_0FXOP_09_01,
1362 VEX_LEN_0FXOP_09_02,
1363 VEX_LEN_0FXOP_09_12_M_1,
b5b098c2
JB
1364 VEX_LEN_0FXOP_09_82_W_0,
1365 VEX_LEN_0FXOP_09_83_W_0,
467bbef0
JB
1366 VEX_LEN_0FXOP_09_90,
1367 VEX_LEN_0FXOP_09_91,
1368 VEX_LEN_0FXOP_09_92,
1369 VEX_LEN_0FXOP_09_93,
1370 VEX_LEN_0FXOP_09_94,
1371 VEX_LEN_0FXOP_09_95,
1372 VEX_LEN_0FXOP_09_96,
1373 VEX_LEN_0FXOP_09_97,
1374 VEX_LEN_0FXOP_09_98,
1375 VEX_LEN_0FXOP_09_99,
1376 VEX_LEN_0FXOP_09_9A,
1377 VEX_LEN_0FXOP_09_9B,
1378 VEX_LEN_0FXOP_09_C1,
1379 VEX_LEN_0FXOP_09_C2,
1380 VEX_LEN_0FXOP_09_C3,
1381 VEX_LEN_0FXOP_09_C6,
1382 VEX_LEN_0FXOP_09_C7,
1383 VEX_LEN_0FXOP_09_CB,
1384 VEX_LEN_0FXOP_09_D1,
1385 VEX_LEN_0FXOP_09_D2,
1386 VEX_LEN_0FXOP_09_D3,
1387 VEX_LEN_0FXOP_09_D6,
1388 VEX_LEN_0FXOP_09_D7,
1389 VEX_LEN_0FXOP_09_DB,
1390 VEX_LEN_0FXOP_09_E1,
1391 VEX_LEN_0FXOP_09_E2,
1392 VEX_LEN_0FXOP_09_E3,
1393 VEX_LEN_0FXOP_0A_12,
51e7da1b 1394};
c0f3af97 1395
04e2a182
L
1396enum
1397{
7531c613 1398 EVEX_LEN_0F6E = 0,
04e2a182
L
1399 EVEX_LEN_0F7E_P_1,
1400 EVEX_LEN_0F7E_P_2,
7531c613
JB
1401 EVEX_LEN_0FC4,
1402 EVEX_LEN_0FC5,
1403 EVEX_LEN_0FD6,
1404 EVEX_LEN_0F3816,
1405 EVEX_LEN_0F3819_W_0,
1406 EVEX_LEN_0F3819_W_1,
1407 EVEX_LEN_0F381A_W_0_M_0,
1408 EVEX_LEN_0F381A_W_1_M_0,
1409 EVEX_LEN_0F381B_W_0_M_0,
1410 EVEX_LEN_0F381B_W_1_M_0,
1411 EVEX_LEN_0F3836,
1412 EVEX_LEN_0F385A_W_0_M_0,
1413 EVEX_LEN_0F385A_W_1_M_0,
1414 EVEX_LEN_0F385B_W_0_M_0,
1415 EVEX_LEN_0F385B_W_1_M_0,
1416 EVEX_LEN_0F38C6_R_1_M_0,
1417 EVEX_LEN_0F38C6_R_2_M_0,
1418 EVEX_LEN_0F38C6_R_5_M_0,
1419 EVEX_LEN_0F38C6_R_6_M_0,
1420 EVEX_LEN_0F38C7_R_1_M_0_W_0,
1421 EVEX_LEN_0F38C7_R_1_M_0_W_1,
1422 EVEX_LEN_0F38C7_R_2_M_0_W_0,
1423 EVEX_LEN_0F38C7_R_2_M_0_W_1,
1424 EVEX_LEN_0F38C7_R_5_M_0_W_0,
1425 EVEX_LEN_0F38C7_R_5_M_0_W_1,
1426 EVEX_LEN_0F38C7_R_6_M_0_W_0,
1427 EVEX_LEN_0F38C7_R_6_M_0_W_1,
1428 EVEX_LEN_0F3A00_W_1,
1429 EVEX_LEN_0F3A01_W_1,
1430 EVEX_LEN_0F3A14,
1431 EVEX_LEN_0F3A15,
1432 EVEX_LEN_0F3A16,
1433 EVEX_LEN_0F3A17,
1434 EVEX_LEN_0F3A18_W_0,
1435 EVEX_LEN_0F3A18_W_1,
1436 EVEX_LEN_0F3A19_W_0,
1437 EVEX_LEN_0F3A19_W_1,
1438 EVEX_LEN_0F3A1A_W_0,
1439 EVEX_LEN_0F3A1A_W_1,
1440 EVEX_LEN_0F3A1B_W_0,
1441 EVEX_LEN_0F3A1B_W_1,
1442 EVEX_LEN_0F3A20,
1443 EVEX_LEN_0F3A21_W_0,
1444 EVEX_LEN_0F3A22,
1445 EVEX_LEN_0F3A23_W_0,
1446 EVEX_LEN_0F3A23_W_1,
1447 EVEX_LEN_0F3A38_W_0,
1448 EVEX_LEN_0F3A38_W_1,
1449 EVEX_LEN_0F3A39_W_0,
1450 EVEX_LEN_0F3A39_W_1,
1451 EVEX_LEN_0F3A3A_W_0,
1452 EVEX_LEN_0F3A3A_W_1,
1453 EVEX_LEN_0F3A3B_W_0,
1454 EVEX_LEN_0F3A3B_W_1,
1455 EVEX_LEN_0F3A43_W_0,
1456 EVEX_LEN_0F3A43_W_1
04e2a182
L
1457};
1458
9e30b8e0
L
1459enum
1460{
ec6f095a 1461 VEX_W_0F41_P_0_LEN_1 = 0,
1ba585e8 1462 VEX_W_0F41_P_2_LEN_1,
43234a1e 1463 VEX_W_0F42_P_0_LEN_1,
1ba585e8 1464 VEX_W_0F42_P_2_LEN_1,
43234a1e 1465 VEX_W_0F44_P_0_LEN_0,
1ba585e8 1466 VEX_W_0F44_P_2_LEN_0,
43234a1e 1467 VEX_W_0F45_P_0_LEN_1,
1ba585e8 1468 VEX_W_0F45_P_2_LEN_1,
43234a1e 1469 VEX_W_0F46_P_0_LEN_1,
1ba585e8 1470 VEX_W_0F46_P_2_LEN_1,
43234a1e 1471 VEX_W_0F47_P_0_LEN_1,
1ba585e8
IT
1472 VEX_W_0F47_P_2_LEN_1,
1473 VEX_W_0F4A_P_0_LEN_1,
1474 VEX_W_0F4A_P_2_LEN_1,
1475 VEX_W_0F4B_P_0_LEN_1,
43234a1e 1476 VEX_W_0F4B_P_2_LEN_1,
43234a1e 1477 VEX_W_0F90_P_0_LEN_0,
1ba585e8 1478 VEX_W_0F90_P_2_LEN_0,
43234a1e 1479 VEX_W_0F91_P_0_LEN_0,
1ba585e8 1480 VEX_W_0F91_P_2_LEN_0,
43234a1e 1481 VEX_W_0F92_P_0_LEN_0,
90a915bf 1482 VEX_W_0F92_P_2_LEN_0,
43234a1e 1483 VEX_W_0F93_P_0_LEN_0,
90a915bf 1484 VEX_W_0F93_P_2_LEN_0,
43234a1e 1485 VEX_W_0F98_P_0_LEN_0,
1ba585e8
IT
1486 VEX_W_0F98_P_2_LEN_0,
1487 VEX_W_0F99_P_0_LEN_0,
1488 VEX_W_0F99_P_2_LEN_0,
7531c613
JB
1489 VEX_W_0F380C,
1490 VEX_W_0F380D,
1491 VEX_W_0F380E,
1492 VEX_W_0F380F,
1493 VEX_W_0F3813,
1494 VEX_W_0F3816_L_1,
1495 VEX_W_0F3818,
1496 VEX_W_0F3819_L_1,
1497 VEX_W_0F381A_M_0_L_1,
1498 VEX_W_0F382C_M_0,
1499 VEX_W_0F382D_M_0,
1500 VEX_W_0F382E_M_0,
1501 VEX_W_0F382F_M_0,
1502 VEX_W_0F3836,
1503 VEX_W_0F3846,
260cd341
LC
1504 VEX_W_0F3849_X86_64_P_0,
1505 VEX_W_0F3849_X86_64_P_2,
1506 VEX_W_0F3849_X86_64_P_3,
1507 VEX_W_0F384B_X86_64_P_1,
1508 VEX_W_0F384B_X86_64_P_2,
1509 VEX_W_0F384B_X86_64_P_3,
58bf9b6a
L
1510 VEX_W_0F3850,
1511 VEX_W_0F3851,
1512 VEX_W_0F3852,
1513 VEX_W_0F3853,
7531c613
JB
1514 VEX_W_0F3858,
1515 VEX_W_0F3859,
1516 VEX_W_0F385A_M_0_L_0,
260cd341
LC
1517 VEX_W_0F385C_X86_64_P_1,
1518 VEX_W_0F385E_X86_64_P_0,
1519 VEX_W_0F385E_X86_64_P_1,
1520 VEX_W_0F385E_X86_64_P_2,
1521 VEX_W_0F385E_X86_64_P_3,
7531c613
JB
1522 VEX_W_0F3878,
1523 VEX_W_0F3879,
1524 VEX_W_0F38CF,
1525 VEX_W_0F3A00_L_1,
1526 VEX_W_0F3A01_L_1,
1527 VEX_W_0F3A02,
1528 VEX_W_0F3A04,
1529 VEX_W_0F3A05,
1530 VEX_W_0F3A06_L_1,
1531 VEX_W_0F3A18_L_1,
1532 VEX_W_0F3A19_L_1,
1533 VEX_W_0F3A1D,
7531c613
JB
1534 VEX_W_0F3A38_L_1,
1535 VEX_W_0F3A39_L_1,
1536 VEX_W_0F3A46_L_1,
1537 VEX_W_0F3A4A,
1538 VEX_W_0F3A4B,
1539 VEX_W_0F3A4C,
1540 VEX_W_0F3ACE,
1541 VEX_W_0F3ACF,
43234a1e 1542
467bbef0
JB
1543 VEX_W_0FXOP_08_85_L_0,
1544 VEX_W_0FXOP_08_86_L_0,
1545 VEX_W_0FXOP_08_87_L_0,
1546 VEX_W_0FXOP_08_8E_L_0,
1547 VEX_W_0FXOP_08_8F_L_0,
1548 VEX_W_0FXOP_08_95_L_0,
1549 VEX_W_0FXOP_08_96_L_0,
1550 VEX_W_0FXOP_08_97_L_0,
1551 VEX_W_0FXOP_08_9E_L_0,
1552 VEX_W_0FXOP_08_9F_L_0,
1553 VEX_W_0FXOP_08_A6_L_0,
1554 VEX_W_0FXOP_08_B6_L_0,
1555 VEX_W_0FXOP_08_C0_L_0,
1556 VEX_W_0FXOP_08_C1_L_0,
1557 VEX_W_0FXOP_08_C2_L_0,
1558 VEX_W_0FXOP_08_C3_L_0,
1559 VEX_W_0FXOP_08_CC_L_0,
1560 VEX_W_0FXOP_08_CD_L_0,
1561 VEX_W_0FXOP_08_CE_L_0,
1562 VEX_W_0FXOP_08_CF_L_0,
1563 VEX_W_0FXOP_08_EC_L_0,
1564 VEX_W_0FXOP_08_ED_L_0,
1565 VEX_W_0FXOP_08_EE_L_0,
1566 VEX_W_0FXOP_08_EF_L_0,
1567
b5b098c2
JB
1568 VEX_W_0FXOP_09_80,
1569 VEX_W_0FXOP_09_81,
1570 VEX_W_0FXOP_09_82,
1571 VEX_W_0FXOP_09_83,
467bbef0
JB
1572 VEX_W_0FXOP_09_C1_L_0,
1573 VEX_W_0FXOP_09_C2_L_0,
1574 VEX_W_0FXOP_09_C3_L_0,
1575 VEX_W_0FXOP_09_C6_L_0,
1576 VEX_W_0FXOP_09_C7_L_0,
1577 VEX_W_0FXOP_09_CB_L_0,
1578 VEX_W_0FXOP_09_D1_L_0,
1579 VEX_W_0FXOP_09_D2_L_0,
1580 VEX_W_0FXOP_09_D3_L_0,
1581 VEX_W_0FXOP_09_D6_L_0,
1582 VEX_W_0FXOP_09_D7_L_0,
1583 VEX_W_0FXOP_09_DB_L_0,
1584 VEX_W_0FXOP_09_E1_L_0,
1585 VEX_W_0FXOP_09_E2_L_0,
1586 VEX_W_0FXOP_09_E3_L_0,
b5b098c2 1587
36cc073e 1588 EVEX_W_0F10_P_1,
36cc073e 1589 EVEX_W_0F10_P_3,
36cc073e 1590 EVEX_W_0F11_P_1,
36cc073e 1591 EVEX_W_0F11_P_3,
43234a1e
L
1592 EVEX_W_0F12_P_0_M_1,
1593 EVEX_W_0F12_P_1,
43234a1e 1594 EVEX_W_0F12_P_3,
43234a1e
L
1595 EVEX_W_0F16_P_0_M_1,
1596 EVEX_W_0F16_P_1,
43234a1e 1597 EVEX_W_0F2A_P_3,
43234a1e 1598 EVEX_W_0F51_P_1,
43234a1e 1599 EVEX_W_0F51_P_3,
43234a1e 1600 EVEX_W_0F58_P_1,
43234a1e 1601 EVEX_W_0F58_P_3,
43234a1e 1602 EVEX_W_0F59_P_1,
43234a1e
L
1603 EVEX_W_0F59_P_3,
1604 EVEX_W_0F5A_P_0,
1605 EVEX_W_0F5A_P_1,
1606 EVEX_W_0F5A_P_2,
1607 EVEX_W_0F5A_P_3,
1608 EVEX_W_0F5B_P_0,
1609 EVEX_W_0F5B_P_1,
1610 EVEX_W_0F5B_P_2,
43234a1e 1611 EVEX_W_0F5C_P_1,
43234a1e 1612 EVEX_W_0F5C_P_3,
43234a1e 1613 EVEX_W_0F5D_P_1,
43234a1e 1614 EVEX_W_0F5D_P_3,
43234a1e 1615 EVEX_W_0F5E_P_1,
43234a1e 1616 EVEX_W_0F5E_P_3,
43234a1e 1617 EVEX_W_0F5F_P_1,
43234a1e 1618 EVEX_W_0F5F_P_3,
fedfb81e 1619 EVEX_W_0F62,
7531c613 1620 EVEX_W_0F66,
fedfb81e
JB
1621 EVEX_W_0F6A,
1622 EVEX_W_0F6B,
1623 EVEX_W_0F6C,
1624 EVEX_W_0F6D,
43234a1e
L
1625 EVEX_W_0F6F_P_1,
1626 EVEX_W_0F6F_P_2,
1ba585e8 1627 EVEX_W_0F6F_P_3,
43234a1e 1628 EVEX_W_0F70_P_2,
7531c613
JB
1629 EVEX_W_0F72_R_2,
1630 EVEX_W_0F72_R_6,
1631 EVEX_W_0F73_R_2,
1632 EVEX_W_0F73_R_6,
1633 EVEX_W_0F76,
43234a1e 1634 EVEX_W_0F78_P_0,
90a915bf 1635 EVEX_W_0F78_P_2,
43234a1e 1636 EVEX_W_0F79_P_0,
90a915bf 1637 EVEX_W_0F79_P_2,
43234a1e 1638 EVEX_W_0F7A_P_1,
90a915bf 1639 EVEX_W_0F7A_P_2,
43234a1e 1640 EVEX_W_0F7A_P_3,
90a915bf 1641 EVEX_W_0F7B_P_2,
43234a1e
L
1642 EVEX_W_0F7B_P_3,
1643 EVEX_W_0F7E_P_1,
43234a1e
L
1644 EVEX_W_0F7F_P_1,
1645 EVEX_W_0F7F_P_2,
1ba585e8 1646 EVEX_W_0F7F_P_3,
43234a1e 1647 EVEX_W_0FC2_P_1,
43234a1e 1648 EVEX_W_0FC2_P_3,
fedfb81e
JB
1649 EVEX_W_0FD2,
1650 EVEX_W_0FD3,
1651 EVEX_W_0FD4,
7531c613 1652 EVEX_W_0FD6_L_0,
43234a1e
L
1653 EVEX_W_0FE6_P_1,
1654 EVEX_W_0FE6_P_2,
1655 EVEX_W_0FE6_P_3,
7531c613 1656 EVEX_W_0FE7,
fedfb81e
JB
1657 EVEX_W_0FF2,
1658 EVEX_W_0FF3,
1659 EVEX_W_0FF4,
1660 EVEX_W_0FFA,
1661 EVEX_W_0FFB,
1662 EVEX_W_0FFE,
7531c613 1663 EVEX_W_0F380D,
1ba585e8
IT
1664 EVEX_W_0F3810_P_1,
1665 EVEX_W_0F3810_P_2,
43234a1e 1666 EVEX_W_0F3811_P_1,
1ba585e8 1667 EVEX_W_0F3811_P_2,
43234a1e 1668 EVEX_W_0F3812_P_1,
1ba585e8 1669 EVEX_W_0F3812_P_2,
43234a1e
L
1670 EVEX_W_0F3813_P_1,
1671 EVEX_W_0F3813_P_2,
1672 EVEX_W_0F3814_P_1,
1673 EVEX_W_0F3815_P_1,
7531c613
JB
1674 EVEX_W_0F3819,
1675 EVEX_W_0F381A,
1676 EVEX_W_0F381B,
1677 EVEX_W_0F381E,
1678 EVEX_W_0F381F,
1ba585e8 1679 EVEX_W_0F3820_P_1,
43234a1e
L
1680 EVEX_W_0F3821_P_1,
1681 EVEX_W_0F3822_P_1,
1682 EVEX_W_0F3823_P_1,
1683 EVEX_W_0F3824_P_1,
1684 EVEX_W_0F3825_P_1,
1685 EVEX_W_0F3825_P_2,
1686 EVEX_W_0F3828_P_2,
1687 EVEX_W_0F3829_P_2,
1688 EVEX_W_0F382A_P_1,
1689 EVEX_W_0F382A_P_2,
fedfb81e 1690 EVEX_W_0F382B,
1ba585e8 1691 EVEX_W_0F3830_P_1,
43234a1e
L
1692 EVEX_W_0F3831_P_1,
1693 EVEX_W_0F3832_P_1,
1694 EVEX_W_0F3833_P_1,
1695 EVEX_W_0F3834_P_1,
1696 EVEX_W_0F3835_P_1,
1697 EVEX_W_0F3835_P_2,
7531c613 1698 EVEX_W_0F3837,
43234a1e 1699 EVEX_W_0F383A_P_1,
d6aab7a1 1700 EVEX_W_0F3852_P_1,
7531c613
JB
1701 EVEX_W_0F3859,
1702 EVEX_W_0F385A,
1703 EVEX_W_0F385B,
1704 EVEX_W_0F3870,
d6aab7a1 1705 EVEX_W_0F3872_P_1,
53467f57 1706 EVEX_W_0F3872_P_2,
d6aab7a1 1707 EVEX_W_0F3872_P_3,
7531c613
JB
1708 EVEX_W_0F387A,
1709 EVEX_W_0F387B,
1710 EVEX_W_0F3883,
1711 EVEX_W_0F3891,
1712 EVEX_W_0F3893,
1713 EVEX_W_0F38A1,
1714 EVEX_W_0F38A3,
1715 EVEX_W_0F38C7_R_1_M_0,
1716 EVEX_W_0F38C7_R_2_M_0,
1717 EVEX_W_0F38C7_R_5_M_0,
1718 EVEX_W_0F38C7_R_6_M_0,
1719
1720 EVEX_W_0F3A00,
1721 EVEX_W_0F3A01,
1722 EVEX_W_0F3A05,
1723 EVEX_W_0F3A08,
1724 EVEX_W_0F3A09,
1725 EVEX_W_0F3A0A,
1726 EVEX_W_0F3A0B,
1727 EVEX_W_0F3A18,
1728 EVEX_W_0F3A19,
1729 EVEX_W_0F3A1A,
1730 EVEX_W_0F3A1B,
1731 EVEX_W_0F3A21,
1732 EVEX_W_0F3A23,
1733 EVEX_W_0F3A38,
1734 EVEX_W_0F3A39,
1735 EVEX_W_0F3A3A,
1736 EVEX_W_0F3A3B,
1737 EVEX_W_0F3A42,
1738 EVEX_W_0F3A43,
1739 EVEX_W_0F3A70,
1740 EVEX_W_0F3A72,
9e30b8e0
L
1741};
1742
26ca5450 1743typedef void (*op_rtn) (int bytemode, int sizeflag);
252b5132
RH
1744
1745struct dis386 {
2da11e11 1746 const char *name;
ce518a5f
L
1747 struct
1748 {
1749 op_rtn rtn;
1750 int bytemode;
1751 } op[MAX_OPERANDS];
bf890a93 1752 unsigned int prefix_requirement;
252b5132
RH
1753};
1754
1755/* Upper case letters in the instruction names here are macros.
1756 'A' => print 'b' if no register operands or suffix_always is true
1757 'B' => print 'b' if suffix_always is true
9306ca4a 1758 'C' => print 's' or 'l' ('w' or 'd' in Intel mode) depending on operand
98b528ac 1759 size prefix
ed7841b3 1760 'D' => print 'w' if no register operands or 'w', 'l' or 'q', if
98b528ac 1761 suffix_always is true
252b5132 1762 'E' => print 'e' if 32-bit form of jcxz
3ffd33cf 1763 'F' => print 'w' or 'l' depending on address size prefix (loop insns)
52fd6d94 1764 'G' => print 'w' or 'l' depending on operand size prefix (i/o insns)
5dd0794d 1765 'H' => print ",pt" or ",pn" branch hint
d1c36125 1766 'I' unused.
8f570d62 1767 'J' unused.
42903f7f 1768 'K' => print 'd' or 'q' if rex prefix is present.
78467458 1769 'L' unused.
9d141669 1770 'M' => print 'r' if intel_mnemonic is false.
252b5132 1771 'N' => print 'n' if instruction has no wait "prefix"
a35ca55a 1772 'O' => print 'd' or 'o' (or 'q' in Intel mode)
36938cab
JB
1773 'P' => behave as 'T' except with register operand outside of suffix_always
1774 mode
98b528ac
L
1775 'Q' => print 'w', 'l' or 'q' for memory operand or suffix_always
1776 is true
a35ca55a 1777 'R' => print 'w', 'l' or 'q' ('d' for 'l' and 'e' in Intel mode)
52b15da3 1778 'S' => print 'w', 'l' or 'q' if suffix_always is true
36938cab
JB
1779 'T' => print 'w', 'l'/'d', or 'q' if instruction has an operand size
1780 prefix or if suffix_always is true.
1781 'U' unused.
c3f5525f 1782 'V' unused.
a35ca55a 1783 'W' => print 'b', 'w' or 'l' ('d' in Intel mode)
9306ca4a 1784 'X' => print 's', 'd' depending on data16 prefix (for XMM)
9646c87b 1785 'Y' unused.
78467458 1786 'Z' => print 'q' in 64bit mode and 'l' otherwise, if suffix_always is true.
9d141669 1787 '!' => change condition from true to false or from false to true.
98b528ac 1788 '%' => add 1 upper case letter to the macro.
5990e377
JB
1789 '^' => print 'w', 'l', or 'q' (Intel64 ISA only) depending on operand size
1790 prefix or suffix_always is true (lcall/ljmp).
36938cab
JB
1791 '@' => in 64bit mode for Intel64 ISA or if instruction
1792 has no operand sizing prefix, print 'q' if suffix_always is true or
1793 nothing otherwise; behave as 'P' in all other cases
98b528ac
L
1794
1795 2 upper case letter macros:
04d824a4
JB
1796 "XY" => print 'x' or 'y' if suffix_always is true or no register
1797 operands and no broadcast.
1798 "XZ" => print 'x', 'y', or 'z' if suffix_always is true or no
1799 register operands and no broadcast.
4b06377f 1800 "XW" => print 's', 'd' depending on the VEX.W bit (for FMA)
58bf9b6a 1801 "XV" => print "{vex3}" pseudo prefix
b24d668c
JB
1802 "LQ" => print 'l' ('d' in Intel mode) or 'q' for memory operand, cond
1803 being false, or no operand at all in 64bit mode, or if suffix_always
589958d6 1804 is true.
4b06377f
L
1805 "LB" => print "abs" in 64bit mode and behave as 'B' otherwise
1806 "LS" => print "abs" in 64bit mode and behave as 'S' otherwise
1807 "LV" => print "abs" for 64bit operand and behave as 'S' otherwise
492a76aa 1808 "DQ" => print 'd' or 'q' depending on the VEX.W bit
bb5b3501 1809 "BW" => print 'b' or 'w' depending on the VEX.W bit
4b4c407a
L
1810 "LP" => print 'w' or 'l' ('d' in Intel mode) if instruction has
1811 an operand size prefix, or suffix_always is true. print
1812 'q' if rex prefix is present.
52b15da3 1813
6439fc28
AM
1814 Many of the above letters print nothing in Intel mode. See "putop"
1815 for the details.
52b15da3 1816
6439fc28 1817 Braces '{' and '}', and vertical bars '|', indicate alternative
7c52e0e8 1818 mnemonic strings for AT&T and Intel. */
252b5132 1819
6439fc28 1820static const struct dis386 dis386[] = {
252b5132 1821 /* 00 */
bf890a93
IT
1822 { "addB", { Ebh1, Gb }, 0 },
1823 { "addS", { Evh1, Gv }, 0 },
1824 { "addB", { Gb, EbS }, 0 },
1825 { "addS", { Gv, EvS }, 0 },
1826 { "addB", { AL, Ib }, 0 },
1827 { "addS", { eAX, Iv }, 0 },
4e7d34a6
L
1828 { X86_64_TABLE (X86_64_06) },
1829 { X86_64_TABLE (X86_64_07) },
252b5132 1830 /* 08 */
bf890a93
IT
1831 { "orB", { Ebh1, Gb }, 0 },
1832 { "orS", { Evh1, Gv }, 0 },
1833 { "orB", { Gb, EbS }, 0 },
1834 { "orS", { Gv, EvS }, 0 },
1835 { "orB", { AL, Ib }, 0 },
1836 { "orS", { eAX, Iv }, 0 },
1673df32 1837 { X86_64_TABLE (X86_64_0E) },
592d1631 1838 { Bad_Opcode }, /* 0x0f extended opcode escape */
252b5132 1839 /* 10 */
bf890a93
IT
1840 { "adcB", { Ebh1, Gb }, 0 },
1841 { "adcS", { Evh1, Gv }, 0 },
1842 { "adcB", { Gb, EbS }, 0 },
1843 { "adcS", { Gv, EvS }, 0 },
1844 { "adcB", { AL, Ib }, 0 },
1845 { "adcS", { eAX, Iv }, 0 },
4e7d34a6
L
1846 { X86_64_TABLE (X86_64_16) },
1847 { X86_64_TABLE (X86_64_17) },
252b5132 1848 /* 18 */
bf890a93
IT
1849 { "sbbB", { Ebh1, Gb }, 0 },
1850 { "sbbS", { Evh1, Gv }, 0 },
1851 { "sbbB", { Gb, EbS }, 0 },
1852 { "sbbS", { Gv, EvS }, 0 },
1853 { "sbbB", { AL, Ib }, 0 },
1854 { "sbbS", { eAX, Iv }, 0 },
4e7d34a6
L
1855 { X86_64_TABLE (X86_64_1E) },
1856 { X86_64_TABLE (X86_64_1F) },
252b5132 1857 /* 20 */
bf890a93
IT
1858 { "andB", { Ebh1, Gb }, 0 },
1859 { "andS", { Evh1, Gv }, 0 },
1860 { "andB", { Gb, EbS }, 0 },
1861 { "andS", { Gv, EvS }, 0 },
1862 { "andB", { AL, Ib }, 0 },
1863 { "andS", { eAX, Iv }, 0 },
592d1631 1864 { Bad_Opcode }, /* SEG ES prefix */
4e7d34a6 1865 { X86_64_TABLE (X86_64_27) },
252b5132 1866 /* 28 */
bf890a93
IT
1867 { "subB", { Ebh1, Gb }, 0 },
1868 { "subS", { Evh1, Gv }, 0 },
1869 { "subB", { Gb, EbS }, 0 },
1870 { "subS", { Gv, EvS }, 0 },
1871 { "subB", { AL, Ib }, 0 },
1872 { "subS", { eAX, Iv }, 0 },
592d1631 1873 { Bad_Opcode }, /* SEG CS prefix */
4e7d34a6 1874 { X86_64_TABLE (X86_64_2F) },
252b5132 1875 /* 30 */
bf890a93
IT
1876 { "xorB", { Ebh1, Gb }, 0 },
1877 { "xorS", { Evh1, Gv }, 0 },
1878 { "xorB", { Gb, EbS }, 0 },
1879 { "xorS", { Gv, EvS }, 0 },
1880 { "xorB", { AL, Ib }, 0 },
1881 { "xorS", { eAX, Iv }, 0 },
592d1631 1882 { Bad_Opcode }, /* SEG SS prefix */
4e7d34a6 1883 { X86_64_TABLE (X86_64_37) },
252b5132 1884 /* 38 */
bf890a93
IT
1885 { "cmpB", { Eb, Gb }, 0 },
1886 { "cmpS", { Ev, Gv }, 0 },
1887 { "cmpB", { Gb, EbS }, 0 },
1888 { "cmpS", { Gv, EvS }, 0 },
1889 { "cmpB", { AL, Ib }, 0 },
1890 { "cmpS", { eAX, Iv }, 0 },
592d1631 1891 { Bad_Opcode }, /* SEG DS prefix */
4e7d34a6 1892 { X86_64_TABLE (X86_64_3F) },
252b5132 1893 /* 40 */
bf890a93
IT
1894 { "inc{S|}", { RMeAX }, 0 },
1895 { "inc{S|}", { RMeCX }, 0 },
1896 { "inc{S|}", { RMeDX }, 0 },
1897 { "inc{S|}", { RMeBX }, 0 },
1898 { "inc{S|}", { RMeSP }, 0 },
1899 { "inc{S|}", { RMeBP }, 0 },
1900 { "inc{S|}", { RMeSI }, 0 },
1901 { "inc{S|}", { RMeDI }, 0 },
252b5132 1902 /* 48 */
bf890a93
IT
1903 { "dec{S|}", { RMeAX }, 0 },
1904 { "dec{S|}", { RMeCX }, 0 },
1905 { "dec{S|}", { RMeDX }, 0 },
1906 { "dec{S|}", { RMeBX }, 0 },
1907 { "dec{S|}", { RMeSP }, 0 },
1908 { "dec{S|}", { RMeBP }, 0 },
1909 { "dec{S|}", { RMeSI }, 0 },
1910 { "dec{S|}", { RMeDI }, 0 },
252b5132 1911 /* 50 */
c3f5525f
JB
1912 { "push{!P|}", { RMrAX }, 0 },
1913 { "push{!P|}", { RMrCX }, 0 },
1914 { "push{!P|}", { RMrDX }, 0 },
1915 { "push{!P|}", { RMrBX }, 0 },
1916 { "push{!P|}", { RMrSP }, 0 },
1917 { "push{!P|}", { RMrBP }, 0 },
1918 { "push{!P|}", { RMrSI }, 0 },
1919 { "push{!P|}", { RMrDI }, 0 },
252b5132 1920 /* 58 */
c3f5525f
JB
1921 { "pop{!P|}", { RMrAX }, 0 },
1922 { "pop{!P|}", { RMrCX }, 0 },
1923 { "pop{!P|}", { RMrDX }, 0 },
1924 { "pop{!P|}", { RMrBX }, 0 },
1925 { "pop{!P|}", { RMrSP }, 0 },
1926 { "pop{!P|}", { RMrBP }, 0 },
1927 { "pop{!P|}", { RMrSI }, 0 },
1928 { "pop{!P|}", { RMrDI }, 0 },
252b5132 1929 /* 60 */
4e7d34a6
L
1930 { X86_64_TABLE (X86_64_60) },
1931 { X86_64_TABLE (X86_64_61) },
1932 { X86_64_TABLE (X86_64_62) },
1933 { X86_64_TABLE (X86_64_63) },
592d1631
L
1934 { Bad_Opcode }, /* seg fs */
1935 { Bad_Opcode }, /* seg gs */
1936 { Bad_Opcode }, /* op size prefix */
1937 { Bad_Opcode }, /* adr size prefix */
252b5132 1938 /* 68 */
36938cab 1939 { "pushP", { sIv }, 0 },
bf890a93 1940 { "imulS", { Gv, Ev, Iv }, 0 },
36938cab 1941 { "pushP", { sIbT }, 0 },
bf890a93
IT
1942 { "imulS", { Gv, Ev, sIb }, 0 },
1943 { "ins{b|}", { Ybr, indirDX }, 0 },
4e7d34a6 1944 { X86_64_TABLE (X86_64_6D) },
bf890a93 1945 { "outs{b|}", { indirDXr, Xb }, 0 },
4e7d34a6 1946 { X86_64_TABLE (X86_64_6F) },
252b5132 1947 /* 70 */
bf890a93
IT
1948 { "joH", { Jb, BND, cond_jump_flag }, 0 },
1949 { "jnoH", { Jb, BND, cond_jump_flag }, 0 },
1950 { "jbH", { Jb, BND, cond_jump_flag }, 0 },
1951 { "jaeH", { Jb, BND, cond_jump_flag }, 0 },
1952 { "jeH", { Jb, BND, cond_jump_flag }, 0 },
1953 { "jneH", { Jb, BND, cond_jump_flag }, 0 },
1954 { "jbeH", { Jb, BND, cond_jump_flag }, 0 },
1955 { "jaH", { Jb, BND, cond_jump_flag }, 0 },
252b5132 1956 /* 78 */
bf890a93
IT
1957 { "jsH", { Jb, BND, cond_jump_flag }, 0 },
1958 { "jnsH", { Jb, BND, cond_jump_flag }, 0 },
1959 { "jpH", { Jb, BND, cond_jump_flag }, 0 },
1960 { "jnpH", { Jb, BND, cond_jump_flag }, 0 },
1961 { "jlH", { Jb, BND, cond_jump_flag }, 0 },
1962 { "jgeH", { Jb, BND, cond_jump_flag }, 0 },
1963 { "jleH", { Jb, BND, cond_jump_flag }, 0 },
1964 { "jgH", { Jb, BND, cond_jump_flag }, 0 },
252b5132 1965 /* 80 */
1ceb70f8
L
1966 { REG_TABLE (REG_80) },
1967 { REG_TABLE (REG_81) },
d039fef3 1968 { X86_64_TABLE (X86_64_82) },
7148c369 1969 { REG_TABLE (REG_83) },
bf890a93
IT
1970 { "testB", { Eb, Gb }, 0 },
1971 { "testS", { Ev, Gv }, 0 },
1972 { "xchgB", { Ebh2, Gb }, 0 },
1973 { "xchgS", { Evh2, Gv }, 0 },
252b5132 1974 /* 88 */
bf890a93
IT
1975 { "movB", { Ebh3, Gb }, 0 },
1976 { "movS", { Evh3, Gv }, 0 },
1977 { "movB", { Gb, EbS }, 0 },
1978 { "movS", { Gv, EvS }, 0 },
1979 { "movD", { Sv, Sw }, 0 },
1ceb70f8 1980 { MOD_TABLE (MOD_8D) },
bf890a93 1981 { "movD", { Sw, Sv }, 0 },
1ceb70f8 1982 { REG_TABLE (REG_8F) },
252b5132 1983 /* 90 */
1ceb70f8 1984 { PREFIX_TABLE (PREFIX_90) },
bf890a93
IT
1985 { "xchgS", { RMeCX, eAX }, 0 },
1986 { "xchgS", { RMeDX, eAX }, 0 },
1987 { "xchgS", { RMeBX, eAX }, 0 },
1988 { "xchgS", { RMeSP, eAX }, 0 },
1989 { "xchgS", { RMeBP, eAX }, 0 },
1990 { "xchgS", { RMeSI, eAX }, 0 },
1991 { "xchgS", { RMeDI, eAX }, 0 },
252b5132 1992 /* 98 */
bf890a93
IT
1993 { "cW{t|}R", { XX }, 0 },
1994 { "cR{t|}O", { XX }, 0 },
4e7d34a6 1995 { X86_64_TABLE (X86_64_9A) },
592d1631 1996 { Bad_Opcode }, /* fwait */
36938cab
JB
1997 { "pushfP", { XX }, 0 },
1998 { "popfP", { XX }, 0 },
bf890a93
IT
1999 { "sahf", { XX }, 0 },
2000 { "lahf", { XX }, 0 },
252b5132 2001 /* a0 */
bf890a93
IT
2002 { "mov%LB", { AL, Ob }, 0 },
2003 { "mov%LS", { eAX, Ov }, 0 },
2004 { "mov%LB", { Ob, AL }, 0 },
2005 { "mov%LS", { Ov, eAX }, 0 },
2006 { "movs{b|}", { Ybr, Xb }, 0 },
2007 { "movs{R|}", { Yvr, Xv }, 0 },
2008 { "cmps{b|}", { Xb, Yb }, 0 },
2009 { "cmps{R|}", { Xv, Yv }, 0 },
252b5132 2010 /* a8 */
bf890a93
IT
2011 { "testB", { AL, Ib }, 0 },
2012 { "testS", { eAX, Iv }, 0 },
2013 { "stosB", { Ybr, AL }, 0 },
2014 { "stosS", { Yvr, eAX }, 0 },
2015 { "lodsB", { ALr, Xb }, 0 },
2016 { "lodsS", { eAXr, Xv }, 0 },
2017 { "scasB", { AL, Yb }, 0 },
2018 { "scasS", { eAX, Yv }, 0 },
252b5132 2019 /* b0 */
bf890a93
IT
2020 { "movB", { RMAL, Ib }, 0 },
2021 { "movB", { RMCL, Ib }, 0 },
2022 { "movB", { RMDL, Ib }, 0 },
2023 { "movB", { RMBL, Ib }, 0 },
2024 { "movB", { RMAH, Ib }, 0 },
2025 { "movB", { RMCH, Ib }, 0 },
2026 { "movB", { RMDH, Ib }, 0 },
2027 { "movB", { RMBH, Ib }, 0 },
252b5132 2028 /* b8 */
bf890a93
IT
2029 { "mov%LV", { RMeAX, Iv64 }, 0 },
2030 { "mov%LV", { RMeCX, Iv64 }, 0 },
2031 { "mov%LV", { RMeDX, Iv64 }, 0 },
2032 { "mov%LV", { RMeBX, Iv64 }, 0 },
2033 { "mov%LV", { RMeSP, Iv64 }, 0 },
2034 { "mov%LV", { RMeBP, Iv64 }, 0 },
2035 { "mov%LV", { RMeSI, Iv64 }, 0 },
2036 { "mov%LV", { RMeDI, Iv64 }, 0 },
252b5132 2037 /* c0 */
1ceb70f8
L
2038 { REG_TABLE (REG_C0) },
2039 { REG_TABLE (REG_C1) },
aeab2b26
JB
2040 { X86_64_TABLE (X86_64_C2) },
2041 { X86_64_TABLE (X86_64_C3) },
4e7d34a6
L
2042 { X86_64_TABLE (X86_64_C4) },
2043 { X86_64_TABLE (X86_64_C5) },
1ceb70f8
L
2044 { REG_TABLE (REG_C6) },
2045 { REG_TABLE (REG_C7) },
252b5132 2046 /* c8 */
36938cab
JB
2047 { "enterP", { Iw, Ib }, 0 },
2048 { "leaveP", { XX }, 0 },
2049 { "{l|}ret{|f}%LP", { Iw }, 0 },
2050 { "{l|}ret{|f}%LP", { XX }, 0 },
bf890a93
IT
2051 { "int3", { XX }, 0 },
2052 { "int", { Ib }, 0 },
4e7d34a6 2053 { X86_64_TABLE (X86_64_CE) },
bf890a93 2054 { "iret%LP", { XX }, 0 },
252b5132 2055 /* d0 */
1ceb70f8
L
2056 { REG_TABLE (REG_D0) },
2057 { REG_TABLE (REG_D1) },
2058 { REG_TABLE (REG_D2) },
2059 { REG_TABLE (REG_D3) },
4e7d34a6
L
2060 { X86_64_TABLE (X86_64_D4) },
2061 { X86_64_TABLE (X86_64_D5) },
592d1631 2062 { Bad_Opcode },
bf890a93 2063 { "xlat", { DSBX }, 0 },
252b5132
RH
2064 /* d8 */
2065 { FLOAT },
2066 { FLOAT },
2067 { FLOAT },
2068 { FLOAT },
2069 { FLOAT },
2070 { FLOAT },
2071 { FLOAT },
2072 { FLOAT },
2073 /* e0 */
bf890a93
IT
2074 { "loopneFH", { Jb, XX, loop_jcxz_flag }, 0 },
2075 { "loopeFH", { Jb, XX, loop_jcxz_flag }, 0 },
2076 { "loopFH", { Jb, XX, loop_jcxz_flag }, 0 },
2077 { "jEcxzH", { Jb, XX, loop_jcxz_flag }, 0 },
2078 { "inB", { AL, Ib }, 0 },
2079 { "inG", { zAX, Ib }, 0 },
2080 { "outB", { Ib, AL }, 0 },
2081 { "outG", { Ib, zAX }, 0 },
252b5132 2082 /* e8 */
a72d2af2
L
2083 { X86_64_TABLE (X86_64_E8) },
2084 { X86_64_TABLE (X86_64_E9) },
4e7d34a6 2085 { X86_64_TABLE (X86_64_EA) },
bf890a93
IT
2086 { "jmp", { Jb, BND }, 0 },
2087 { "inB", { AL, indirDX }, 0 },
2088 { "inG", { zAX, indirDX }, 0 },
2089 { "outB", { indirDX, AL }, 0 },
2090 { "outG", { indirDX, zAX }, 0 },
252b5132 2091 /* f0 */
592d1631 2092 { Bad_Opcode }, /* lock prefix */
bf890a93 2093 { "icebp", { XX }, 0 },
592d1631
L
2094 { Bad_Opcode }, /* repne */
2095 { Bad_Opcode }, /* repz */
bf890a93
IT
2096 { "hlt", { XX }, 0 },
2097 { "cmc", { XX }, 0 },
1ceb70f8
L
2098 { REG_TABLE (REG_F6) },
2099 { REG_TABLE (REG_F7) },
252b5132 2100 /* f8 */
bf890a93
IT
2101 { "clc", { XX }, 0 },
2102 { "stc", { XX }, 0 },
2103 { "cli", { XX }, 0 },
2104 { "sti", { XX }, 0 },
2105 { "cld", { XX }, 0 },
2106 { "std", { XX }, 0 },
1ceb70f8
L
2107 { REG_TABLE (REG_FE) },
2108 { REG_TABLE (REG_FF) },
252b5132
RH
2109};
2110
6439fc28 2111static const struct dis386 dis386_twobyte[] = {
252b5132 2112 /* 00 */
1ceb70f8
L
2113 { REG_TABLE (REG_0F00 ) },
2114 { REG_TABLE (REG_0F01 ) },
bf890a93
IT
2115 { "larS", { Gv, Ew }, 0 },
2116 { "lslS", { Gv, Ew }, 0 },
592d1631 2117 { Bad_Opcode },
bf890a93
IT
2118 { "syscall", { XX }, 0 },
2119 { "clts", { XX }, 0 },
589958d6 2120 { "sysret%LQ", { XX }, 0 },
252b5132 2121 /* 08 */
bf890a93 2122 { "invd", { XX }, 0 },
3233d7d0 2123 { PREFIX_TABLE (PREFIX_0F09) },
592d1631 2124 { Bad_Opcode },
bf890a93 2125 { "ud2", { XX }, 0 },
592d1631 2126 { Bad_Opcode },
b5b1fc4f 2127 { REG_TABLE (REG_0F0D) },
bf890a93
IT
2128 { "femms", { XX }, 0 },
2129 { "", { MX, EM, OPSUF }, 0 }, /* See OP_3DNowSuffix. */
252b5132 2130 /* 10 */
1ceb70f8
L
2131 { PREFIX_TABLE (PREFIX_0F10) },
2132 { PREFIX_TABLE (PREFIX_0F11) },
2133 { PREFIX_TABLE (PREFIX_0F12) },
2134 { MOD_TABLE (MOD_0F13) },
507bd325
L
2135 { "unpcklpX", { XM, EXx }, PREFIX_OPCODE },
2136 { "unpckhpX", { XM, EXx }, PREFIX_OPCODE },
1ceb70f8
L
2137 { PREFIX_TABLE (PREFIX_0F16) },
2138 { MOD_TABLE (MOD_0F17) },
252b5132 2139 /* 18 */
1ceb70f8 2140 { REG_TABLE (REG_0F18) },
bf890a93 2141 { "nopQ", { Ev }, 0 },
7e8b059b
L
2142 { PREFIX_TABLE (PREFIX_0F1A) },
2143 { PREFIX_TABLE (PREFIX_0F1B) },
c48935d7 2144 { PREFIX_TABLE (PREFIX_0F1C) },
bf890a93 2145 { "nopQ", { Ev }, 0 },
603555e5 2146 { PREFIX_TABLE (PREFIX_0F1E) },
bf890a93 2147 { "nopQ", { Ev }, 0 },
252b5132 2148 /* 20 */
78467458
JB
2149 { "movZ", { Em, Cm }, 0 },
2150 { "movZ", { Em, Dm }, 0 },
2151 { "movZ", { Cm, Em }, 0 },
2152 { "movZ", { Dm, Em }, 0 },
2153 { X86_64_TABLE (X86_64_0F24) },
592d1631 2154 { Bad_Opcode },
78467458 2155 { X86_64_TABLE (X86_64_0F26) },
592d1631 2156 { Bad_Opcode },
252b5132 2157 /* 28 */
507bd325
L
2158 { "movapX", { XM, EXx }, PREFIX_OPCODE },
2159 { "movapX", { EXxS, XM }, PREFIX_OPCODE },
1ceb70f8
L
2160 { PREFIX_TABLE (PREFIX_0F2A) },
2161 { PREFIX_TABLE (PREFIX_0F2B) },
2162 { PREFIX_TABLE (PREFIX_0F2C) },
2163 { PREFIX_TABLE (PREFIX_0F2D) },
2164 { PREFIX_TABLE (PREFIX_0F2E) },
2165 { PREFIX_TABLE (PREFIX_0F2F) },
252b5132 2166 /* 30 */
bf890a93
IT
2167 { "wrmsr", { XX }, 0 },
2168 { "rdtsc", { XX }, 0 },
2169 { "rdmsr", { XX }, 0 },
2170 { "rdpmc", { XX }, 0 },
d835a58b 2171 { "sysenter", { SEP }, 0 },
e93a3b27 2172 { "sysexit%LQ", { SEP }, 0 },
592d1631 2173 { Bad_Opcode },
bf890a93 2174 { "getsec", { XX }, 0 },
252b5132 2175 /* 38 */
507bd325 2176 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F38, PREFIX_OPCODE) },
592d1631 2177 { Bad_Opcode },
507bd325 2178 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F3A, PREFIX_OPCODE) },
592d1631
L
2179 { Bad_Opcode },
2180 { Bad_Opcode },
2181 { Bad_Opcode },
2182 { Bad_Opcode },
2183 { Bad_Opcode },
252b5132 2184 /* 40 */
bf890a93
IT
2185 { "cmovoS", { Gv, Ev }, 0 },
2186 { "cmovnoS", { Gv, Ev }, 0 },
2187 { "cmovbS", { Gv, Ev }, 0 },
2188 { "cmovaeS", { Gv, Ev }, 0 },
2189 { "cmoveS", { Gv, Ev }, 0 },
2190 { "cmovneS", { Gv, Ev }, 0 },
2191 { "cmovbeS", { Gv, Ev }, 0 },
2192 { "cmovaS", { Gv, Ev }, 0 },
252b5132 2193 /* 48 */
bf890a93
IT
2194 { "cmovsS", { Gv, Ev }, 0 },
2195 { "cmovnsS", { Gv, Ev }, 0 },
2196 { "cmovpS", { Gv, Ev }, 0 },
2197 { "cmovnpS", { Gv, Ev }, 0 },
2198 { "cmovlS", { Gv, Ev }, 0 },
2199 { "cmovgeS", { Gv, Ev }, 0 },
2200 { "cmovleS", { Gv, Ev }, 0 },
2201 { "cmovgS", { Gv, Ev }, 0 },
252b5132 2202 /* 50 */
a5aaedb9 2203 { MOD_TABLE (MOD_0F50) },
1ceb70f8
L
2204 { PREFIX_TABLE (PREFIX_0F51) },
2205 { PREFIX_TABLE (PREFIX_0F52) },
2206 { PREFIX_TABLE (PREFIX_0F53) },
507bd325
L
2207 { "andpX", { XM, EXx }, PREFIX_OPCODE },
2208 { "andnpX", { XM, EXx }, PREFIX_OPCODE },
2209 { "orpX", { XM, EXx }, PREFIX_OPCODE },
2210 { "xorpX", { XM, EXx }, PREFIX_OPCODE },
252b5132 2211 /* 58 */
1ceb70f8
L
2212 { PREFIX_TABLE (PREFIX_0F58) },
2213 { PREFIX_TABLE (PREFIX_0F59) },
2214 { PREFIX_TABLE (PREFIX_0F5A) },
2215 { PREFIX_TABLE (PREFIX_0F5B) },
2216 { PREFIX_TABLE (PREFIX_0F5C) },
2217 { PREFIX_TABLE (PREFIX_0F5D) },
2218 { PREFIX_TABLE (PREFIX_0F5E) },
2219 { PREFIX_TABLE (PREFIX_0F5F) },
252b5132 2220 /* 60 */
1ceb70f8
L
2221 { PREFIX_TABLE (PREFIX_0F60) },
2222 { PREFIX_TABLE (PREFIX_0F61) },
2223 { PREFIX_TABLE (PREFIX_0F62) },
507bd325
L
2224 { "packsswb", { MX, EM }, PREFIX_OPCODE },
2225 { "pcmpgtb", { MX, EM }, PREFIX_OPCODE },
2226 { "pcmpgtw", { MX, EM }, PREFIX_OPCODE },
2227 { "pcmpgtd", { MX, EM }, PREFIX_OPCODE },
2228 { "packuswb", { MX, EM }, PREFIX_OPCODE },
252b5132 2229 /* 68 */
507bd325
L
2230 { "punpckhbw", { MX, EM }, PREFIX_OPCODE },
2231 { "punpckhwd", { MX, EM }, PREFIX_OPCODE },
2232 { "punpckhdq", { MX, EM }, PREFIX_OPCODE },
2233 { "packssdw", { MX, EM }, PREFIX_OPCODE },
7531c613
JB
2234 { "punpcklqdq", { XM, EXx }, PREFIX_DATA },
2235 { "punpckhqdq", { XM, EXx }, PREFIX_DATA },
507bd325 2236 { "movK", { MX, Edq }, PREFIX_OPCODE },
1ceb70f8 2237 { PREFIX_TABLE (PREFIX_0F6F) },
252b5132 2238 /* 70 */
1ceb70f8 2239 { PREFIX_TABLE (PREFIX_0F70) },
00ec1875
JB
2240 { MOD_TABLE (MOD_0F71) },
2241 { MOD_TABLE (MOD_0F72) },
2242 { MOD_TABLE (MOD_0F73) },
507bd325
L
2243 { "pcmpeqb", { MX, EM }, PREFIX_OPCODE },
2244 { "pcmpeqw", { MX, EM }, PREFIX_OPCODE },
2245 { "pcmpeqd", { MX, EM }, PREFIX_OPCODE },
2246 { "emms", { XX }, PREFIX_OPCODE },
252b5132 2247 /* 78 */
1ceb70f8
L
2248 { PREFIX_TABLE (PREFIX_0F78) },
2249 { PREFIX_TABLE (PREFIX_0F79) },
1f334aeb 2250 { Bad_Opcode },
592d1631 2251 { Bad_Opcode },
1ceb70f8
L
2252 { PREFIX_TABLE (PREFIX_0F7C) },
2253 { PREFIX_TABLE (PREFIX_0F7D) },
2254 { PREFIX_TABLE (PREFIX_0F7E) },
2255 { PREFIX_TABLE (PREFIX_0F7F) },
252b5132 2256 /* 80 */
bf890a93
IT
2257 { "joH", { Jv, BND, cond_jump_flag }, 0 },
2258 { "jnoH", { Jv, BND, cond_jump_flag }, 0 },
2259 { "jbH", { Jv, BND, cond_jump_flag }, 0 },
2260 { "jaeH", { Jv, BND, cond_jump_flag }, 0 },
2261 { "jeH", { Jv, BND, cond_jump_flag }, 0 },
2262 { "jneH", { Jv, BND, cond_jump_flag }, 0 },
2263 { "jbeH", { Jv, BND, cond_jump_flag }, 0 },
2264 { "jaH", { Jv, BND, cond_jump_flag }, 0 },
252b5132 2265 /* 88 */
bf890a93
IT
2266 { "jsH", { Jv, BND, cond_jump_flag }, 0 },
2267 { "jnsH", { Jv, BND, cond_jump_flag }, 0 },
2268 { "jpH", { Jv, BND, cond_jump_flag }, 0 },
2269 { "jnpH", { Jv, BND, cond_jump_flag }, 0 },
2270 { "jlH", { Jv, BND, cond_jump_flag }, 0 },
2271 { "jgeH", { Jv, BND, cond_jump_flag }, 0 },
2272 { "jleH", { Jv, BND, cond_jump_flag }, 0 },
2273 { "jgH", { Jv, BND, cond_jump_flag }, 0 },
252b5132 2274 /* 90 */
bf890a93
IT
2275 { "seto", { Eb }, 0 },
2276 { "setno", { Eb }, 0 },
2277 { "setb", { Eb }, 0 },
2278 { "setae", { Eb }, 0 },
2279 { "sete", { Eb }, 0 },
2280 { "setne", { Eb }, 0 },
2281 { "setbe", { Eb }, 0 },
2282 { "seta", { Eb }, 0 },
252b5132 2283 /* 98 */
bf890a93
IT
2284 { "sets", { Eb }, 0 },
2285 { "setns", { Eb }, 0 },
2286 { "setp", { Eb }, 0 },
2287 { "setnp", { Eb }, 0 },
2288 { "setl", { Eb }, 0 },
2289 { "setge", { Eb }, 0 },
2290 { "setle", { Eb }, 0 },
2291 { "setg", { Eb }, 0 },
252b5132 2292 /* a0 */
36938cab
JB
2293 { "pushP", { fs }, 0 },
2294 { "popP", { fs }, 0 },
bf890a93
IT
2295 { "cpuid", { XX }, 0 },
2296 { "btS", { Ev, Gv }, 0 },
2297 { "shldS", { Ev, Gv, Ib }, 0 },
2298 { "shldS", { Ev, Gv, CL }, 0 },
1ceb70f8
L
2299 { REG_TABLE (REG_0FA6) },
2300 { REG_TABLE (REG_0FA7) },
252b5132 2301 /* a8 */
36938cab
JB
2302 { "pushP", { gs }, 0 },
2303 { "popP", { gs }, 0 },
bf890a93
IT
2304 { "rsm", { XX }, 0 },
2305 { "btsS", { Evh1, Gv }, 0 },
2306 { "shrdS", { Ev, Gv, Ib }, 0 },
2307 { "shrdS", { Ev, Gv, CL }, 0 },
1ceb70f8 2308 { REG_TABLE (REG_0FAE) },
bf890a93 2309 { "imulS", { Gv, Ev }, 0 },
252b5132 2310 /* b0 */
bf890a93
IT
2311 { "cmpxchgB", { Ebh1, Gb }, 0 },
2312 { "cmpxchgS", { Evh1, Gv }, 0 },
1ceb70f8 2313 { MOD_TABLE (MOD_0FB2) },
bf890a93 2314 { "btrS", { Evh1, Gv }, 0 },
1ceb70f8
L
2315 { MOD_TABLE (MOD_0FB4) },
2316 { MOD_TABLE (MOD_0FB5) },
bf890a93
IT
2317 { "movz{bR|x}", { Gv, Eb }, 0 },
2318 { "movz{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movzww ! */
252b5132 2319 /* b8 */
1ceb70f8 2320 { PREFIX_TABLE (PREFIX_0FB8) },
66f1eba0 2321 { "ud1S", { Gv, Ev }, 0 },
1ceb70f8 2322 { REG_TABLE (REG_0FBA) },
bf890a93 2323 { "btcS", { Evh1, Gv }, 0 },
f12dc422 2324 { PREFIX_TABLE (PREFIX_0FBC) },
1ceb70f8 2325 { PREFIX_TABLE (PREFIX_0FBD) },
bf890a93
IT
2326 { "movs{bR|x}", { Gv, Eb }, 0 },
2327 { "movs{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movsww ! */
252b5132 2328 /* c0 */
bf890a93
IT
2329 { "xaddB", { Ebh1, Gb }, 0 },
2330 { "xaddS", { Evh1, Gv }, 0 },
1ceb70f8 2331 { PREFIX_TABLE (PREFIX_0FC2) },
a8484f96 2332 { MOD_TABLE (MOD_0FC3) },
507bd325
L
2333 { "pinsrw", { MX, Edqw, Ib }, PREFIX_OPCODE },
2334 { "pextrw", { Gdq, MS, Ib }, PREFIX_OPCODE },
2335 { "shufpX", { XM, EXx, Ib }, PREFIX_OPCODE },
1ceb70f8 2336 { REG_TABLE (REG_0FC7) },
252b5132 2337 /* c8 */
bf890a93
IT
2338 { "bswap", { RMeAX }, 0 },
2339 { "bswap", { RMeCX }, 0 },
2340 { "bswap", { RMeDX }, 0 },
2341 { "bswap", { RMeBX }, 0 },
2342 { "bswap", { RMeSP }, 0 },
2343 { "bswap", { RMeBP }, 0 },
2344 { "bswap", { RMeSI }, 0 },
2345 { "bswap", { RMeDI }, 0 },
252b5132 2346 /* d0 */
1ceb70f8 2347 { PREFIX_TABLE (PREFIX_0FD0) },
507bd325
L
2348 { "psrlw", { MX, EM }, PREFIX_OPCODE },
2349 { "psrld", { MX, EM }, PREFIX_OPCODE },
2350 { "psrlq", { MX, EM }, PREFIX_OPCODE },
2351 { "paddq", { MX, EM }, PREFIX_OPCODE },
2352 { "pmullw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8 2353 { PREFIX_TABLE (PREFIX_0FD6) },
75c135a8 2354 { MOD_TABLE (MOD_0FD7) },
252b5132 2355 /* d8 */
507bd325
L
2356 { "psubusb", { MX, EM }, PREFIX_OPCODE },
2357 { "psubusw", { MX, EM }, PREFIX_OPCODE },
2358 { "pminub", { MX, EM }, PREFIX_OPCODE },
2359 { "pand", { MX, EM }, PREFIX_OPCODE },
2360 { "paddusb", { MX, EM }, PREFIX_OPCODE },
2361 { "paddusw", { MX, EM }, PREFIX_OPCODE },
2362 { "pmaxub", { MX, EM }, PREFIX_OPCODE },
2363 { "pandn", { MX, EM }, PREFIX_OPCODE },
252b5132 2364 /* e0 */
507bd325
L
2365 { "pavgb", { MX, EM }, PREFIX_OPCODE },
2366 { "psraw", { MX, EM }, PREFIX_OPCODE },
2367 { "psrad", { MX, EM }, PREFIX_OPCODE },
2368 { "pavgw", { MX, EM }, PREFIX_OPCODE },
2369 { "pmulhuw", { MX, EM }, PREFIX_OPCODE },
2370 { "pmulhw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8
L
2371 { PREFIX_TABLE (PREFIX_0FE6) },
2372 { PREFIX_TABLE (PREFIX_0FE7) },
252b5132 2373 /* e8 */
507bd325
L
2374 { "psubsb", { MX, EM }, PREFIX_OPCODE },
2375 { "psubsw", { MX, EM }, PREFIX_OPCODE },
2376 { "pminsw", { MX, EM }, PREFIX_OPCODE },
2377 { "por", { MX, EM }, PREFIX_OPCODE },
2378 { "paddsb", { MX, EM }, PREFIX_OPCODE },
2379 { "paddsw", { MX, EM }, PREFIX_OPCODE },
2380 { "pmaxsw", { MX, EM }, PREFIX_OPCODE },
2381 { "pxor", { MX, EM }, PREFIX_OPCODE },
252b5132 2382 /* f0 */
1ceb70f8 2383 { PREFIX_TABLE (PREFIX_0FF0) },
507bd325
L
2384 { "psllw", { MX, EM }, PREFIX_OPCODE },
2385 { "pslld", { MX, EM }, PREFIX_OPCODE },
2386 { "psllq", { MX, EM }, PREFIX_OPCODE },
2387 { "pmuludq", { MX, EM }, PREFIX_OPCODE },
2388 { "pmaddwd", { MX, EM }, PREFIX_OPCODE },
2389 { "psadbw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8 2390 { PREFIX_TABLE (PREFIX_0FF7) },
252b5132 2391 /* f8 */
507bd325
L
2392 { "psubb", { MX, EM }, PREFIX_OPCODE },
2393 { "psubw", { MX, EM }, PREFIX_OPCODE },
2394 { "psubd", { MX, EM }, PREFIX_OPCODE },
2395 { "psubq", { MX, EM }, PREFIX_OPCODE },
2396 { "paddb", { MX, EM }, PREFIX_OPCODE },
2397 { "paddw", { MX, EM }, PREFIX_OPCODE },
2398 { "paddd", { MX, EM }, PREFIX_OPCODE },
66f1eba0 2399 { "ud0S", { Gv, Ev }, 0 },
252b5132
RH
2400};
2401
2402static const unsigned char onebyte_has_modrm[256] = {
c608c12e
AM
2403 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2404 /* ------------------------------- */
2405 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
2406 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
2407 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
2408 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
2409 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
2410 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
2411 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
2412 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
2413 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
2414 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
2415 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
2416 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
2417 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
2418 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
2419 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
2420 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
2421 /* ------------------------------- */
2422 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
252b5132
RH
2423};
2424
2425static const unsigned char twobyte_has_modrm[256] = {
c608c12e
AM
2426 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2427 /* ------------------------------- */
252b5132 2428 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
b5b1fc4f 2429 /* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
85f10a01 2430 /* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
331d2d0d 2431 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
252b5132 2432 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
4bba6815
AM
2433 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
2434 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
85f10a01 2435 /* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
252b5132
RH
2436 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
2437 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
30d1c836 2438 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
66f1eba0 2439 /* b0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* bf */
252b5132 2440 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
ca164297 2441 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
4bba6815 2442 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
66f1eba0 2443 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1 /* ff */
c608c12e
AM
2444 /* ------------------------------- */
2445 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2446};
2447
252b5132
RH
2448static char obuf[100];
2449static char *obufp;
ea397f5b 2450static char *mnemonicendp;
252b5132
RH
2451static char scratchbuf[100];
2452static unsigned char *start_codep;
2453static unsigned char *insn_codep;
2454static unsigned char *codep;
285ca992 2455static unsigned char *end_codep;
f16cd0d5
L
2456static int last_lock_prefix;
2457static int last_repz_prefix;
2458static int last_repnz_prefix;
2459static int last_data_prefix;
2460static int last_addr_prefix;
2461static int last_rex_prefix;
2462static int last_seg_prefix;
d9949a36 2463static int fwait_prefix;
285ca992
L
2464/* The active segment register prefix. */
2465static int active_seg_prefix;
f16cd0d5
L
2466#define MAX_CODE_LENGTH 15
2467/* We can up to 14 prefixes since the maximum instruction length is
2468 15bytes. */
2469static int all_prefixes[MAX_CODE_LENGTH - 1];
252b5132 2470static disassemble_info *the_info;
7967e09e
L
2471static struct
2472 {
2473 int mod;
7967e09e 2474 int reg;
484c222e 2475 int rm;
7967e09e
L
2476 }
2477modrm;
4bba6815 2478static unsigned char need_modrm;
dfc8cf43
L
2479static struct
2480 {
2481 int scale;
2482 int index;
2483 int base;
2484 }
2485sib;
c0f3af97
L
2486static struct
2487 {
2488 int register_specifier;
2489 int length;
2490 int prefix;
2491 int w;
43234a1e
L
2492 int evex;
2493 int r;
2494 int v;
2495 int mask_register_specifier;
2496 int zeroing;
2497 int ll;
2498 int b;
c0f3af97
L
2499 }
2500vex;
2501static unsigned char need_vex;
252b5132 2502
ea397f5b
L
2503struct op
2504 {
2505 const char *name;
2506 unsigned int len;
2507 };
2508
4bba6815
AM
2509/* If we are accessing mod/rm/reg without need_modrm set, then the
2510 values are stale. Hitting this abort likely indicates that you
2511 need to update onebyte_has_modrm or twobyte_has_modrm. */
2512#define MODRM_CHECK if (!need_modrm) abort ()
2513
d708bcba
AM
2514static const char **names64;
2515static const char **names32;
2516static const char **names16;
2517static const char **names8;
2518static const char **names8rex;
2519static const char **names_seg;
db51cc60
L
2520static const char *index64;
2521static const char *index32;
d708bcba 2522static const char **index16;
7e8b059b 2523static const char **names_bnd;
d708bcba
AM
2524
2525static const char *intel_names64[] = {
2526 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
2527 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
2528};
2529static const char *intel_names32[] = {
2530 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
2531 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
2532};
2533static const char *intel_names16[] = {
2534 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
2535 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
2536};
2537static const char *intel_names8[] = {
2538 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh",
2539};
2540static const char *intel_names8rex[] = {
2541 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
2542 "r8b", "r9b", "r10b", "r11b", "r12b", "r13b", "r14b", "r15b"
2543};
2544static const char *intel_names_seg[] = {
2545 "es", "cs", "ss", "ds", "fs", "gs", "?", "?",
2546};
db51cc60
L
2547static const char *intel_index64 = "riz";
2548static const char *intel_index32 = "eiz";
d708bcba
AM
2549static const char *intel_index16[] = {
2550 "bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
2551};
2552
2553static const char *att_names64[] = {
2554 "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
52b15da3
JH
2555 "%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
2556};
d708bcba
AM
2557static const char *att_names32[] = {
2558 "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
52b15da3 2559 "%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
252b5132 2560};
d708bcba
AM
2561static const char *att_names16[] = {
2562 "%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
52b15da3 2563 "%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
252b5132 2564};
d708bcba
AM
2565static const char *att_names8[] = {
2566 "%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
252b5132 2567};
d708bcba
AM
2568static const char *att_names8rex[] = {
2569 "%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
52b15da3
JH
2570 "%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
2571};
d708bcba
AM
2572static const char *att_names_seg[] = {
2573 "%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
252b5132 2574};
db51cc60
L
2575static const char *att_index64 = "%riz";
2576static const char *att_index32 = "%eiz";
d708bcba
AM
2577static const char *att_index16[] = {
2578 "%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
252b5132
RH
2579};
2580
b9733481
L
2581static const char **names_mm;
2582static const char *intel_names_mm[] = {
2583 "mm0", "mm1", "mm2", "mm3",
2584 "mm4", "mm5", "mm6", "mm7"
2585};
2586static const char *att_names_mm[] = {
2587 "%mm0", "%mm1", "%mm2", "%mm3",
2588 "%mm4", "%mm5", "%mm6", "%mm7"
2589};
2590
7e8b059b
L
2591static const char *intel_names_bnd[] = {
2592 "bnd0", "bnd1", "bnd2", "bnd3"
2593};
2594
2595static const char *att_names_bnd[] = {
2596 "%bnd0", "%bnd1", "%bnd2", "%bnd3"
2597};
2598
b9733481
L
2599static const char **names_xmm;
2600static const char *intel_names_xmm[] = {
2601 "xmm0", "xmm1", "xmm2", "xmm3",
2602 "xmm4", "xmm5", "xmm6", "xmm7",
2603 "xmm8", "xmm9", "xmm10", "xmm11",
43234a1e
L
2604 "xmm12", "xmm13", "xmm14", "xmm15",
2605 "xmm16", "xmm17", "xmm18", "xmm19",
2606 "xmm20", "xmm21", "xmm22", "xmm23",
2607 "xmm24", "xmm25", "xmm26", "xmm27",
2608 "xmm28", "xmm29", "xmm30", "xmm31"
b9733481
L
2609};
2610static const char *att_names_xmm[] = {
2611 "%xmm0", "%xmm1", "%xmm2", "%xmm3",
2612 "%xmm4", "%xmm5", "%xmm6", "%xmm7",
2613 "%xmm8", "%xmm9", "%xmm10", "%xmm11",
43234a1e
L
2614 "%xmm12", "%xmm13", "%xmm14", "%xmm15",
2615 "%xmm16", "%xmm17", "%xmm18", "%xmm19",
2616 "%xmm20", "%xmm21", "%xmm22", "%xmm23",
2617 "%xmm24", "%xmm25", "%xmm26", "%xmm27",
2618 "%xmm28", "%xmm29", "%xmm30", "%xmm31"
b9733481
L
2619};
2620
2621static const char **names_ymm;
2622static const char *intel_names_ymm[] = {
2623 "ymm0", "ymm1", "ymm2", "ymm3",
2624 "ymm4", "ymm5", "ymm6", "ymm7",
2625 "ymm8", "ymm9", "ymm10", "ymm11",
43234a1e
L
2626 "ymm12", "ymm13", "ymm14", "ymm15",
2627 "ymm16", "ymm17", "ymm18", "ymm19",
2628 "ymm20", "ymm21", "ymm22", "ymm23",
2629 "ymm24", "ymm25", "ymm26", "ymm27",
2630 "ymm28", "ymm29", "ymm30", "ymm31"
b9733481
L
2631};
2632static const char *att_names_ymm[] = {
2633 "%ymm0", "%ymm1", "%ymm2", "%ymm3",
2634 "%ymm4", "%ymm5", "%ymm6", "%ymm7",
2635 "%ymm8", "%ymm9", "%ymm10", "%ymm11",
43234a1e
L
2636 "%ymm12", "%ymm13", "%ymm14", "%ymm15",
2637 "%ymm16", "%ymm17", "%ymm18", "%ymm19",
2638 "%ymm20", "%ymm21", "%ymm22", "%ymm23",
2639 "%ymm24", "%ymm25", "%ymm26", "%ymm27",
2640 "%ymm28", "%ymm29", "%ymm30", "%ymm31"
2641};
2642
2643static const char **names_zmm;
2644static const char *intel_names_zmm[] = {
2645 "zmm0", "zmm1", "zmm2", "zmm3",
2646 "zmm4", "zmm5", "zmm6", "zmm7",
2647 "zmm8", "zmm9", "zmm10", "zmm11",
2648 "zmm12", "zmm13", "zmm14", "zmm15",
2649 "zmm16", "zmm17", "zmm18", "zmm19",
2650 "zmm20", "zmm21", "zmm22", "zmm23",
2651 "zmm24", "zmm25", "zmm26", "zmm27",
2652 "zmm28", "zmm29", "zmm30", "zmm31"
2653};
2654static const char *att_names_zmm[] = {
2655 "%zmm0", "%zmm1", "%zmm2", "%zmm3",
2656 "%zmm4", "%zmm5", "%zmm6", "%zmm7",
2657 "%zmm8", "%zmm9", "%zmm10", "%zmm11",
2658 "%zmm12", "%zmm13", "%zmm14", "%zmm15",
2659 "%zmm16", "%zmm17", "%zmm18", "%zmm19",
2660 "%zmm20", "%zmm21", "%zmm22", "%zmm23",
2661 "%zmm24", "%zmm25", "%zmm26", "%zmm27",
2662 "%zmm28", "%zmm29", "%zmm30", "%zmm31"
2663};
2664
260cd341
LC
2665static const char **names_tmm;
2666static const char *intel_names_tmm[] = {
2667 "tmm0", "tmm1", "tmm2", "tmm3",
2668 "tmm4", "tmm5", "tmm6", "tmm7"
2669};
2670static const char *att_names_tmm[] = {
2671 "%tmm0", "%tmm1", "%tmm2", "%tmm3",
2672 "%tmm4", "%tmm5", "%tmm6", "%tmm7"
2673};
2674
43234a1e
L
2675static const char **names_mask;
2676static const char *intel_names_mask[] = {
2677 "k0", "k1", "k2", "k3", "k4", "k5", "k6", "k7"
2678};
2679static const char *att_names_mask[] = {
2680 "%k0", "%k1", "%k2", "%k3", "%k4", "%k5", "%k6", "%k7"
2681};
2682
2683static const char *names_rounding[] =
2684{
2685 "{rn-sae}",
2686 "{rd-sae}",
2687 "{ru-sae}",
2688 "{rz-sae}"
b9733481
L
2689};
2690
1ceb70f8
L
2691static const struct dis386 reg_table[][8] = {
2692 /* REG_80 */
252b5132 2693 {
bf890a93
IT
2694 { "addA", { Ebh1, Ib }, 0 },
2695 { "orA", { Ebh1, Ib }, 0 },
2696 { "adcA", { Ebh1, Ib }, 0 },
2697 { "sbbA", { Ebh1, Ib }, 0 },
2698 { "andA", { Ebh1, Ib }, 0 },
2699 { "subA", { Ebh1, Ib }, 0 },
2700 { "xorA", { Ebh1, Ib }, 0 },
2701 { "cmpA", { Eb, Ib }, 0 },
252b5132 2702 },
1ceb70f8 2703 /* REG_81 */
252b5132 2704 {
bf890a93
IT
2705 { "addQ", { Evh1, Iv }, 0 },
2706 { "orQ", { Evh1, Iv }, 0 },
2707 { "adcQ", { Evh1, Iv }, 0 },
2708 { "sbbQ", { Evh1, Iv }, 0 },
2709 { "andQ", { Evh1, Iv }, 0 },
2710 { "subQ", { Evh1, Iv }, 0 },
2711 { "xorQ", { Evh1, Iv }, 0 },
2712 { "cmpQ", { Ev, Iv }, 0 },
252b5132 2713 },
7148c369 2714 /* REG_83 */
252b5132 2715 {
bf890a93
IT
2716 { "addQ", { Evh1, sIb }, 0 },
2717 { "orQ", { Evh1, sIb }, 0 },
2718 { "adcQ", { Evh1, sIb }, 0 },
2719 { "sbbQ", { Evh1, sIb }, 0 },
2720 { "andQ", { Evh1, sIb }, 0 },
2721 { "subQ", { Evh1, sIb }, 0 },
2722 { "xorQ", { Evh1, sIb }, 0 },
2723 { "cmpQ", { Ev, sIb }, 0 },
252b5132 2724 },
1ceb70f8 2725 /* REG_8F */
4e7d34a6 2726 {
36938cab 2727 { "pop{P|}", { stackEv }, 0 },
c48244a5 2728 { XOP_8F_TABLE (XOP_09) },
592d1631
L
2729 { Bad_Opcode },
2730 { Bad_Opcode },
2731 { Bad_Opcode },
f88c9eb0 2732 { XOP_8F_TABLE (XOP_09) },
4e7d34a6 2733 },
1ceb70f8 2734 /* REG_C0 */
252b5132 2735 {
bf890a93
IT
2736 { "rolA", { Eb, Ib }, 0 },
2737 { "rorA", { Eb, Ib }, 0 },
2738 { "rclA", { Eb, Ib }, 0 },
2739 { "rcrA", { Eb, Ib }, 0 },
2740 { "shlA", { Eb, Ib }, 0 },
2741 { "shrA", { Eb, Ib }, 0 },
e4bdd679 2742 { "shlA", { Eb, Ib }, 0 },
bf890a93 2743 { "sarA", { Eb, Ib }, 0 },
252b5132 2744 },
1ceb70f8 2745 /* REG_C1 */
252b5132 2746 {
bf890a93
IT
2747 { "rolQ", { Ev, Ib }, 0 },
2748 { "rorQ", { Ev, Ib }, 0 },
2749 { "rclQ", { Ev, Ib }, 0 },
2750 { "rcrQ", { Ev, Ib }, 0 },
2751 { "shlQ", { Ev, Ib }, 0 },
2752 { "shrQ", { Ev, Ib }, 0 },
e4bdd679 2753 { "shlQ", { Ev, Ib }, 0 },
bf890a93 2754 { "sarQ", { Ev, Ib }, 0 },
252b5132 2755 },
1ceb70f8 2756 /* REG_C6 */
4e7d34a6 2757 {
bf890a93 2758 { "movA", { Ebh3, Ib }, 0 },
42164a71
L
2759 { Bad_Opcode },
2760 { Bad_Opcode },
2761 { Bad_Opcode },
2762 { Bad_Opcode },
2763 { Bad_Opcode },
2764 { Bad_Opcode },
2765 { MOD_TABLE (MOD_C6_REG_7) },
4e7d34a6 2766 },
1ceb70f8 2767 /* REG_C7 */
4e7d34a6 2768 {
bf890a93 2769 { "movQ", { Evh3, Iv }, 0 },
42164a71
L
2770 { Bad_Opcode },
2771 { Bad_Opcode },
2772 { Bad_Opcode },
2773 { Bad_Opcode },
2774 { Bad_Opcode },
2775 { Bad_Opcode },
2776 { MOD_TABLE (MOD_C7_REG_7) },
4e7d34a6 2777 },
1ceb70f8 2778 /* REG_D0 */
252b5132 2779 {
bf890a93
IT
2780 { "rolA", { Eb, I1 }, 0 },
2781 { "rorA", { Eb, I1 }, 0 },
2782 { "rclA", { Eb, I1 }, 0 },
2783 { "rcrA", { Eb, I1 }, 0 },
2784 { "shlA", { Eb, I1 }, 0 },
2785 { "shrA", { Eb, I1 }, 0 },
e4bdd679 2786 { "shlA", { Eb, I1 }, 0 },
bf890a93 2787 { "sarA", { Eb, I1 }, 0 },
252b5132 2788 },
1ceb70f8 2789 /* REG_D1 */
252b5132 2790 {
bf890a93
IT
2791 { "rolQ", { Ev, I1 }, 0 },
2792 { "rorQ", { Ev, I1 }, 0 },
2793 { "rclQ", { Ev, I1 }, 0 },
2794 { "rcrQ", { Ev, I1 }, 0 },
2795 { "shlQ", { Ev, I1 }, 0 },
2796 { "shrQ", { Ev, I1 }, 0 },
e4bdd679 2797 { "shlQ", { Ev, I1 }, 0 },
bf890a93 2798 { "sarQ", { Ev, I1 }, 0 },
252b5132 2799 },
1ceb70f8 2800 /* REG_D2 */
252b5132 2801 {
bf890a93
IT
2802 { "rolA", { Eb, CL }, 0 },
2803 { "rorA", { Eb, CL }, 0 },
2804 { "rclA", { Eb, CL }, 0 },
2805 { "rcrA", { Eb, CL }, 0 },
2806 { "shlA", { Eb, CL }, 0 },
2807 { "shrA", { Eb, CL }, 0 },
e4bdd679 2808 { "shlA", { Eb, CL }, 0 },
bf890a93 2809 { "sarA", { Eb, CL }, 0 },
252b5132 2810 },
1ceb70f8 2811 /* REG_D3 */
252b5132 2812 {
bf890a93
IT
2813 { "rolQ", { Ev, CL }, 0 },
2814 { "rorQ", { Ev, CL }, 0 },
2815 { "rclQ", { Ev, CL }, 0 },
2816 { "rcrQ", { Ev, CL }, 0 },
2817 { "shlQ", { Ev, CL }, 0 },
2818 { "shrQ", { Ev, CL }, 0 },
e4bdd679 2819 { "shlQ", { Ev, CL }, 0 },
bf890a93 2820 { "sarQ", { Ev, CL }, 0 },
252b5132 2821 },
1ceb70f8 2822 /* REG_F6 */
252b5132 2823 {
bf890a93 2824 { "testA", { Eb, Ib }, 0 },
7db2c588 2825 { "testA", { Eb, Ib }, 0 },
bf890a93
IT
2826 { "notA", { Ebh1 }, 0 },
2827 { "negA", { Ebh1 }, 0 },
2828 { "mulA", { Eb }, 0 }, /* Don't print the implicit %al register, */
2829 { "imulA", { Eb }, 0 }, /* to distinguish these opcodes from other */
2830 { "divA", { Eb }, 0 }, /* mul/imul opcodes. Do the same for div */
2831 { "idivA", { Eb }, 0 }, /* and idiv for consistency. */
252b5132 2832 },
1ceb70f8 2833 /* REG_F7 */
252b5132 2834 {
bf890a93 2835 { "testQ", { Ev, Iv }, 0 },
7db2c588 2836 { "testQ", { Ev, Iv }, 0 },
bf890a93
IT
2837 { "notQ", { Evh1 }, 0 },
2838 { "negQ", { Evh1 }, 0 },
2839 { "mulQ", { Ev }, 0 }, /* Don't print the implicit register. */
2840 { "imulQ", { Ev }, 0 },
2841 { "divQ", { Ev }, 0 },
2842 { "idivQ", { Ev }, 0 },
252b5132 2843 },
1ceb70f8 2844 /* REG_FE */
252b5132 2845 {
bf890a93
IT
2846 { "incA", { Ebh1 }, 0 },
2847 { "decA", { Ebh1 }, 0 },
252b5132 2848 },
1ceb70f8 2849 /* REG_FF */
252b5132 2850 {
bf890a93
IT
2851 { "incQ", { Evh1 }, 0 },
2852 { "decQ", { Evh1 }, 0 },
36938cab 2853 { "call{@|}", { NOTRACK, indirEv, BND }, 0 },
4a357820 2854 { MOD_TABLE (MOD_FF_REG_3) },
36938cab 2855 { "jmp{@|}", { NOTRACK, indirEv, BND }, 0 },
4a357820 2856 { MOD_TABLE (MOD_FF_REG_5) },
36938cab 2857 { "push{P|}", { stackEv }, 0 },
592d1631 2858 { Bad_Opcode },
252b5132 2859 },
1ceb70f8 2860 /* REG_0F00 */
252b5132 2861 {
bf890a93
IT
2862 { "sldtD", { Sv }, 0 },
2863 { "strD", { Sv }, 0 },
2864 { "lldt", { Ew }, 0 },
2865 { "ltr", { Ew }, 0 },
2866 { "verr", { Ew }, 0 },
2867 { "verw", { Ew }, 0 },
592d1631
L
2868 { Bad_Opcode },
2869 { Bad_Opcode },
252b5132 2870 },
1ceb70f8 2871 /* REG_0F01 */
252b5132 2872 {
1ceb70f8
L
2873 { MOD_TABLE (MOD_0F01_REG_0) },
2874 { MOD_TABLE (MOD_0F01_REG_1) },
2875 { MOD_TABLE (MOD_0F01_REG_2) },
2876 { MOD_TABLE (MOD_0F01_REG_3) },
bf890a93 2877 { "smswD", { Sv }, 0 },
8eab4136 2878 { MOD_TABLE (MOD_0F01_REG_5) },
bf890a93 2879 { "lmsw", { Ew }, 0 },
1ceb70f8 2880 { MOD_TABLE (MOD_0F01_REG_7) },
252b5132 2881 },
b5b1fc4f 2882 /* REG_0F0D */
252b5132 2883 {
bf890a93
IT
2884 { "prefetch", { Mb }, 0 },
2885 { "prefetchw", { Mb }, 0 },
2886 { "prefetchwt1", { Mb }, 0 },
2887 { "prefetch", { Mb }, 0 },
2888 { "prefetch", { Mb }, 0 },
2889 { "prefetch", { Mb }, 0 },
2890 { "prefetch", { Mb }, 0 },
2891 { "prefetch", { Mb }, 0 },
252b5132 2892 },
1ceb70f8 2893 /* REG_0F18 */
252b5132 2894 {
1ceb70f8
L
2895 { MOD_TABLE (MOD_0F18_REG_0) },
2896 { MOD_TABLE (MOD_0F18_REG_1) },
2897 { MOD_TABLE (MOD_0F18_REG_2) },
2898 { MOD_TABLE (MOD_0F18_REG_3) },
31941983
JB
2899 { "nopQ", { Ev }, 0 },
2900 { "nopQ", { Ev }, 0 },
2901 { "nopQ", { Ev }, 0 },
2902 { "nopQ", { Ev }, 0 },
252b5132 2903 },
f8687e93 2904 /* REG_0F1C_P_0_MOD_0 */
c48935d7
IT
2905 {
2906 { "cldemote", { Mb }, 0 },
2907 { "nopQ", { Ev }, 0 },
2908 { "nopQ", { Ev }, 0 },
2909 { "nopQ", { Ev }, 0 },
2910 { "nopQ", { Ev }, 0 },
2911 { "nopQ", { Ev }, 0 },
2912 { "nopQ", { Ev }, 0 },
2913 { "nopQ", { Ev }, 0 },
2914 },
f8687e93 2915 /* REG_0F1E_P_1_MOD_3 */
603555e5 2916 {
31941983
JB
2917 { "nopQ", { Ev }, PREFIX_IGNORED },
2918 { "rdsspK", { Edq }, 0 },
2919 { "nopQ", { Ev }, PREFIX_IGNORED },
2920 { "nopQ", { Ev }, PREFIX_IGNORED },
2921 { "nopQ", { Ev }, PREFIX_IGNORED },
2922 { "nopQ", { Ev }, PREFIX_IGNORED },
2923 { "nopQ", { Ev }, PREFIX_IGNORED },
f8687e93 2924 { RM_TABLE (RM_0F1E_P_1_MOD_3_REG_7) },
603555e5 2925 },
c4694f17
TG
2926 /* REG_0F38D8_PREFIX_1 */
2927 {
2928 { "aesencwide128kl", { M }, 0 },
2929 { "aesdecwide128kl", { M }, 0 },
2930 { "aesencwide256kl", { M }, 0 },
2931 { "aesdecwide256kl", { M }, 0 },
2932 },
c1fa250a
LC
2933 /* REG_0F3A0F_PREFIX_1_MOD_3 */
2934 {
2935 { RM_TABLE (RM_0F3A0F_P_1_MOD_3_REG_0) },
2936 },
00ec1875 2937 /* REG_0F71_MOD_0 */
a6bd098c 2938 {
592d1631
L
2939 { Bad_Opcode },
2940 { Bad_Opcode },
00ec1875 2941 { "psrlw", { MS, Ib }, PREFIX_OPCODE },
592d1631 2942 { Bad_Opcode },
00ec1875 2943 { "psraw", { MS, Ib }, PREFIX_OPCODE },
592d1631 2944 { Bad_Opcode },
00ec1875 2945 { "psllw", { MS, Ib }, PREFIX_OPCODE },
a6bd098c 2946 },
00ec1875 2947 /* REG_0F72_MOD_0 */
a6bd098c 2948 {
592d1631
L
2949 { Bad_Opcode },
2950 { Bad_Opcode },
00ec1875 2951 { "psrld", { MS, Ib }, PREFIX_OPCODE },
592d1631 2952 { Bad_Opcode },
00ec1875 2953 { "psrad", { MS, Ib }, PREFIX_OPCODE },
592d1631 2954 { Bad_Opcode },
00ec1875 2955 { "pslld", { MS, Ib }, PREFIX_OPCODE },
a6bd098c 2956 },
00ec1875 2957 /* REG_0F73_MOD_0 */
252b5132 2958 {
592d1631
L
2959 { Bad_Opcode },
2960 { Bad_Opcode },
00ec1875
JB
2961 { "psrlq", { MS, Ib }, PREFIX_OPCODE },
2962 { "psrldq", { XS, Ib }, PREFIX_DATA },
592d1631
L
2963 { Bad_Opcode },
2964 { Bad_Opcode },
00ec1875
JB
2965 { "psllq", { MS, Ib }, PREFIX_OPCODE },
2966 { "pslldq", { XS, Ib }, PREFIX_DATA },
252b5132 2967 },
1ceb70f8 2968 /* REG_0FA6 */
252b5132 2969 {
bf890a93
IT
2970 { "montmul", { { OP_0f07, 0 } }, 0 },
2971 { "xsha1", { { OP_0f07, 0 } }, 0 },
2972 { "xsha256", { { OP_0f07, 0 } }, 0 },
4e7d34a6 2973 },
1ceb70f8 2974 /* REG_0FA7 */
4e7d34a6 2975 {
bf890a93
IT
2976 { "xstore-rng", { { OP_0f07, 0 } }, 0 },
2977 { "xcrypt-ecb", { { OP_0f07, 0 } }, 0 },
2978 { "xcrypt-cbc", { { OP_0f07, 0 } }, 0 },
2979 { "xcrypt-ctr", { { OP_0f07, 0 } }, 0 },
2980 { "xcrypt-cfb", { { OP_0f07, 0 } }, 0 },
2981 { "xcrypt-ofb", { { OP_0f07, 0 } }, 0 },
4e7d34a6 2982 },
1ceb70f8 2983 /* REG_0FAE */
4e7d34a6 2984 {
1ceb70f8
L
2985 { MOD_TABLE (MOD_0FAE_REG_0) },
2986 { MOD_TABLE (MOD_0FAE_REG_1) },
2987 { MOD_TABLE (MOD_0FAE_REG_2) },
2988 { MOD_TABLE (MOD_0FAE_REG_3) },
475a2301 2989 { MOD_TABLE (MOD_0FAE_REG_4) },
1ceb70f8
L
2990 { MOD_TABLE (MOD_0FAE_REG_5) },
2991 { MOD_TABLE (MOD_0FAE_REG_6) },
2992 { MOD_TABLE (MOD_0FAE_REG_7) },
252b5132 2993 },
1ceb70f8 2994 /* REG_0FBA */
252b5132 2995 {
592d1631
L
2996 { Bad_Opcode },
2997 { Bad_Opcode },
2998 { Bad_Opcode },
2999 { Bad_Opcode },
bf890a93
IT
3000 { "btQ", { Ev, Ib }, 0 },
3001 { "btsQ", { Evh1, Ib }, 0 },
3002 { "btrQ", { Evh1, Ib }, 0 },
3003 { "btcQ", { Evh1, Ib }, 0 },
c608c12e 3004 },
1ceb70f8 3005 /* REG_0FC7 */
c608c12e 3006 {
592d1631 3007 { Bad_Opcode },
bf890a93 3008 { "cmpxchg8b", { { CMPXCHG8B_Fixup, q_mode } }, 0 },
592d1631 3009 { Bad_Opcode },
963f3586
IT
3010 { MOD_TABLE (MOD_0FC7_REG_3) },
3011 { MOD_TABLE (MOD_0FC7_REG_4) },
3012 { MOD_TABLE (MOD_0FC7_REG_5) },
1ceb70f8
L
3013 { MOD_TABLE (MOD_0FC7_REG_6) },
3014 { MOD_TABLE (MOD_0FC7_REG_7) },
252b5132 3015 },
592a252b 3016 /* REG_VEX_0F71 */
c0f3af97 3017 {
592d1631
L
3018 { Bad_Opcode },
3019 { Bad_Opcode },
592a252b 3020 { MOD_TABLE (MOD_VEX_0F71_REG_2) },
592d1631 3021 { Bad_Opcode },
592a252b 3022 { MOD_TABLE (MOD_VEX_0F71_REG_4) },
592d1631 3023 { Bad_Opcode },
592a252b 3024 { MOD_TABLE (MOD_VEX_0F71_REG_6) },
c0f3af97 3025 },
592a252b 3026 /* REG_VEX_0F72 */
c0f3af97 3027 {
592d1631
L
3028 { Bad_Opcode },
3029 { Bad_Opcode },
592a252b 3030 { MOD_TABLE (MOD_VEX_0F72_REG_2) },
592d1631 3031 { Bad_Opcode },
592a252b 3032 { MOD_TABLE (MOD_VEX_0F72_REG_4) },
592d1631 3033 { Bad_Opcode },
592a252b 3034 { MOD_TABLE (MOD_VEX_0F72_REG_6) },
c0f3af97 3035 },
592a252b 3036 /* REG_VEX_0F73 */
c0f3af97 3037 {
592d1631
L
3038 { Bad_Opcode },
3039 { Bad_Opcode },
592a252b
L
3040 { MOD_TABLE (MOD_VEX_0F73_REG_2) },
3041 { MOD_TABLE (MOD_VEX_0F73_REG_3) },
592d1631
L
3042 { Bad_Opcode },
3043 { Bad_Opcode },
592a252b
L
3044 { MOD_TABLE (MOD_VEX_0F73_REG_6) },
3045 { MOD_TABLE (MOD_VEX_0F73_REG_7) },
c0f3af97 3046 },
592a252b 3047 /* REG_VEX_0FAE */
c0f3af97 3048 {
592d1631
L
3049 { Bad_Opcode },
3050 { Bad_Opcode },
592a252b
L
3051 { MOD_TABLE (MOD_VEX_0FAE_REG_2) },
3052 { MOD_TABLE (MOD_VEX_0FAE_REG_3) },
c0f3af97 3053 },
260cd341
LC
3054 /* REG_VEX_0F3849_X86_64_P_0_W_0_M_1 */
3055 {
3056 { RM_TABLE (RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0) },
3057 },
f12dc422
L
3058 /* REG_VEX_0F38F3 */
3059 {
3060 { Bad_Opcode },
035e7389
JB
3061 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_1) },
3062 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_2) },
3063 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_3) },
f12dc422 3064 },
467bbef0 3065 /* REG_0FXOP_09_01_L_0 */
2a2a0f38
QN
3066 {
3067 { Bad_Opcode },
467bbef0
JB
3068 { "blcfill", { VexGdq, Edq }, 0 },
3069 { "blsfill", { VexGdq, Edq }, 0 },
3070 { "blcs", { VexGdq, Edq }, 0 },
3071 { "tzmsk", { VexGdq, Edq }, 0 },
3072 { "blcic", { VexGdq, Edq }, 0 },
3073 { "blsic", { VexGdq, Edq }, 0 },
3074 { "t1mskc", { VexGdq, Edq }, 0 },
2a2a0f38 3075 },
467bbef0 3076 /* REG_0FXOP_09_02_L_0 */
2a2a0f38
QN
3077 {
3078 { Bad_Opcode },
467bbef0 3079 { "blcmsk", { VexGdq, Edq }, 0 },
2a2a0f38
QN
3080 { Bad_Opcode },
3081 { Bad_Opcode },
3082 { Bad_Opcode },
3083 { Bad_Opcode },
467bbef0
JB
3084 { "blci", { VexGdq, Edq }, 0 },
3085 },
3086 /* REG_0FXOP_09_12_M_1_L_0 */
3087 {
3088 { "llwpcb", { Edq }, 0 },
3089 { "slwpcb", { Edq }, 0 },
3090 },
3091 /* REG_0FXOP_0A_12_L_0 */
3092 {
3093 { "lwpins", { VexGdq, Ed, Id }, 0 },
3094 { "lwpval", { VexGdq, Ed, Id }, 0 },
2a2a0f38 3095 },
ad692897
L
3096
3097#include "i386-dis-evex-reg.h"
4e7d34a6
L
3098};
3099
1ceb70f8
L
3100static const struct dis386 prefix_table[][4] = {
3101 /* PREFIX_90 */
252b5132 3102 {
bf890a93
IT
3103 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
3104 { "pause", { XX }, 0 },
3105 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
507bd325 3106 { NULL, { { NULL, 0 } }, PREFIX_IGNORED }
0f10071e 3107 },
4e7d34a6 3108
81d54bb7
CL
3109 /* PREFIX_0F01_REG_1_RM_4 */
3110 {
3111 { Bad_Opcode },
3112 { Bad_Opcode },
3113 { "tdcall", { Skip_MODRM }, 0 },
3114 { Bad_Opcode },
3115 },
3116
3117 /* PREFIX_0F01_REG_1_RM_5 */
3118 {
3119 { Bad_Opcode },
3120 { Bad_Opcode },
3121 { X86_64_TABLE (X86_64_0F01_REG_1_RM_5_PREFIX_2) },
3122 { Bad_Opcode },
3123 },
3124
3125 /* PREFIX_0F01_REG_1_RM_6 */
3126 {
3127 { Bad_Opcode },
3128 { Bad_Opcode },
3129 { X86_64_TABLE (X86_64_0F01_REG_1_RM_6_PREFIX_2) },
3130 { Bad_Opcode },
3131 },
3132
3133 /* PREFIX_0F01_REG_1_RM_7 */
3134 {
3135 { "encls", { Skip_MODRM }, 0 },
3136 { Bad_Opcode },
3137 { X86_64_TABLE (X86_64_0F01_REG_1_RM_7_PREFIX_2) },
3138 { Bad_Opcode },
3139 },
3140
f9630fa6 3141 /* PREFIX_0F01_REG_3_RM_1 */
a847e322
JB
3142 {
3143 { "vmmcall", { Skip_MODRM }, 0 },
3144 { "vmgexit", { Skip_MODRM }, 0 },
d27c357a
JB
3145 { Bad_Opcode },
3146 { "vmgexit", { Skip_MODRM }, 0 },
a847e322
JB
3147 },
3148
f8687e93 3149 /* PREFIX_0F01_REG_5_MOD_0 */
603555e5
L
3150 {
3151 { Bad_Opcode },
3152 { "rstorssp", { Mq }, PREFIX_OPCODE },
3153 },
3154
f8687e93 3155 /* PREFIX_0F01_REG_5_MOD_3_RM_0 */
603555e5 3156 {
4b27d27c 3157 { "serialize", { Skip_MODRM }, PREFIX_OPCODE },
2234eee6 3158 { "setssbsy", { Skip_MODRM }, PREFIX_OPCODE },
bb651e8b 3159 { Bad_Opcode },
efe30057 3160 { "xsusldtrk", { Skip_MODRM }, PREFIX_OPCODE },
bb651e8b
CL
3161 },
3162
3163 /* PREFIX_0F01_REG_5_MOD_3_RM_1 */
3164 {
3165 { Bad_Opcode },
3166 { Bad_Opcode },
3167 { Bad_Opcode },
3168 { "xresldtrk", { Skip_MODRM }, PREFIX_OPCODE },
603555e5
L
3169 },
3170
f8687e93 3171 /* PREFIX_0F01_REG_5_MOD_3_RM_2 */
603555e5
L
3172 {
3173 { Bad_Opcode },
c2f76402 3174 { "saveprevssp", { Skip_MODRM }, PREFIX_OPCODE },
603555e5
L
3175 },
3176
f64c42a9
LC
3177 /* PREFIX_0F01_REG_5_MOD_3_RM_4 */
3178 {
3179 { Bad_Opcode },
3180 { X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1) },
3181 },
3182
3183 /* PREFIX_0F01_REG_5_MOD_3_RM_5 */
3184 {
3185 { Bad_Opcode },
3186 { X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1) },
3187 },
3188
3189 /* PREFIX_0F01_REG_5_MOD_3_RM_6 */
3190 {
3191 { "rdpkru", { Skip_MODRM }, 0 },
3192 { X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1) },
3193 },
3194
3195 /* PREFIX_0F01_REG_5_MOD_3_RM_7 */
3196 {
3197 { "wrpkru", { Skip_MODRM }, 0 },
3198 { X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1) },
3199 },
3200
267b8516
JB
3201 /* PREFIX_0F01_REG_7_MOD_3_RM_2 */
3202 {
3203 { "monitorx", { { OP_Monitor, 0 } }, 0 },
142861df 3204 { "mcommit", { Skip_MODRM }, 0 },
267b8516
JB
3205 },
3206
646cc3e0
GG
3207 /* PREFIX_0F01_REG_7_MOD_3_RM_6 */
3208 {
3209 { "invlpgb", { Skip_MODRM }, 0 },
3210 { X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1) },
3211 { Bad_Opcode },
3212 { X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3) },
3213 },
3214
3215 /* PREFIX_0F01_REG_7_MOD_3_RM_7 */
3216 {
3217 { "tlbsync", { Skip_MODRM }, 0 },
3218 { X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1) },
3219 { Bad_Opcode },
3220 { "pvalidate", { Skip_MODRM }, 0 },
3221 },
3222
3233d7d0
IT
3223 /* PREFIX_0F09 */
3224 {
3225 { "wbinvd", { XX }, 0 },
3226 { "wbnoinvd", { XX }, 0 },
3227 },
3228
1ceb70f8 3229 /* PREFIX_0F10 */
cc0ec051 3230 {
507bd325
L
3231 { "movups", { XM, EXx }, PREFIX_OPCODE },
3232 { "movss", { XM, EXd }, PREFIX_OPCODE },
3233 { "movupd", { XM, EXx }, PREFIX_OPCODE },
3234 { "movsd", { XM, EXq }, PREFIX_OPCODE },
30d1c836 3235 },
4e7d34a6 3236
1ceb70f8 3237 /* PREFIX_0F11 */
30d1c836 3238 {
507bd325
L
3239 { "movups", { EXxS, XM }, PREFIX_OPCODE },
3240 { "movss", { EXdS, XM }, PREFIX_OPCODE },
3241 { "movupd", { EXxS, XM }, PREFIX_OPCODE },
3242 { "movsd", { EXqS, XM }, PREFIX_OPCODE },
4e7d34a6 3243 },
252b5132 3244
1ceb70f8 3245 /* PREFIX_0F12 */
c608c12e 3246 {
1ceb70f8 3247 { MOD_TABLE (MOD_0F12_PREFIX_0) },
507bd325 3248 { "movsldup", { XM, EXx }, PREFIX_OPCODE },
18897deb 3249 { MOD_TABLE (MOD_0F12_PREFIX_2) },
507bd325 3250 { "movddup", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3251 },
4e7d34a6 3252
1ceb70f8 3253 /* PREFIX_0F16 */
c608c12e 3254 {
1ceb70f8 3255 { MOD_TABLE (MOD_0F16_PREFIX_0) },
507bd325 3256 { "movshdup", { XM, EXx }, PREFIX_OPCODE },
18897deb 3257 { MOD_TABLE (MOD_0F16_PREFIX_2) },
c608c12e 3258 },
4e7d34a6 3259
7e8b059b
L
3260 /* PREFIX_0F1A */
3261 {
3262 { MOD_TABLE (MOD_0F1A_PREFIX_0) },
bf890a93
IT
3263 { "bndcl", { Gbnd, Ev_bnd }, 0 },
3264 { "bndmov", { Gbnd, Ebnd }, 0 },
3265 { "bndcu", { Gbnd, Ev_bnd }, 0 },
7e8b059b
L
3266 },
3267
3268 /* PREFIX_0F1B */
3269 {
3270 { MOD_TABLE (MOD_0F1B_PREFIX_0) },
3271 { MOD_TABLE (MOD_0F1B_PREFIX_1) },
9f79e886 3272 { "bndmov", { EbndS, Gbnd }, 0 },
bf890a93 3273 { "bndcn", { Gbnd, Ev_bnd }, 0 },
7e8b059b
L
3274 },
3275
c48935d7
IT
3276 /* PREFIX_0F1C */
3277 {
3278 { MOD_TABLE (MOD_0F1C_PREFIX_0) },
31941983
JB
3279 { "nopQ", { Ev }, PREFIX_IGNORED },
3280 { "nopQ", { Ev }, 0 },
3281 { "nopQ", { Ev }, PREFIX_IGNORED },
c48935d7
IT
3282 },
3283
603555e5
L
3284 /* PREFIX_0F1E */
3285 {
31941983 3286 { "nopQ", { Ev }, 0 },
603555e5 3287 { MOD_TABLE (MOD_0F1E_PREFIX_1) },
31941983
JB
3288 { "nopQ", { Ev }, 0 },
3289 { NULL, { XX }, PREFIX_IGNORED },
603555e5
L
3290 },
3291
1ceb70f8 3292 /* PREFIX_0F2A */
c608c12e 3293 {
507bd325 3294 { "cvtpi2ps", { XM, EMCq }, PREFIX_OPCODE },
b24d668c 3295 { "cvtsi2ss{%LQ|}", { XM, Edq }, PREFIX_OPCODE },
507bd325 3296 { "cvtpi2pd", { XM, EMCq }, PREFIX_OPCODE },
b24d668c 3297 { "cvtsi2sd{%LQ|}", { XM, Edq }, 0 },
c608c12e 3298 },
4e7d34a6 3299
1ceb70f8 3300 /* PREFIX_0F2B */
c608c12e 3301 {
75c135a8
L
3302 { MOD_TABLE (MOD_0F2B_PREFIX_0) },
3303 { MOD_TABLE (MOD_0F2B_PREFIX_1) },
3304 { MOD_TABLE (MOD_0F2B_PREFIX_2) },
3305 { MOD_TABLE (MOD_0F2B_PREFIX_3) },
c608c12e 3306 },
4e7d34a6 3307
1ceb70f8 3308 /* PREFIX_0F2C */
c608c12e 3309 {
507bd325 3310 { "cvttps2pi", { MXC, EXq }, PREFIX_OPCODE },
e1a1babd 3311 { "cvttss2si", { Gdq, EXd }, PREFIX_OPCODE },
507bd325 3312 { "cvttpd2pi", { MXC, EXx }, PREFIX_OPCODE },
e1a1babd 3313 { "cvttsd2si", { Gdq, EXq }, PREFIX_OPCODE },
c608c12e 3314 },
4e7d34a6 3315
1ceb70f8 3316 /* PREFIX_0F2D */
c608c12e 3317 {
507bd325 3318 { "cvtps2pi", { MXC, EXq }, PREFIX_OPCODE },
e1a1babd 3319 { "cvtss2si", { Gdq, EXd }, PREFIX_OPCODE },
507bd325 3320 { "cvtpd2pi", { MXC, EXx }, PREFIX_OPCODE },
e1a1babd 3321 { "cvtsd2si", { Gdq, EXq }, PREFIX_OPCODE },
c608c12e 3322 },
4e7d34a6 3323
1ceb70f8 3324 /* PREFIX_0F2E */
c608c12e 3325 {
bf890a93 3326 { "ucomiss",{ XM, EXd }, 0 },
592d1631 3327 { Bad_Opcode },
bf890a93 3328 { "ucomisd",{ XM, EXq }, 0 },
c608c12e 3329 },
4e7d34a6 3330
1ceb70f8 3331 /* PREFIX_0F2F */
c608c12e 3332 {
bf890a93 3333 { "comiss", { XM, EXd }, 0 },
592d1631 3334 { Bad_Opcode },
bf890a93 3335 { "comisd", { XM, EXq }, 0 },
c608c12e 3336 },
4e7d34a6 3337
1ceb70f8 3338 /* PREFIX_0F51 */
c608c12e 3339 {
507bd325
L
3340 { "sqrtps", { XM, EXx }, PREFIX_OPCODE },
3341 { "sqrtss", { XM, EXd }, PREFIX_OPCODE },
3342 { "sqrtpd", { XM, EXx }, PREFIX_OPCODE },
3343 { "sqrtsd", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3344 },
4e7d34a6 3345
1ceb70f8 3346 /* PREFIX_0F52 */
c608c12e 3347 {
507bd325
L
3348 { "rsqrtps",{ XM, EXx }, PREFIX_OPCODE },
3349 { "rsqrtss",{ XM, EXd }, PREFIX_OPCODE },
c608c12e 3350 },
4e7d34a6 3351
1ceb70f8 3352 /* PREFIX_0F53 */
c608c12e 3353 {
507bd325
L
3354 { "rcpps", { XM, EXx }, PREFIX_OPCODE },
3355 { "rcpss", { XM, EXd }, PREFIX_OPCODE },
c608c12e 3356 },
4e7d34a6 3357
1ceb70f8 3358 /* PREFIX_0F58 */
c608c12e 3359 {
507bd325
L
3360 { "addps", { XM, EXx }, PREFIX_OPCODE },
3361 { "addss", { XM, EXd }, PREFIX_OPCODE },
3362 { "addpd", { XM, EXx }, PREFIX_OPCODE },
3363 { "addsd", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3364 },
4e7d34a6 3365
1ceb70f8 3366 /* PREFIX_0F59 */
c608c12e 3367 {
507bd325
L
3368 { "mulps", { XM, EXx }, PREFIX_OPCODE },
3369 { "mulss", { XM, EXd }, PREFIX_OPCODE },
3370 { "mulpd", { XM, EXx }, PREFIX_OPCODE },
3371 { "mulsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3372 },
4e7d34a6 3373
1ceb70f8 3374 /* PREFIX_0F5A */
041bd2e0 3375 {
507bd325
L
3376 { "cvtps2pd", { XM, EXq }, PREFIX_OPCODE },
3377 { "cvtss2sd", { XM, EXd }, PREFIX_OPCODE },
3378 { "cvtpd2ps", { XM, EXx }, PREFIX_OPCODE },
3379 { "cvtsd2ss", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3380 },
4e7d34a6 3381
1ceb70f8 3382 /* PREFIX_0F5B */
041bd2e0 3383 {
507bd325
L
3384 { "cvtdq2ps", { XM, EXx }, PREFIX_OPCODE },
3385 { "cvttps2dq", { XM, EXx }, PREFIX_OPCODE },
3386 { "cvtps2dq", { XM, EXx }, PREFIX_OPCODE },
041bd2e0 3387 },
4e7d34a6 3388
1ceb70f8 3389 /* PREFIX_0F5C */
041bd2e0 3390 {
507bd325
L
3391 { "subps", { XM, EXx }, PREFIX_OPCODE },
3392 { "subss", { XM, EXd }, PREFIX_OPCODE },
3393 { "subpd", { XM, EXx }, PREFIX_OPCODE },
3394 { "subsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3395 },
4e7d34a6 3396
1ceb70f8 3397 /* PREFIX_0F5D */
041bd2e0 3398 {
507bd325
L
3399 { "minps", { XM, EXx }, PREFIX_OPCODE },
3400 { "minss", { XM, EXd }, PREFIX_OPCODE },
3401 { "minpd", { XM, EXx }, PREFIX_OPCODE },
3402 { "minsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3403 },
4e7d34a6 3404
1ceb70f8 3405 /* PREFIX_0F5E */
041bd2e0 3406 {
507bd325
L
3407 { "divps", { XM, EXx }, PREFIX_OPCODE },
3408 { "divss", { XM, EXd }, PREFIX_OPCODE },
3409 { "divpd", { XM, EXx }, PREFIX_OPCODE },
3410 { "divsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3411 },
4e7d34a6 3412
1ceb70f8 3413 /* PREFIX_0F5F */
041bd2e0 3414 {
507bd325
L
3415 { "maxps", { XM, EXx }, PREFIX_OPCODE },
3416 { "maxss", { XM, EXd }, PREFIX_OPCODE },
3417 { "maxpd", { XM, EXx }, PREFIX_OPCODE },
3418 { "maxsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3419 },
4e7d34a6 3420
1ceb70f8 3421 /* PREFIX_0F60 */
041bd2e0 3422 {
507bd325 3423 { "punpcklbw",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3424 { Bad_Opcode },
507bd325 3425 { "punpcklbw",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3426 },
4e7d34a6 3427
1ceb70f8 3428 /* PREFIX_0F61 */
041bd2e0 3429 {
507bd325 3430 { "punpcklwd",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3431 { Bad_Opcode },
507bd325 3432 { "punpcklwd",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3433 },
4e7d34a6 3434
1ceb70f8 3435 /* PREFIX_0F62 */
041bd2e0 3436 {
507bd325 3437 { "punpckldq",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3438 { Bad_Opcode },
507bd325 3439 { "punpckldq",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3440 },
4e7d34a6 3441
1ceb70f8 3442 /* PREFIX_0F6F */
ca164297 3443 {
507bd325
L
3444 { "movq", { MX, EM }, PREFIX_OPCODE },
3445 { "movdqu", { XM, EXx }, PREFIX_OPCODE },
3446 { "movdqa", { XM, EXx }, PREFIX_OPCODE },
ca164297 3447 },
4e7d34a6 3448
1ceb70f8 3449 /* PREFIX_0F70 */
4e7d34a6 3450 {
507bd325
L
3451 { "pshufw", { MX, EM, Ib }, PREFIX_OPCODE },
3452 { "pshufhw",{ XM, EXx, Ib }, PREFIX_OPCODE },
3453 { "pshufd", { XM, EXx, Ib }, PREFIX_OPCODE },
3454 { "pshuflw",{ XM, EXx, Ib }, PREFIX_OPCODE },
4e7d34a6
L
3455 },
3456
1ceb70f8 3457 /* PREFIX_0F78 */
4e7d34a6 3458 {
bf890a93 3459 {"vmread", { Em, Gm }, 0 },
592d1631 3460 { Bad_Opcode },
bf890a93
IT
3461 {"extrq", { XS, Ib, Ib }, 0 },
3462 {"insertq", { XM, XS, Ib, Ib }, 0 },
4e7d34a6
L
3463 },
3464
1ceb70f8 3465 /* PREFIX_0F79 */
4e7d34a6 3466 {
bf890a93 3467 {"vmwrite", { Gm, Em }, 0 },
592d1631 3468 { Bad_Opcode },
bf890a93
IT
3469 {"extrq", { XM, XS }, 0 },
3470 {"insertq", { XM, XS }, 0 },
4e7d34a6
L
3471 },
3472
1ceb70f8 3473 /* PREFIX_0F7C */
ca164297 3474 {
592d1631
L
3475 { Bad_Opcode },
3476 { Bad_Opcode },
507bd325
L
3477 { "haddpd", { XM, EXx }, PREFIX_OPCODE },
3478 { "haddps", { XM, EXx }, PREFIX_OPCODE },
ca164297 3479 },
4e7d34a6 3480
1ceb70f8 3481 /* PREFIX_0F7D */
ca164297 3482 {
592d1631
L
3483 { Bad_Opcode },
3484 { Bad_Opcode },
507bd325
L
3485 { "hsubpd", { XM, EXx }, PREFIX_OPCODE },
3486 { "hsubps", { XM, EXx }, PREFIX_OPCODE },
ca164297 3487 },
4e7d34a6 3488
1ceb70f8 3489 /* PREFIX_0F7E */
ca164297 3490 {
507bd325
L
3491 { "movK", { Edq, MX }, PREFIX_OPCODE },
3492 { "movq", { XM, EXq }, PREFIX_OPCODE },
3493 { "movK", { Edq, XM }, PREFIX_OPCODE },
ca164297 3494 },
4e7d34a6 3495
1ceb70f8 3496 /* PREFIX_0F7F */
ca164297 3497 {
507bd325
L
3498 { "movq", { EMS, MX }, PREFIX_OPCODE },
3499 { "movdqu", { EXxS, XM }, PREFIX_OPCODE },
3500 { "movdqa", { EXxS, XM }, PREFIX_OPCODE },
ca164297 3501 },
4e7d34a6 3502
f8687e93 3503 /* PREFIX_0FAE_REG_0_MOD_3 */
c7b8aa3a
L
3504 {
3505 { Bad_Opcode },
bf890a93 3506 { "rdfsbase", { Ev }, 0 },
c7b8aa3a
L
3507 },
3508
f8687e93 3509 /* PREFIX_0FAE_REG_1_MOD_3 */
c7b8aa3a
L
3510 {
3511 { Bad_Opcode },
bf890a93 3512 { "rdgsbase", { Ev }, 0 },
c7b8aa3a
L
3513 },
3514
f8687e93 3515 /* PREFIX_0FAE_REG_2_MOD_3 */
c7b8aa3a
L
3516 {
3517 { Bad_Opcode },
bf890a93 3518 { "wrfsbase", { Ev }, 0 },
c7b8aa3a
L
3519 },
3520
f8687e93 3521 /* PREFIX_0FAE_REG_3_MOD_3 */
c7b8aa3a
L
3522 {
3523 { Bad_Opcode },
bf890a93 3524 { "wrgsbase", { Ev }, 0 },
c7b8aa3a
L
3525 },
3526
f8687e93 3527 /* PREFIX_0FAE_REG_4_MOD_0 */
6b40c462
L
3528 {
3529 { "xsave", { FXSAVE }, 0 },
b24d668c 3530 { "ptwrite{%LQ|}", { Edq }, 0 },
6b40c462
L
3531 },
3532
f8687e93 3533 /* PREFIX_0FAE_REG_4_MOD_3 */
6b40c462
L
3534 {
3535 { Bad_Opcode },
b24d668c 3536 { "ptwrite{%LQ|}", { Edq }, 0 },
6b40c462
L
3537 },
3538
f8687e93 3539 /* PREFIX_0FAE_REG_5_MOD_3 */
2234eee6
L
3540 {
3541 { "lfence", { Skip_MODRM }, 0 },
464d2b65 3542 { "incsspK", { Edq }, PREFIX_OPCODE },
603555e5
L
3543 },
3544
f8687e93 3545 /* PREFIX_0FAE_REG_6_MOD_0 */
c5e7287a 3546 {
603555e5
L
3547 { "xsaveopt", { FXSAVE }, PREFIX_OPCODE },
3548 { "clrssbsy", { Mq }, PREFIX_OPCODE },
3549 { "clwb", { Mb }, PREFIX_OPCODE },
c5e7287a
IT
3550 },
3551
f8687e93 3552 /* PREFIX_0FAE_REG_6_MOD_3 */
de89d0a3 3553 {
f8687e93 3554 { RM_TABLE (RM_0FAE_REG_6_MOD_3_P_0) },
de89d0a3 3555 { "umonitor", { Eva }, PREFIX_OPCODE },
ae1d3843
L
3556 { "tpause", { Edq }, PREFIX_OPCODE },
3557 { "umwait", { Edq }, PREFIX_OPCODE },
de89d0a3
IT
3558 },
3559
f8687e93 3560 /* PREFIX_0FAE_REG_7_MOD_0 */
963f3586 3561 {
bf890a93 3562 { "clflush", { Mb }, 0 },
963f3586 3563 { Bad_Opcode },
bf890a93 3564 { "clflushopt", { Mb }, 0 },
963f3586
IT
3565 },
3566
1ceb70f8 3567 /* PREFIX_0FB8 */
ca164297 3568 {
592d1631 3569 { Bad_Opcode },
bf890a93 3570 { "popcntS", { Gv, Ev }, 0 },
ca164297 3571 },
4e7d34a6 3572
f12dc422
L
3573 /* PREFIX_0FBC */
3574 {
bf890a93
IT
3575 { "bsfS", { Gv, Ev }, 0 },
3576 { "tzcntS", { Gv, Ev }, 0 },
3577 { "bsfS", { Gv, Ev }, 0 },
f12dc422
L
3578 },
3579
1ceb70f8 3580 /* PREFIX_0FBD */
050dfa73 3581 {
bf890a93
IT
3582 { "bsrS", { Gv, Ev }, 0 },
3583 { "lzcntS", { Gv, Ev }, 0 },
3584 { "bsrS", { Gv, Ev }, 0 },
050dfa73
MM
3585 },
3586
1ceb70f8 3587 /* PREFIX_0FC2 */
050dfa73 3588 {
507bd325
L
3589 { "cmpps", { XM, EXx, CMP }, PREFIX_OPCODE },
3590 { "cmpss", { XM, EXd, CMP }, PREFIX_OPCODE },
3591 { "cmppd", { XM, EXx, CMP }, PREFIX_OPCODE },
3592 { "cmpsd", { XM, EXq, CMP }, PREFIX_OPCODE },
050dfa73 3593 },
246c51aa 3594
f8687e93 3595 /* PREFIX_0FC7_REG_6_MOD_0 */
92fddf8e 3596 {
bf890a93
IT
3597 { "vmptrld",{ Mq }, 0 },
3598 { "vmxon", { Mq }, 0 },
3599 { "vmclear",{ Mq }, 0 },
92fddf8e
L
3600 },
3601
f8687e93 3602 /* PREFIX_0FC7_REG_6_MOD_3 */
f24bcbaa
L
3603 {
3604 { "rdrand", { Ev }, 0 },
f64c42a9 3605 { X86_64_TABLE (X86_64_0FC7_REG_6_MOD_3_PREFIX_1) },
f24bcbaa
L
3606 { "rdrand", { Ev }, 0 }
3607 },
3608
f8687e93 3609 /* PREFIX_0FC7_REG_7_MOD_3 */
f24bcbaa
L
3610 {
3611 { "rdseed", { Ev }, 0 },
8bc52696 3612 { "rdpid", { Em }, 0 },
f24bcbaa
L
3613 { "rdseed", { Ev }, 0 },
3614 },
3615
1ceb70f8 3616 /* PREFIX_0FD0 */
050dfa73 3617 {
592d1631
L
3618 { Bad_Opcode },
3619 { Bad_Opcode },
bf890a93
IT
3620 { "addsubpd", { XM, EXx }, 0 },
3621 { "addsubps", { XM, EXx }, 0 },
246c51aa 3622 },
050dfa73 3623
1ceb70f8 3624 /* PREFIX_0FD6 */
050dfa73 3625 {
592d1631 3626 { Bad_Opcode },
bf890a93
IT
3627 { "movq2dq",{ XM, MS }, 0 },
3628 { "movq", { EXqS, XM }, 0 },
3629 { "movdq2q",{ MX, XS }, 0 },
050dfa73
MM
3630 },
3631
1ceb70f8 3632 /* PREFIX_0FE6 */
7918206c 3633 {
592d1631 3634 { Bad_Opcode },
507bd325
L
3635 { "cvtdq2pd", { XM, EXq }, PREFIX_OPCODE },
3636 { "cvttpd2dq", { XM, EXx }, PREFIX_OPCODE },
3637 { "cvtpd2dq", { XM, EXx }, PREFIX_OPCODE },
7918206c 3638 },
8b38ad71 3639
1ceb70f8 3640 /* PREFIX_0FE7 */
8b38ad71 3641 {
507bd325 3642 { "movntq", { Mq, MX }, PREFIX_OPCODE },
592d1631 3643 { Bad_Opcode },
75c135a8 3644 { MOD_TABLE (MOD_0FE7_PREFIX_2) },
4e7d34a6
L
3645 },
3646
1ceb70f8 3647 /* PREFIX_0FF0 */
4e7d34a6 3648 {
592d1631
L
3649 { Bad_Opcode },
3650 { Bad_Opcode },
3651 { Bad_Opcode },
1ceb70f8 3652 { MOD_TABLE (MOD_0FF0_PREFIX_3) },
4e7d34a6
L
3653 },
3654
1ceb70f8 3655 /* PREFIX_0FF7 */
4e7d34a6 3656 {
507bd325 3657 { "maskmovq", { MX, MS }, PREFIX_OPCODE },
592d1631 3658 { Bad_Opcode },
507bd325 3659 { "maskmovdqu", { XM, XS }, PREFIX_OPCODE },
8b38ad71 3660 },
42903f7f 3661
c4694f17
TG
3662 /* PREFIX_0F38D8 */
3663 {
3664 { Bad_Opcode },
3665 { REG_TABLE (REG_0F38D8_PREFIX_1) },
3666 },
3667
3668 /* PREFIX_0F38DC */
3669 {
3670 { Bad_Opcode },
3671 { MOD_TABLE (MOD_0F38DC_PREFIX_1) },
3672 { "aesenc", { XM, EXx }, 0 },
3673 },
3674
3675 /* PREFIX_0F38DD */
3676 {
3677 { Bad_Opcode },
3678 { MOD_TABLE (MOD_0F38DD_PREFIX_1) },
3679 { "aesenclast", { XM, EXx }, 0 },
3680 },
3681
3682 /* PREFIX_0F38DE */
3683 {
3684 { Bad_Opcode },
3685 { MOD_TABLE (MOD_0F38DE_PREFIX_1) },
3686 { "aesdec", { XM, EXx }, 0 },
3687 },
3688
3689 /* PREFIX_0F38DF */
3690 {
3691 { Bad_Opcode },
3692 { MOD_TABLE (MOD_0F38DF_PREFIX_1) },
3693 { "aesdeclast", { XM, EXx }, 0 },
3694 },
3695
1ceb70f8 3696 /* PREFIX_0F38F0 */
4e7d34a6 3697 {
9ab00b61 3698 { "movbeS", { Gv, Mv }, PREFIX_OPCODE },
592d1631 3699 { Bad_Opcode },
9ab00b61 3700 { "movbeS", { Gv, Mv }, PREFIX_OPCODE },
2875b28a 3701 { "crc32A", { Gdq, Eb }, PREFIX_OPCODE },
4e7d34a6
L
3702 },
3703
1ceb70f8 3704 /* PREFIX_0F38F1 */
4e7d34a6 3705 {
9ab00b61 3706 { "movbeS", { Mv, Gv }, PREFIX_OPCODE },
592d1631 3707 { Bad_Opcode },
9ab00b61 3708 { "movbeS", { Mv, Gv }, PREFIX_OPCODE },
2875b28a 3709 { "crc32Q", { Gdq, Ev }, PREFIX_OPCODE },
4e7d34a6
L
3710 },
3711
603555e5
L
3712 /* PREFIX_0F38F6 */
3713 {
3714 { MOD_TABLE (MOD_0F38F6_PREFIX_0) },
507bd325
L
3715 { "adoxS", { Gdq, Edq}, PREFIX_OPCODE },
3716 { "adcxS", { Gdq, Edq}, PREFIX_OPCODE },
e2e1fcde
L
3717 { Bad_Opcode },
3718 },
3719
c0a30a9f
L
3720 /* PREFIX_0F38F8 */
3721 {
3722 { Bad_Opcode },
5d79adc4 3723 { MOD_TABLE (MOD_0F38F8_PREFIX_1) },
c0a30a9f 3724 { MOD_TABLE (MOD_0F38F8_PREFIX_2) },
5d79adc4 3725 { MOD_TABLE (MOD_0F38F8_PREFIX_3) },
c0a30a9f 3726 },
c4694f17
TG
3727 /* PREFIX_0F38FA */
3728 {
3729 { Bad_Opcode },
3730 { MOD_TABLE (MOD_0F38FA_PREFIX_1) },
3731 },
3732
3733 /* PREFIX_0F38FB */
3734 {
3735 { Bad_Opcode },
3736 { MOD_TABLE (MOD_0F38FB_PREFIX_1) },
3737 },
c0a30a9f 3738
c1fa250a
LC
3739 /* PREFIX_0F3A0F */
3740 {
3741 { Bad_Opcode },
3742 { MOD_TABLE (MOD_0F3A0F_PREFIX_1)},
3743 },
3744
7531c613 3745 /* PREFIX_VEX_0F10 */
42903f7f 3746 {
7531c613
JB
3747 { "vmovups", { XM, EXx }, 0 },
3748 { "vmovss", { XMScalar, VexScalarR, EXxmm_md }, 0 },
3749 { "vmovupd", { XM, EXx }, 0 },
3750 { "vmovsd", { XMScalar, VexScalarR, EXxmm_mq }, 0 },
42903f7f
L
3751 },
3752
7531c613 3753 /* PREFIX_VEX_0F11 */
42903f7f 3754 {
7531c613
JB
3755 { "vmovups", { EXxS, XM }, 0 },
3756 { "vmovss", { EXdS, VexScalarR, XMScalar }, 0 },
3757 { "vmovupd", { EXxS, XM }, 0 },
3758 { "vmovsd", { EXqS, VexScalarR, XMScalar }, 0 },
42903f7f
L
3759 },
3760
7531c613 3761 /* PREFIX_VEX_0F12 */
42903f7f 3762 {
7531c613
JB
3763 { MOD_TABLE (MOD_VEX_0F12_PREFIX_0) },
3764 { "vmovsldup", { XM, EXx }, 0 },
3765 { MOD_TABLE (MOD_VEX_0F12_PREFIX_2) },
3766 { "vmovddup", { XM, EXymmq }, 0 },
42903f7f
L
3767 },
3768
7531c613 3769 /* PREFIX_VEX_0F16 */
42903f7f 3770 {
7531c613
JB
3771 { MOD_TABLE (MOD_VEX_0F16_PREFIX_0) },
3772 { "vmovshdup", { XM, EXx }, 0 },
3773 { MOD_TABLE (MOD_VEX_0F16_PREFIX_2) },
5f754f58 3774 },
7c52e0e8 3775
592a252b 3776 /* PREFIX_VEX_0F2A */
5f754f58 3777 {
592d1631 3778 { Bad_Opcode },
b24d668c 3779 { "vcvtsi2ss{%LQ|}", { XMScalar, VexScalar, Edq }, 0 },
592d1631 3780 { Bad_Opcode },
b24d668c 3781 { "vcvtsi2sd{%LQ|}", { XMScalar, VexScalar, Edq }, 0 },
5f754f58 3782 },
7c52e0e8 3783
592a252b 3784 /* PREFIX_VEX_0F2C */
5f754f58 3785 {
592d1631 3786 { Bad_Opcode },
17d3c7ec 3787 { "vcvttss2si", { Gdq, EXxmm_md, EXxEVexS }, 0 },
592d1631 3788 { Bad_Opcode },
17d3c7ec 3789 { "vcvttsd2si", { Gdq, EXxmm_mq, EXxEVexS }, 0 },
5f754f58 3790 },
7c52e0e8 3791
592a252b 3792 /* PREFIX_VEX_0F2D */
7c52e0e8 3793 {
592d1631 3794 { Bad_Opcode },
17d3c7ec 3795 { "vcvtss2si", { Gdq, EXxmm_md, EXxEVexR }, 0 },
592d1631 3796 { Bad_Opcode },
17d3c7ec 3797 { "vcvtsd2si", { Gdq, EXxmm_mq, EXxEVexR }, 0 },
7c52e0e8
L
3798 },
3799
592a252b 3800 /* PREFIX_VEX_0F2E */
7c52e0e8 3801 {
17d3c7ec 3802 { "vucomisX", { XMScalar, EXxmm_md, EXxEVexS }, PREFIX_OPCODE },
592d1631 3803 { Bad_Opcode },
17d3c7ec 3804 { "vucomisX", { XMScalar, EXxmm_mq, EXxEVexS }, PREFIX_OPCODE },
7c52e0e8
L
3805 },
3806
592a252b 3807 /* PREFIX_VEX_0F2F */
7c52e0e8 3808 {
17d3c7ec 3809 { "vcomisX", { XMScalar, EXxmm_md, EXxEVexS }, PREFIX_OPCODE },
592d1631 3810 { Bad_Opcode },
17d3c7ec 3811 { "vcomisX", { XMScalar, EXxmm_mq, EXxEVexS }, PREFIX_OPCODE },
7c52e0e8
L
3812 },
3813
43234a1e
L
3814 /* PREFIX_VEX_0F41 */
3815 {
3816 { VEX_LEN_TABLE (VEX_LEN_0F41_P_0) },
1ba585e8
IT
3817 { Bad_Opcode },
3818 { VEX_LEN_TABLE (VEX_LEN_0F41_P_2) },
43234a1e
L
3819 },
3820
3821 /* PREFIX_VEX_0F42 */
3822 {
3823 { VEX_LEN_TABLE (VEX_LEN_0F42_P_0) },
1ba585e8
IT
3824 { Bad_Opcode },
3825 { VEX_LEN_TABLE (VEX_LEN_0F42_P_2) },
43234a1e
L
3826 },
3827
7531c613 3828 /* PREFIX_VEX_0F44 */
c0f3af97 3829 {
7531c613 3830 { VEX_LEN_TABLE (VEX_LEN_0F44_P_0) },
592d1631 3831 { Bad_Opcode },
7531c613 3832 { VEX_LEN_TABLE (VEX_LEN_0F44_P_2) },
c0f3af97
L
3833 },
3834
7531c613 3835 /* PREFIX_VEX_0F45 */
0bfee649 3836 {
7531c613 3837 { VEX_LEN_TABLE (VEX_LEN_0F45_P_0) },
592d1631 3838 { Bad_Opcode },
7531c613 3839 { VEX_LEN_TABLE (VEX_LEN_0F45_P_2) },
0bfee649
L
3840 },
3841
7531c613 3842 /* PREFIX_VEX_0F46 */
43234a1e 3843 {
7531c613 3844 { VEX_LEN_TABLE (VEX_LEN_0F46_P_0) },
43234a1e 3845 { Bad_Opcode },
7531c613 3846 { VEX_LEN_TABLE (VEX_LEN_0F46_P_2) },
43234a1e
L
3847 },
3848
7531c613 3849 /* PREFIX_VEX_0F47 */
1ba585e8 3850 {
7531c613 3851 { VEX_LEN_TABLE (VEX_LEN_0F47_P_0) },
1ba585e8 3852 { Bad_Opcode },
7531c613 3853 { VEX_LEN_TABLE (VEX_LEN_0F47_P_2) },
1ba585e8
IT
3854 },
3855
7531c613 3856 /* PREFIX_VEX_0F4A */
43234a1e 3857 {
7531c613 3858 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_0) },
43234a1e 3859 { Bad_Opcode },
7531c613 3860 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_2) },
43234a1e
L
3861 },
3862
7531c613 3863 /* PREFIX_VEX_0F4B */
1ba585e8 3864 {
7531c613 3865 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_0) },
1ba585e8 3866 { Bad_Opcode },
7531c613 3867 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_2) },
1ba585e8
IT
3868 },
3869
7531c613 3870 /* PREFIX_VEX_0F51 */
6c30d220 3871 {
7531c613
JB
3872 { "vsqrtps", { XM, EXx }, 0 },
3873 { "vsqrtss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3874 { "vsqrtpd", { XM, EXx }, 0 },
3875 { "vsqrtsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
6c30d220
L
3876 },
3877
7531c613 3878 /* PREFIX_VEX_0F52 */
6c30d220 3879 {
7531c613
JB
3880 { "vrsqrtps", { XM, EXx }, 0 },
3881 { "vrsqrtss", { XMScalar, VexScalar, EXxmm_md }, 0 },
6c30d220
L
3882 },
3883
7531c613 3884 /* PREFIX_VEX_0F53 */
c0f3af97 3885 {
7531c613
JB
3886 { "vrcpps", { XM, EXx }, 0 },
3887 { "vrcpss", { XMScalar, VexScalar, EXxmm_md }, 0 },
c0f3af97
L
3888 },
3889
7531c613 3890 /* PREFIX_VEX_0F58 */
c0f3af97 3891 {
7531c613
JB
3892 { "vaddps", { XM, Vex, EXx }, 0 },
3893 { "vaddss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3894 { "vaddpd", { XM, Vex, EXx }, 0 },
3895 { "vaddsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
c0f3af97
L
3896 },
3897
7531c613 3898 /* PREFIX_VEX_0F59 */
c0f3af97 3899 {
7531c613
JB
3900 { "vmulps", { XM, Vex, EXx }, 0 },
3901 { "vmulss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3902 { "vmulpd", { XM, Vex, EXx }, 0 },
3903 { "vmulsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
c0f3af97
L
3904 },
3905
7531c613 3906 /* PREFIX_VEX_0F5A */
ce2f5b3c 3907 {
7531c613
JB
3908 { "vcvtps2pd", { XM, EXxmmq }, 0 },
3909 { "vcvtss2sd", { XMScalar, VexScalar, EXxmm_md }, 0 },
3910 { "vcvtpd2ps%XY",{ XMM, EXx }, 0 },
3911 { "vcvtsd2ss", { XMScalar, VexScalar, EXxmm_mq }, 0 },
ce2f5b3c
L
3912 },
3913
7531c613 3914 /* PREFIX_VEX_0F5B */
6c30d220 3915 {
7531c613
JB
3916 { "vcvtdq2ps", { XM, EXx }, 0 },
3917 { "vcvttps2dq", { XM, EXx }, 0 },
3918 { "vcvtps2dq", { XM, EXx }, 0 },
6c30d220
L
3919 },
3920
7531c613 3921 /* PREFIX_VEX_0F5C */
a683cc34 3922 {
7531c613
JB
3923 { "vsubps", { XM, Vex, EXx }, 0 },
3924 { "vsubss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3925 { "vsubpd", { XM, Vex, EXx }, 0 },
3926 { "vsubsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
a683cc34
SP
3927 },
3928
7531c613 3929 /* PREFIX_VEX_0F5D */
a683cc34 3930 {
7531c613
JB
3931 { "vminps", { XM, Vex, EXx }, 0 },
3932 { "vminss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3933 { "vminpd", { XM, Vex, EXx }, 0 },
3934 { "vminsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
a683cc34
SP
3935 },
3936
7531c613 3937 /* PREFIX_VEX_0F5E */
c0f3af97 3938 {
7531c613
JB
3939 { "vdivps", { XM, Vex, EXx }, 0 },
3940 { "vdivss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3941 { "vdivpd", { XM, Vex, EXx }, 0 },
3942 { "vdivsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
c0f3af97
L
3943 },
3944
7531c613 3945 /* PREFIX_VEX_0F5F */
c0f3af97 3946 {
7531c613
JB
3947 { "vmaxps", { XM, Vex, EXx }, 0 },
3948 { "vmaxss", { XMScalar, VexScalar, EXxmm_md }, 0 },
3949 { "vmaxpd", { XM, Vex, EXx }, 0 },
3950 { "vmaxsd", { XMScalar, VexScalar, EXxmm_mq }, 0 },
c0f3af97
L
3951 },
3952
7531c613 3953 /* PREFIX_VEX_0F6F */
c0f3af97 3954 {
592d1631 3955 { Bad_Opcode },
7531c613
JB
3956 { "vmovdqu", { XM, EXx }, 0 },
3957 { "vmovdqa", { XM, EXx }, 0 },
c0f3af97
L
3958 },
3959
7531c613 3960 /* PREFIX_VEX_0F70 */
922d8de8 3961 {
592d1631 3962 { Bad_Opcode },
7531c613
JB
3963 { "vpshufhw", { XM, EXx, Ib }, 0 },
3964 { "vpshufd", { XM, EXx, Ib }, 0 },
3965 { "vpshuflw", { XM, EXx, Ib }, 0 },
922d8de8
DR
3966 },
3967
7531c613 3968 /* PREFIX_VEX_0F7C */
922d8de8 3969 {
592d1631
L
3970 { Bad_Opcode },
3971 { Bad_Opcode },
7531c613
JB
3972 { "vhaddpd", { XM, Vex, EXx }, 0 },
3973 { "vhaddps", { XM, Vex, EXx }, 0 },
922d8de8
DR
3974 },
3975
7531c613 3976 /* PREFIX_VEX_0F7D */
922d8de8 3977 {
592d1631
L
3978 { Bad_Opcode },
3979 { Bad_Opcode },
7531c613
JB
3980 { "vhsubpd", { XM, Vex, EXx }, 0 },
3981 { "vhsubps", { XM, Vex, EXx }, 0 },
922d8de8
DR
3982 },
3983
7531c613 3984 /* PREFIX_VEX_0F7E */
c0f3af97 3985 {
592d1631 3986 { Bad_Opcode },
7531c613
JB
3987 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_1) },
3988 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_2) },
c0f3af97
L
3989 },
3990
7531c613 3991 /* PREFIX_VEX_0F7F */
c0f3af97 3992 {
592d1631 3993 { Bad_Opcode },
7531c613
JB
3994 { "vmovdqu", { EXxS, XM }, 0 },
3995 { "vmovdqa", { EXxS, XM }, 0 },
c0f3af97
L
3996 },
3997
7531c613 3998 /* PREFIX_VEX_0F90 */
c0f3af97 3999 {
7531c613 4000 { VEX_LEN_TABLE (VEX_LEN_0F90_P_0) },
592d1631 4001 { Bad_Opcode },
7531c613 4002 { VEX_LEN_TABLE (VEX_LEN_0F90_P_2) },
c0f3af97
L
4003 },
4004
7531c613 4005 /* PREFIX_VEX_0F91 */
c0f3af97 4006 {
7531c613 4007 { VEX_LEN_TABLE (VEX_LEN_0F91_P_0) },
592d1631 4008 { Bad_Opcode },
7531c613 4009 { VEX_LEN_TABLE (VEX_LEN_0F91_P_2) },
c0f3af97 4010 },
a5ff0eb2 4011
7531c613 4012 /* PREFIX_VEX_0F92 */
922d8de8 4013 {
7531c613 4014 { VEX_LEN_TABLE (VEX_LEN_0F92_P_0) },
592d1631 4015 { Bad_Opcode },
7531c613
JB
4016 { VEX_LEN_TABLE (VEX_LEN_0F92_P_2) },
4017 { VEX_LEN_TABLE (VEX_LEN_0F92_P_3) },
922d8de8
DR
4018 },
4019
7531c613 4020 /* PREFIX_VEX_0F93 */
922d8de8 4021 {
7531c613 4022 { VEX_LEN_TABLE (VEX_LEN_0F93_P_0) },
592d1631 4023 { Bad_Opcode },
7531c613
JB
4024 { VEX_LEN_TABLE (VEX_LEN_0F93_P_2) },
4025 { VEX_LEN_TABLE (VEX_LEN_0F93_P_3) },
922d8de8
DR
4026 },
4027
7531c613 4028 /* PREFIX_VEX_0F98 */
922d8de8 4029 {
7531c613 4030 { VEX_LEN_TABLE (VEX_LEN_0F98_P_0) },
592d1631 4031 { Bad_Opcode },
7531c613 4032 { VEX_LEN_TABLE (VEX_LEN_0F98_P_2) },
922d8de8
DR
4033 },
4034
7531c613 4035 /* PREFIX_VEX_0F99 */
922d8de8 4036 {
7531c613 4037 { VEX_LEN_TABLE (VEX_LEN_0F99_P_0) },
592d1631 4038 { Bad_Opcode },
7531c613 4039 { VEX_LEN_TABLE (VEX_LEN_0F99_P_2) },
922d8de8
DR
4040 },
4041
7531c613 4042 /* PREFIX_VEX_0FC2 */
922d8de8 4043 {
7531c613
JB
4044 { "vcmpps", { XM, Vex, EXx, CMP }, 0 },
4045 { "vcmpss", { XMScalar, VexScalar, EXxmm_md, CMP }, 0 },
4046 { "vcmppd", { XM, Vex, EXx, CMP }, 0 },
4047 { "vcmpsd", { XMScalar, VexScalar, EXxmm_mq, CMP }, 0 },
922d8de8
DR
4048 },
4049
7531c613 4050 /* PREFIX_VEX_0FD0 */
922d8de8 4051 {
592d1631
L
4052 { Bad_Opcode },
4053 { Bad_Opcode },
7531c613
JB
4054 { "vaddsubpd", { XM, Vex, EXx }, 0 },
4055 { "vaddsubps", { XM, Vex, EXx }, 0 },
922d8de8
DR
4056 },
4057
7531c613 4058 /* PREFIX_VEX_0FE6 */
922d8de8 4059 {
592d1631 4060 { Bad_Opcode },
7531c613
JB
4061 { "vcvtdq2pd", { XM, EXxmmq }, 0 },
4062 { "vcvttpd2dq%XY", { XMM, EXx }, 0 },
4063 { "vcvtpd2dq%XY", { XMM, EXx }, 0 },
922d8de8
DR
4064 },
4065
7531c613 4066 /* PREFIX_VEX_0FF0 */
922d8de8 4067 {
592d1631
L
4068 { Bad_Opcode },
4069 { Bad_Opcode },
7531c613
JB
4070 { Bad_Opcode },
4071 { MOD_TABLE (MOD_VEX_0FF0_PREFIX_3) },
922d8de8
DR
4072 },
4073
7531c613 4074 /* PREFIX_VEX_0F3849_X86_64 */
922d8de8 4075 {
7531c613 4076 { VEX_W_TABLE (VEX_W_0F3849_X86_64_P_0) },
592d1631 4077 { Bad_Opcode },
7531c613
JB
4078 { VEX_W_TABLE (VEX_W_0F3849_X86_64_P_2) },
4079 { VEX_W_TABLE (VEX_W_0F3849_X86_64_P_3) },
922d8de8
DR
4080 },
4081
7531c613 4082 /* PREFIX_VEX_0F384B_X86_64 */
922d8de8 4083 {
592d1631 4084 { Bad_Opcode },
7531c613
JB
4085 { VEX_W_TABLE (VEX_W_0F384B_X86_64_P_1) },
4086 { VEX_W_TABLE (VEX_W_0F384B_X86_64_P_2) },
4087 { VEX_W_TABLE (VEX_W_0F384B_X86_64_P_3) },
922d8de8
DR
4088 },
4089
7531c613 4090 /* PREFIX_VEX_0F385C_X86_64 */
922d8de8 4091 {
592d1631 4092 { Bad_Opcode },
7531c613 4093 { VEX_W_TABLE (VEX_W_0F385C_X86_64_P_1) },
592d1631 4094 { Bad_Opcode },
922d8de8
DR
4095 },
4096
7531c613 4097 /* PREFIX_VEX_0F385E_X86_64 */
922d8de8 4098 {
7531c613
JB
4099 { VEX_W_TABLE (VEX_W_0F385E_X86_64_P_0) },
4100 { VEX_W_TABLE (VEX_W_0F385E_X86_64_P_1) },
4101 { VEX_W_TABLE (VEX_W_0F385E_X86_64_P_2) },
4102 { VEX_W_TABLE (VEX_W_0F385E_X86_64_P_3) },
922d8de8
DR
4103 },
4104
7531c613 4105 /* PREFIX_VEX_0F38F5 */
48521003 4106 {
7531c613
JB
4107 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_0) },
4108 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_1) },
48521003 4109 { Bad_Opcode },
7531c613 4110 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_3) },
48521003
IT
4111 },
4112
7531c613 4113 /* PREFIX_VEX_0F38F6 */
48521003
IT
4114 {
4115 { Bad_Opcode },
4116 { Bad_Opcode },
7531c613
JB
4117 { Bad_Opcode },
4118 { VEX_LEN_TABLE (VEX_LEN_0F38F6_P_3) },
48521003
IT
4119 },
4120
7531c613 4121 /* PREFIX_VEX_0F38F7 */
a5ff0eb2 4122 {
7531c613
JB
4123 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_0) },
4124 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_1) },
4125 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_2) },
4126 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_3) },
a5ff0eb2 4127 },
6c30d220
L
4128
4129 /* PREFIX_VEX_0F3AF0 */
4130 {
4131 { Bad_Opcode },
4132 { Bad_Opcode },
4133 { Bad_Opcode },
4134 { VEX_LEN_TABLE (VEX_LEN_0F3AF0_P_3) },
4135 },
43234a1e 4136
ad692897 4137#include "i386-dis-evex-prefix.h"
c0f3af97
L
4138};
4139
4140static const struct dis386 x86_64_table[][2] = {
4141 /* X86_64_06 */
4142 {
bf890a93 4143 { "pushP", { es }, 0 },
c0f3af97
L
4144 },
4145
4146 /* X86_64_07 */
4147 {
bf890a93 4148 { "popP", { es }, 0 },
c0f3af97
L
4149 },
4150
1673df32 4151 /* X86_64_0E */
c0f3af97 4152 {
bf890a93 4153 { "pushP", { cs }, 0 },
c0f3af97
L
4154 },
4155
4156 /* X86_64_16 */
4157 {
bf890a93 4158 { "pushP", { ss }, 0 },
c0f3af97
L
4159 },
4160
4161 /* X86_64_17 */
4162 {
bf890a93 4163 { "popP", { ss }, 0 },
c0f3af97
L
4164 },
4165
4166 /* X86_64_1E */
4167 {
bf890a93 4168 { "pushP", { ds }, 0 },
c0f3af97
L
4169 },
4170
4171 /* X86_64_1F */
4172 {
bf890a93 4173 { "popP", { ds }, 0 },
c0f3af97
L
4174 },
4175
4176 /* X86_64_27 */
4177 {
bf890a93 4178 { "daa", { XX }, 0 },
c0f3af97
L
4179 },
4180
4181 /* X86_64_2F */
4182 {
bf890a93 4183 { "das", { XX }, 0 },
c0f3af97
L
4184 },
4185
4186 /* X86_64_37 */
4187 {
bf890a93 4188 { "aaa", { XX }, 0 },
c0f3af97
L
4189 },
4190
4191 /* X86_64_3F */
4192 {
bf890a93 4193 { "aas", { XX }, 0 },
c0f3af97
L
4194 },
4195
4196 /* X86_64_60 */
4197 {
bf890a93 4198 { "pushaP", { XX }, 0 },
c0f3af97
L
4199 },
4200
4201 /* X86_64_61 */
4202 {
bf890a93 4203 { "popaP", { XX }, 0 },
c0f3af97
L
4204 },
4205
4206 /* X86_64_62 */
4207 {
4208 { MOD_TABLE (MOD_62_32BIT) },
43234a1e 4209 { EVEX_TABLE (EVEX_0F) },
c0f3af97
L
4210 },
4211
4212 /* X86_64_63 */
4213 {
bf890a93 4214 { "arpl", { Ew, Gw }, 0 },
bc31405e 4215 { "movs", { { OP_G, movsxd_mode }, { MOVSXD_Fixup, movsxd_mode } }, 0 },
c0f3af97
L
4216 },
4217
4218 /* X86_64_6D */
4219 {
bf890a93
IT
4220 { "ins{R|}", { Yzr, indirDX }, 0 },
4221 { "ins{G|}", { Yzr, indirDX }, 0 },
c0f3af97
L
4222 },
4223
4224 /* X86_64_6F */
4225 {
bf890a93
IT
4226 { "outs{R|}", { indirDXr, Xz }, 0 },
4227 { "outs{G|}", { indirDXr, Xz }, 0 },
c0f3af97
L
4228 },
4229
d039fef3 4230 /* X86_64_82 */
8b89fe14 4231 {
de194d85 4232 /* Opcode 0x82 is an alias of opcode 0x80 in 32-bit mode. */
d039fef3 4233 { REG_TABLE (REG_80) },
8b89fe14
L
4234 },
4235
c0f3af97
L
4236 /* X86_64_9A */
4237 {
36938cab 4238 { "{l|}call{P|}", { Ap }, 0 },
c0f3af97
L
4239 },
4240
aeab2b26
JB
4241 /* X86_64_C2 */
4242 {
4243 { "retP", { Iw, BND }, 0 },
4244 { "ret@", { Iw, BND }, 0 },
4245 },
4246
4247 /* X86_64_C3 */
4248 {
4249 { "retP", { BND }, 0 },
4250 { "ret@", { BND }, 0 },
4251 },
4252
c0f3af97
L
4253 /* X86_64_C4 */
4254 {
4255 { MOD_TABLE (MOD_C4_32BIT) },
4256 { VEX_C4_TABLE (VEX_0F) },
4257 },
4258
4259 /* X86_64_C5 */
4260 {
4261 { MOD_TABLE (MOD_C5_32BIT) },
4262 { VEX_C5_TABLE (VEX_0F) },
4263 },
4264
4265 /* X86_64_CE */
4266 {
bf890a93 4267 { "into", { XX }, 0 },
c0f3af97
L
4268 },
4269
4270 /* X86_64_D4 */
4271 {
bf890a93 4272 { "aam", { Ib }, 0 },
c0f3af97
L
4273 },
4274
4275 /* X86_64_D5 */
4276 {
bf890a93 4277 { "aad", { Ib }, 0 },
c0f3af97
L
4278 },
4279
a72d2af2
L
4280 /* X86_64_E8 */
4281 {
4282 { "callP", { Jv, BND }, 0 },
5db04b09 4283 { "call@", { Jv, BND }, 0 }
a72d2af2
L
4284 },
4285
4286 /* X86_64_E9 */
4287 {
4288 { "jmpP", { Jv, BND }, 0 },
5db04b09 4289 { "jmp@", { Jv, BND }, 0 }
a72d2af2
L
4290 },
4291
c0f3af97
L
4292 /* X86_64_EA */
4293 {
36938cab 4294 { "{l|}jmp{P|}", { Ap }, 0 },
c0f3af97
L
4295 },
4296
4297 /* X86_64_0F01_REG_0 */
4298 {
d1c36125 4299 { "sgdt{Q|Q}", { M }, 0 },
bf890a93 4300 { "sgdt", { M }, 0 },
c0f3af97
L
4301 },
4302
4303 /* X86_64_0F01_REG_1 */
4304 {
d1c36125 4305 { "sidt{Q|Q}", { M }, 0 },
bf890a93 4306 { "sidt", { M }, 0 },
c0f3af97
L
4307 },
4308
81d54bb7
CL
4309 /* X86_64_0F01_REG_1_RM_5_PREFIX_2 */
4310 {
4311 { Bad_Opcode },
4312 { "seamret", { Skip_MODRM }, 0 },
4313 },
4314
4315 /* X86_64_0F01_REG_1_RM_6_PREFIX_2 */
4316 {
4317 { Bad_Opcode },
4318 { "seamops", { Skip_MODRM }, 0 },
4319 },
4320
4321 /* X86_64_0F01_REG_1_RM_7_PREFIX_2 */
4322 {
4323 { Bad_Opcode },
4324 { "seamcall", { Skip_MODRM }, 0 },
4325 },
4326
c0f3af97
L
4327 /* X86_64_0F01_REG_2 */
4328 {
bf890a93
IT
4329 { "lgdt{Q|Q}", { M }, 0 },
4330 { "lgdt", { M }, 0 },
c0f3af97
L
4331 },
4332
4333 /* X86_64_0F01_REG_3 */
4334 {
bf890a93
IT
4335 { "lidt{Q|Q}", { M }, 0 },
4336 { "lidt", { M }, 0 },
c0f3af97 4337 },
260cd341 4338
78467458
JB
4339 {
4340 /* X86_64_0F24 */
4341 { "movZ", { Em, Td }, 0 },
4342 },
4343
4344 {
4345 /* X86_64_0F26 */
4346 { "movZ", { Td, Em }, 0 },
4347 },
4348
260cd341
LC
4349 /* X86_64_VEX_0F3849 */
4350 {
4351 { Bad_Opcode },
4352 { PREFIX_TABLE (PREFIX_VEX_0F3849_X86_64) },
4353 },
4354
4355 /* X86_64_VEX_0F384B */
4356 {
4357 { Bad_Opcode },
4358 { PREFIX_TABLE (PREFIX_VEX_0F384B_X86_64) },
4359 },
4360
4361 /* X86_64_VEX_0F385C */
4362 {
4363 { Bad_Opcode },
4364 { PREFIX_TABLE (PREFIX_VEX_0F385C_X86_64) },
4365 },
4366
4367 /* X86_64_VEX_0F385E */
4368 {
4369 { Bad_Opcode },
4370 { PREFIX_TABLE (PREFIX_VEX_0F385E_X86_64) },
4371 },
f64c42a9
LC
4372
4373 /* X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1 */
4374 {
4375 { Bad_Opcode },
4376 { "uiret", { Skip_MODRM }, 0 },
4377 },
4378
4379 /* X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1 */
4380 {
4381 { Bad_Opcode },
4382 { "testui", { Skip_MODRM }, 0 },
4383 },
4384
4385 /* X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1 */
4386 {
4387 { Bad_Opcode },
4388 { "clui", { Skip_MODRM }, 0 },
4389 },
4390
4391 /* X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1 */
4392 {
4393 { Bad_Opcode },
4394 { "stui", { Skip_MODRM }, 0 },
4395 },
4396
646cc3e0
GG
4397 /* X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1 */
4398 {
4399 { Bad_Opcode },
4400 { "rmpadjust", { Skip_MODRM }, 0 },
4401 },
4402
4403 /* X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3 */
4404 {
4405 { Bad_Opcode },
4406 { "rmpupdate", { Skip_MODRM }, 0 },
4407 },
4408
4409 /* X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1 */
4410 {
4411 { Bad_Opcode },
4412 { "psmash", { Skip_MODRM }, 0 },
4413 },
4414
f64c42a9
LC
4415 /* X86_64_0FC7_REG_6_MOD_3_PREFIX_1 */
4416 {
4417 { Bad_Opcode },
4418 { "senduipi", { Eq }, 0 },
4419 },
c0f3af97
L
4420};
4421
4422static const struct dis386 three_byte_table[][256] = {
c1e679ec
DR
4423
4424 /* THREE_BYTE_0F38 */
c0f3af97
L
4425 {
4426 /* 00 */
507bd325
L
4427 { "pshufb", { MX, EM }, PREFIX_OPCODE },
4428 { "phaddw", { MX, EM }, PREFIX_OPCODE },
4429 { "phaddd", { MX, EM }, PREFIX_OPCODE },
4430 { "phaddsw", { MX, EM }, PREFIX_OPCODE },
4431 { "pmaddubsw", { MX, EM }, PREFIX_OPCODE },
4432 { "phsubw", { MX, EM }, PREFIX_OPCODE },
4433 { "phsubd", { MX, EM }, PREFIX_OPCODE },
4434 { "phsubsw", { MX, EM }, PREFIX_OPCODE },
c0f3af97 4435 /* 08 */
507bd325
L
4436 { "psignb", { MX, EM }, PREFIX_OPCODE },
4437 { "psignw", { MX, EM }, PREFIX_OPCODE },
4438 { "psignd", { MX, EM }, PREFIX_OPCODE },
4439 { "pmulhrsw", { MX, EM }, PREFIX_OPCODE },
592d1631
L
4440 { Bad_Opcode },
4441 { Bad_Opcode },
4442 { Bad_Opcode },
4443 { Bad_Opcode },
f88c9eb0 4444 /* 10 */
7531c613 4445 { "pblendvb", { XM, EXx, XMM0 }, PREFIX_DATA },
592d1631
L
4446 { Bad_Opcode },
4447 { Bad_Opcode },
4448 { Bad_Opcode },
7531c613
JB
4449 { "blendvps", { XM, EXx, XMM0 }, PREFIX_DATA },
4450 { "blendvpd", { XM, EXx, XMM0 }, PREFIX_DATA },
592d1631 4451 { Bad_Opcode },
7531c613 4452 { "ptest", { XM, EXx }, PREFIX_DATA },
f88c9eb0 4453 /* 18 */
592d1631
L
4454 { Bad_Opcode },
4455 { Bad_Opcode },
4456 { Bad_Opcode },
4457 { Bad_Opcode },
507bd325
L
4458 { "pabsb", { MX, EM }, PREFIX_OPCODE },
4459 { "pabsw", { MX, EM }, PREFIX_OPCODE },
4460 { "pabsd", { MX, EM }, PREFIX_OPCODE },
592d1631 4461 { Bad_Opcode },
f88c9eb0 4462 /* 20 */
7531c613
JB
4463 { "pmovsxbw", { XM, EXq }, PREFIX_DATA },
4464 { "pmovsxbd", { XM, EXd }, PREFIX_DATA },
4465 { "pmovsxbq", { XM, EXw }, PREFIX_DATA },
4466 { "pmovsxwd", { XM, EXq }, PREFIX_DATA },
4467 { "pmovsxwq", { XM, EXd }, PREFIX_DATA },
4468 { "pmovsxdq", { XM, EXq }, PREFIX_DATA },
592d1631
L
4469 { Bad_Opcode },
4470 { Bad_Opcode },
f88c9eb0 4471 /* 28 */
7531c613
JB
4472 { "pmuldq", { XM, EXx }, PREFIX_DATA },
4473 { "pcmpeqq", { XM, EXx }, PREFIX_DATA },
4474 { MOD_TABLE (MOD_0F382A) },
4475 { "packusdw", { XM, EXx }, PREFIX_DATA },
592d1631
L
4476 { Bad_Opcode },
4477 { Bad_Opcode },
4478 { Bad_Opcode },
4479 { Bad_Opcode },
f88c9eb0 4480 /* 30 */
7531c613
JB
4481 { "pmovzxbw", { XM, EXq }, PREFIX_DATA },
4482 { "pmovzxbd", { XM, EXd }, PREFIX_DATA },
4483 { "pmovzxbq", { XM, EXw }, PREFIX_DATA },
4484 { "pmovzxwd", { XM, EXq }, PREFIX_DATA },
4485 { "pmovzxwq", { XM, EXd }, PREFIX_DATA },
4486 { "pmovzxdq", { XM, EXq }, PREFIX_DATA },
4487 { Bad_Opcode },
4488 { "pcmpgtq", { XM, EXx }, PREFIX_DATA },
f88c9eb0 4489 /* 38 */
7531c613
JB
4490 { "pminsb", { XM, EXx }, PREFIX_DATA },
4491 { "pminsd", { XM, EXx }, PREFIX_DATA },
4492 { "pminuw", { XM, EXx }, PREFIX_DATA },
4493 { "pminud", { XM, EXx }, PREFIX_DATA },
4494 { "pmaxsb", { XM, EXx }, PREFIX_DATA },
4495 { "pmaxsd", { XM, EXx }, PREFIX_DATA },
4496 { "pmaxuw", { XM, EXx }, PREFIX_DATA },
4497 { "pmaxud", { XM, EXx }, PREFIX_DATA },
f88c9eb0 4498 /* 40 */
7531c613
JB
4499 { "pmulld", { XM, EXx }, PREFIX_DATA },
4500 { "phminposuw", { XM, EXx }, PREFIX_DATA },
592d1631
L
4501 { Bad_Opcode },
4502 { Bad_Opcode },
4503 { Bad_Opcode },
4504 { Bad_Opcode },
4505 { Bad_Opcode },
4506 { Bad_Opcode },
f88c9eb0 4507 /* 48 */
592d1631
L
4508 { Bad_Opcode },
4509 { Bad_Opcode },
4510 { Bad_Opcode },
4511 { Bad_Opcode },
4512 { Bad_Opcode },
4513 { Bad_Opcode },
4514 { Bad_Opcode },
4515 { Bad_Opcode },
f88c9eb0 4516 /* 50 */
592d1631
L
4517 { Bad_Opcode },
4518 { Bad_Opcode },
4519 { Bad_Opcode },
4520 { Bad_Opcode },
4521 { Bad_Opcode },
4522 { Bad_Opcode },
4523 { Bad_Opcode },
4524 { Bad_Opcode },
f88c9eb0 4525 /* 58 */
592d1631
L
4526 { Bad_Opcode },
4527 { Bad_Opcode },
4528 { Bad_Opcode },
4529 { Bad_Opcode },
4530 { Bad_Opcode },
4531 { Bad_Opcode },
4532 { Bad_Opcode },
4533 { Bad_Opcode },
f88c9eb0 4534 /* 60 */
592d1631
L
4535 { Bad_Opcode },
4536 { Bad_Opcode },
4537 { Bad_Opcode },
4538 { Bad_Opcode },
4539 { Bad_Opcode },
4540 { Bad_Opcode },
4541 { Bad_Opcode },
4542 { Bad_Opcode },
f88c9eb0 4543 /* 68 */
592d1631
L
4544 { Bad_Opcode },
4545 { Bad_Opcode },
4546 { Bad_Opcode },
4547 { Bad_Opcode },
4548 { Bad_Opcode },
4549 { Bad_Opcode },
4550 { Bad_Opcode },
4551 { Bad_Opcode },
f88c9eb0 4552 /* 70 */
592d1631
L
4553 { Bad_Opcode },
4554 { Bad_Opcode },
4555 { Bad_Opcode },
4556 { Bad_Opcode },
4557 { Bad_Opcode },
4558 { Bad_Opcode },
4559 { Bad_Opcode },
4560 { Bad_Opcode },
f88c9eb0 4561 /* 78 */
592d1631
L
4562 { Bad_Opcode },
4563 { Bad_Opcode },
4564 { Bad_Opcode },
4565 { Bad_Opcode },
4566 { Bad_Opcode },
4567 { Bad_Opcode },
4568 { Bad_Opcode },
4569 { Bad_Opcode },
f88c9eb0 4570 /* 80 */
7531c613
JB
4571 { "invept", { Gm, Mo }, PREFIX_DATA },
4572 { "invvpid", { Gm, Mo }, PREFIX_DATA },
4573 { "invpcid", { Gm, M }, PREFIX_DATA },
592d1631
L
4574 { Bad_Opcode },
4575 { Bad_Opcode },
4576 { Bad_Opcode },
4577 { Bad_Opcode },
4578 { Bad_Opcode },
f88c9eb0 4579 /* 88 */
592d1631
L
4580 { Bad_Opcode },
4581 { Bad_Opcode },
4582 { Bad_Opcode },
4583 { Bad_Opcode },
4584 { Bad_Opcode },
4585 { Bad_Opcode },
4586 { Bad_Opcode },
4587 { Bad_Opcode },
f88c9eb0 4588 /* 90 */
592d1631
L
4589 { Bad_Opcode },
4590 { Bad_Opcode },
4591 { Bad_Opcode },
4592 { Bad_Opcode },
4593 { Bad_Opcode },
4594 { Bad_Opcode },
4595 { Bad_Opcode },
4596 { Bad_Opcode },
f88c9eb0 4597 /* 98 */
592d1631
L
4598 { Bad_Opcode },
4599 { Bad_Opcode },
4600 { Bad_Opcode },
4601 { Bad_Opcode },
4602 { Bad_Opcode },
4603 { Bad_Opcode },
4604 { Bad_Opcode },
4605 { Bad_Opcode },
f88c9eb0 4606 /* a0 */
592d1631
L
4607 { Bad_Opcode },
4608 { Bad_Opcode },
4609 { Bad_Opcode },
4610 { Bad_Opcode },
4611 { Bad_Opcode },
4612 { Bad_Opcode },
4613 { Bad_Opcode },
4614 { Bad_Opcode },
f88c9eb0 4615 /* a8 */
592d1631
L
4616 { Bad_Opcode },
4617 { Bad_Opcode },
4618 { Bad_Opcode },
4619 { Bad_Opcode },
4620 { Bad_Opcode },
4621 { Bad_Opcode },
4622 { Bad_Opcode },
4623 { Bad_Opcode },
f88c9eb0 4624 /* b0 */
592d1631
L
4625 { Bad_Opcode },
4626 { Bad_Opcode },
4627 { Bad_Opcode },
4628 { Bad_Opcode },
4629 { Bad_Opcode },
4630 { Bad_Opcode },
4631 { Bad_Opcode },
4632 { Bad_Opcode },
f88c9eb0 4633 /* b8 */
592d1631
L
4634 { Bad_Opcode },
4635 { Bad_Opcode },
4636 { Bad_Opcode },
4637 { Bad_Opcode },
4638 { Bad_Opcode },
4639 { Bad_Opcode },
4640 { Bad_Opcode },
4641 { Bad_Opcode },
f88c9eb0 4642 /* c0 */
592d1631
L
4643 { Bad_Opcode },
4644 { Bad_Opcode },
4645 { Bad_Opcode },
4646 { Bad_Opcode },
4647 { Bad_Opcode },
4648 { Bad_Opcode },
4649 { Bad_Opcode },
4650 { Bad_Opcode },
f88c9eb0 4651 /* c8 */
035e7389
JB
4652 { "sha1nexte", { XM, EXxmm }, PREFIX_OPCODE },
4653 { "sha1msg1", { XM, EXxmm }, PREFIX_OPCODE },
4654 { "sha1msg2", { XM, EXxmm }, PREFIX_OPCODE },
4655 { "sha256rnds2", { XM, EXxmm, XMM0 }, PREFIX_OPCODE },
4656 { "sha256msg1", { XM, EXxmm }, PREFIX_OPCODE },
4657 { "sha256msg2", { XM, EXxmm }, PREFIX_OPCODE },
592d1631 4658 { Bad_Opcode },
7531c613 4659 { "gf2p8mulb", { XM, EXxmm }, PREFIX_DATA },
f88c9eb0 4660 /* d0 */
592d1631
L
4661 { Bad_Opcode },
4662 { Bad_Opcode },
4663 { Bad_Opcode },
4664 { Bad_Opcode },
4665 { Bad_Opcode },
4666 { Bad_Opcode },
4667 { Bad_Opcode },
4668 { Bad_Opcode },
f88c9eb0 4669 /* d8 */
c4694f17 4670 { PREFIX_TABLE (PREFIX_0F38D8) },
592d1631
L
4671 { Bad_Opcode },
4672 { Bad_Opcode },
7531c613 4673 { "aesimc", { XM, EXx }, PREFIX_DATA },
c4694f17
TG
4674 { PREFIX_TABLE (PREFIX_0F38DC) },
4675 { PREFIX_TABLE (PREFIX_0F38DD) },
4676 { PREFIX_TABLE (PREFIX_0F38DE) },
4677 { PREFIX_TABLE (PREFIX_0F38DF) },
f88c9eb0 4678 /* e0 */
592d1631
L
4679 { Bad_Opcode },
4680 { Bad_Opcode },
4681 { Bad_Opcode },
4682 { Bad_Opcode },
4683 { Bad_Opcode },
4684 { Bad_Opcode },
4685 { Bad_Opcode },
4686 { Bad_Opcode },
f88c9eb0 4687 /* e8 */
592d1631
L
4688 { Bad_Opcode },
4689 { Bad_Opcode },
4690 { Bad_Opcode },
4691 { Bad_Opcode },
4692 { Bad_Opcode },
4693 { Bad_Opcode },
4694 { Bad_Opcode },
4695 { Bad_Opcode },
f88c9eb0
SP
4696 /* f0 */
4697 { PREFIX_TABLE (PREFIX_0F38F0) },
4698 { PREFIX_TABLE (PREFIX_0F38F1) },
592d1631
L
4699 { Bad_Opcode },
4700 { Bad_Opcode },
4701 { Bad_Opcode },
7531c613 4702 { MOD_TABLE (MOD_0F38F5) },
e2e1fcde 4703 { PREFIX_TABLE (PREFIX_0F38F6) },
592d1631 4704 { Bad_Opcode },
f88c9eb0 4705 /* f8 */
c0a30a9f 4706 { PREFIX_TABLE (PREFIX_0F38F8) },
035e7389 4707 { MOD_TABLE (MOD_0F38F9) },
c4694f17
TG
4708 { PREFIX_TABLE (PREFIX_0F38FA) },
4709 { PREFIX_TABLE (PREFIX_0F38FB) },
592d1631
L
4710 { Bad_Opcode },
4711 { Bad_Opcode },
4712 { Bad_Opcode },
4713 { Bad_Opcode },
f88c9eb0
SP
4714 },
4715 /* THREE_BYTE_0F3A */
4716 {
4717 /* 00 */
592d1631
L
4718 { Bad_Opcode },
4719 { Bad_Opcode },
4720 { Bad_Opcode },
4721 { Bad_Opcode },
4722 { Bad_Opcode },
4723 { Bad_Opcode },
4724 { Bad_Opcode },
4725 { Bad_Opcode },
f88c9eb0 4726 /* 08 */
7531c613
JB
4727 { "roundps", { XM, EXx, Ib }, PREFIX_DATA },
4728 { "roundpd", { XM, EXx, Ib }, PREFIX_DATA },
4729 { "roundss", { XM, EXd, Ib }, PREFIX_DATA },
4730 { "roundsd", { XM, EXq, Ib }, PREFIX_DATA },
4731 { "blendps", { XM, EXx, Ib }, PREFIX_DATA },
4732 { "blendpd", { XM, EXx, Ib }, PREFIX_DATA },
4733 { "pblendw", { XM, EXx, Ib }, PREFIX_DATA },
507bd325 4734 { "palignr", { MX, EM, Ib }, PREFIX_OPCODE },
f88c9eb0 4735 /* 10 */
592d1631
L
4736 { Bad_Opcode },
4737 { Bad_Opcode },
4738 { Bad_Opcode },
4739 { Bad_Opcode },
7531c613
JB
4740 { "pextrb", { Edqb, XM, Ib }, PREFIX_DATA },
4741 { "pextrw", { Edqw, XM, Ib }, PREFIX_DATA },
4742 { "pextrK", { Edq, XM, Ib }, PREFIX_DATA },
4743 { "extractps", { Edqd, XM, Ib }, PREFIX_DATA },
f88c9eb0 4744 /* 18 */
592d1631
L
4745 { Bad_Opcode },
4746 { Bad_Opcode },
4747 { Bad_Opcode },
4748 { Bad_Opcode },
4749 { Bad_Opcode },
4750 { Bad_Opcode },
4751 { Bad_Opcode },
4752 { Bad_Opcode },
f88c9eb0 4753 /* 20 */
7531c613
JB
4754 { "pinsrb", { XM, Edqb, Ib }, PREFIX_DATA },
4755 { "insertps", { XM, EXd, Ib }, PREFIX_DATA },
4756 { "pinsrK", { XM, Edq, Ib }, PREFIX_DATA },
592d1631
L
4757 { Bad_Opcode },
4758 { Bad_Opcode },
4759 { Bad_Opcode },
4760 { Bad_Opcode },
4761 { Bad_Opcode },
f88c9eb0 4762 /* 28 */
592d1631
L
4763 { Bad_Opcode },
4764 { Bad_Opcode },
4765 { Bad_Opcode },
4766 { Bad_Opcode },
4767 { Bad_Opcode },
4768 { Bad_Opcode },
4769 { Bad_Opcode },
4770 { Bad_Opcode },
f88c9eb0 4771 /* 30 */
592d1631
L
4772 { Bad_Opcode },
4773 { Bad_Opcode },
4774 { Bad_Opcode },
4775 { Bad_Opcode },
4776 { Bad_Opcode },
4777 { Bad_Opcode },
4778 { Bad_Opcode },
4779 { Bad_Opcode },
f88c9eb0 4780 /* 38 */
592d1631
L
4781 { Bad_Opcode },
4782 { Bad_Opcode },
4783 { Bad_Opcode },
4784 { Bad_Opcode },
4785 { Bad_Opcode },
4786 { Bad_Opcode },
4787 { Bad_Opcode },
4788 { Bad_Opcode },
f88c9eb0 4789 /* 40 */
7531c613
JB
4790 { "dpps", { XM, EXx, Ib }, PREFIX_DATA },
4791 { "dppd", { XM, EXx, Ib }, PREFIX_DATA },
4792 { "mpsadbw", { XM, EXx, Ib }, PREFIX_DATA },
592d1631 4793 { Bad_Opcode },
7531c613 4794 { "pclmulqdq", { XM, EXx, PCLMUL }, PREFIX_DATA },
592d1631
L
4795 { Bad_Opcode },
4796 { Bad_Opcode },
4797 { Bad_Opcode },
f88c9eb0 4798 /* 48 */
592d1631
L
4799 { Bad_Opcode },
4800 { Bad_Opcode },
4801 { Bad_Opcode },
4802 { Bad_Opcode },
4803 { Bad_Opcode },
4804 { Bad_Opcode },
4805 { Bad_Opcode },
4806 { Bad_Opcode },
f88c9eb0 4807 /* 50 */
592d1631
L
4808 { Bad_Opcode },
4809 { Bad_Opcode },
4810 { Bad_Opcode },
4811 { Bad_Opcode },
4812 { Bad_Opcode },
4813 { Bad_Opcode },
4814 { Bad_Opcode },
4815 { Bad_Opcode },
f88c9eb0 4816 /* 58 */
592d1631
L
4817 { Bad_Opcode },
4818 { Bad_Opcode },
4819 { Bad_Opcode },
4820 { Bad_Opcode },
4821 { Bad_Opcode },
4822 { Bad_Opcode },
4823 { Bad_Opcode },
4824 { Bad_Opcode },
f88c9eb0 4825 /* 60 */
7531c613
JB
4826 { "pcmpestrm!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
4827 { "pcmpestri!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
4828 { "pcmpistrm", { XM, EXx, Ib }, PREFIX_DATA },
4829 { "pcmpistri", { XM, EXx, Ib }, PREFIX_DATA },
592d1631
L
4830 { Bad_Opcode },
4831 { Bad_Opcode },
4832 { Bad_Opcode },
4833 { Bad_Opcode },
f88c9eb0 4834 /* 68 */
592d1631
L
4835 { Bad_Opcode },
4836 { Bad_Opcode },
4837 { Bad_Opcode },
4838 { Bad_Opcode },
4839 { Bad_Opcode },
4840 { Bad_Opcode },
4841 { Bad_Opcode },
4842 { Bad_Opcode },
f88c9eb0 4843 /* 70 */
592d1631
L
4844 { Bad_Opcode },
4845 { Bad_Opcode },
4846 { Bad_Opcode },
4847 { Bad_Opcode },
4848 { Bad_Opcode },
4849 { Bad_Opcode },
4850 { Bad_Opcode },
4851 { Bad_Opcode },
f88c9eb0 4852 /* 78 */
592d1631
L
4853 { Bad_Opcode },
4854 { Bad_Opcode },
4855 { Bad_Opcode },
4856 { Bad_Opcode },
4857 { Bad_Opcode },
4858 { Bad_Opcode },
4859 { Bad_Opcode },
4860 { Bad_Opcode },
f88c9eb0 4861 /* 80 */
592d1631
L
4862 { Bad_Opcode },
4863 { Bad_Opcode },
4864 { Bad_Opcode },
4865 { Bad_Opcode },
4866 { Bad_Opcode },
4867 { Bad_Opcode },
4868 { Bad_Opcode },
4869 { Bad_Opcode },
f88c9eb0 4870 /* 88 */
592d1631
L
4871 { Bad_Opcode },
4872 { Bad_Opcode },
4873 { Bad_Opcode },
4874 { Bad_Opcode },
4875 { Bad_Opcode },
4876 { Bad_Opcode },
4877 { Bad_Opcode },
4878 { Bad_Opcode },
f88c9eb0 4879 /* 90 */
592d1631
L
4880 { Bad_Opcode },
4881 { Bad_Opcode },
4882 { Bad_Opcode },
4883 { Bad_Opcode },
4884 { Bad_Opcode },
4885 { Bad_Opcode },
4886 { Bad_Opcode },
4887 { Bad_Opcode },
f88c9eb0 4888 /* 98 */
592d1631
L
4889 { Bad_Opcode },
4890 { Bad_Opcode },
4891 { Bad_Opcode },
4892 { Bad_Opcode },
4893 { Bad_Opcode },
4894 { Bad_Opcode },
4895 { Bad_Opcode },
4896 { Bad_Opcode },
f88c9eb0 4897 /* a0 */
592d1631
L
4898 { Bad_Opcode },
4899 { Bad_Opcode },
4900 { Bad_Opcode },
4901 { Bad_Opcode },
4902 { Bad_Opcode },
4903 { Bad_Opcode },
4904 { Bad_Opcode },
4905 { Bad_Opcode },
f88c9eb0 4906 /* a8 */
592d1631
L
4907 { Bad_Opcode },
4908 { Bad_Opcode },
4909 { Bad_Opcode },
4910 { Bad_Opcode },
4911 { Bad_Opcode },
4912 { Bad_Opcode },
4913 { Bad_Opcode },
4914 { Bad_Opcode },
f88c9eb0 4915 /* b0 */
592d1631
L
4916 { Bad_Opcode },
4917 { Bad_Opcode },
4918 { Bad_Opcode },
4919 { Bad_Opcode },
4920 { Bad_Opcode },
4921 { Bad_Opcode },
4922 { Bad_Opcode },
4923 { Bad_Opcode },
f88c9eb0 4924 /* b8 */
592d1631
L
4925 { Bad_Opcode },
4926 { Bad_Opcode },
4927 { Bad_Opcode },
4928 { Bad_Opcode },
4929 { Bad_Opcode },
4930 { Bad_Opcode },
4931 { Bad_Opcode },
4932 { Bad_Opcode },
f88c9eb0 4933 /* c0 */
592d1631
L
4934 { Bad_Opcode },
4935 { Bad_Opcode },
4936 { Bad_Opcode },
4937 { Bad_Opcode },
4938 { Bad_Opcode },
4939 { Bad_Opcode },
4940 { Bad_Opcode },
4941 { Bad_Opcode },
f88c9eb0 4942 /* c8 */
592d1631
L
4943 { Bad_Opcode },
4944 { Bad_Opcode },
4945 { Bad_Opcode },
4946 { Bad_Opcode },
035e7389 4947 { "sha1rnds4", { XM, EXxmm, Ib }, PREFIX_OPCODE },
592d1631 4948 { Bad_Opcode },
7531c613
JB
4949 { "gf2p8affineqb", { XM, EXxmm, Ib }, PREFIX_DATA },
4950 { "gf2p8affineinvqb", { XM, EXxmm, Ib }, PREFIX_DATA },
f88c9eb0 4951 /* d0 */
592d1631
L
4952 { Bad_Opcode },
4953 { Bad_Opcode },
4954 { Bad_Opcode },
4955 { Bad_Opcode },
4956 { Bad_Opcode },
4957 { Bad_Opcode },
4958 { Bad_Opcode },
4959 { Bad_Opcode },
f88c9eb0 4960 /* d8 */
592d1631
L
4961 { Bad_Opcode },
4962 { Bad_Opcode },
4963 { Bad_Opcode },
4964 { Bad_Opcode },
4965 { Bad_Opcode },
4966 { Bad_Opcode },
4967 { Bad_Opcode },
7531c613 4968 { "aeskeygenassist", { XM, EXx, Ib }, PREFIX_DATA },
f88c9eb0 4969 /* e0 */
592d1631
L
4970 { Bad_Opcode },
4971 { Bad_Opcode },
4972 { Bad_Opcode },
4973 { Bad_Opcode },
4974 { Bad_Opcode },
592d1631
L
4975 { Bad_Opcode },
4976 { Bad_Opcode },
4977 { Bad_Opcode },
85f10a01 4978 /* e8 */
592d1631
L
4979 { Bad_Opcode },
4980 { Bad_Opcode },
4981 { Bad_Opcode },
4982 { Bad_Opcode },
4983 { Bad_Opcode },
4984 { Bad_Opcode },
4985 { Bad_Opcode },
4986 { Bad_Opcode },
85f10a01 4987 /* f0 */
c1fa250a 4988 { PREFIX_TABLE (PREFIX_0F3A0F) },
592d1631
L
4989 { Bad_Opcode },
4990 { Bad_Opcode },
4991 { Bad_Opcode },
4992 { Bad_Opcode },
4993 { Bad_Opcode },
4994 { Bad_Opcode },
4995 { Bad_Opcode },
85f10a01 4996 /* f8 */
592d1631
L
4997 { Bad_Opcode },
4998 { Bad_Opcode },
4999 { Bad_Opcode },
5000 { Bad_Opcode },
5001 { Bad_Opcode },
5002 { Bad_Opcode },
5003 { Bad_Opcode },
5004 { Bad_Opcode },
85f10a01 5005 },
f88c9eb0
SP
5006};
5007
5008static const struct dis386 xop_table[][256] = {
5dd85c99 5009 /* XOP_08 */
85f10a01
MM
5010 {
5011 /* 00 */
592d1631
L
5012 { Bad_Opcode },
5013 { Bad_Opcode },
5014 { Bad_Opcode },
5015 { Bad_Opcode },
5016 { Bad_Opcode },
5017 { Bad_Opcode },
5018 { Bad_Opcode },
5019 { Bad_Opcode },
85f10a01 5020 /* 08 */
592d1631
L
5021 { Bad_Opcode },
5022 { Bad_Opcode },
5023 { Bad_Opcode },
5024 { Bad_Opcode },
5025 { Bad_Opcode },
5026 { Bad_Opcode },
5027 { Bad_Opcode },
5028 { Bad_Opcode },
85f10a01 5029 /* 10 */
3929df09 5030 { Bad_Opcode },
592d1631
L
5031 { Bad_Opcode },
5032 { Bad_Opcode },
5033 { Bad_Opcode },
5034 { Bad_Opcode },
5035 { Bad_Opcode },
5036 { Bad_Opcode },
5037 { Bad_Opcode },
85f10a01 5038 /* 18 */
592d1631
L
5039 { Bad_Opcode },
5040 { Bad_Opcode },
5041 { Bad_Opcode },
5042 { Bad_Opcode },
5043 { Bad_Opcode },
5044 { Bad_Opcode },
5045 { Bad_Opcode },
5046 { Bad_Opcode },
85f10a01 5047 /* 20 */
592d1631
L
5048 { Bad_Opcode },
5049 { Bad_Opcode },
5050 { Bad_Opcode },
5051 { Bad_Opcode },
5052 { Bad_Opcode },
5053 { Bad_Opcode },
5054 { Bad_Opcode },
5055 { Bad_Opcode },
85f10a01 5056 /* 28 */
592d1631
L
5057 { Bad_Opcode },
5058 { Bad_Opcode },
5059 { Bad_Opcode },
5060 { Bad_Opcode },
5061 { Bad_Opcode },
5062 { Bad_Opcode },
5063 { Bad_Opcode },
5064 { Bad_Opcode },
c0f3af97 5065 /* 30 */
592d1631
L
5066 { Bad_Opcode },
5067 { Bad_Opcode },
5068 { Bad_Opcode },
5069 { Bad_Opcode },
5070 { Bad_Opcode },
5071 { Bad_Opcode },
5072 { Bad_Opcode },
5073 { Bad_Opcode },
c0f3af97 5074 /* 38 */
592d1631
L
5075 { Bad_Opcode },
5076 { Bad_Opcode },
5077 { Bad_Opcode },
5078 { Bad_Opcode },
5079 { Bad_Opcode },
5080 { Bad_Opcode },
5081 { Bad_Opcode },
5082 { Bad_Opcode },
c0f3af97 5083 /* 40 */
592d1631
L
5084 { Bad_Opcode },
5085 { Bad_Opcode },
5086 { Bad_Opcode },
5087 { Bad_Opcode },
5088 { Bad_Opcode },
5089 { Bad_Opcode },
5090 { Bad_Opcode },
5091 { Bad_Opcode },
85f10a01 5092 /* 48 */
592d1631
L
5093 { Bad_Opcode },
5094 { Bad_Opcode },
5095 { Bad_Opcode },
5096 { Bad_Opcode },
5097 { Bad_Opcode },
5098 { Bad_Opcode },
5099 { Bad_Opcode },
5100 { Bad_Opcode },
c0f3af97 5101 /* 50 */
592d1631
L
5102 { Bad_Opcode },
5103 { Bad_Opcode },
5104 { Bad_Opcode },
5105 { Bad_Opcode },
5106 { Bad_Opcode },
5107 { Bad_Opcode },
5108 { Bad_Opcode },
5109 { Bad_Opcode },
85f10a01 5110 /* 58 */
592d1631
L
5111 { Bad_Opcode },
5112 { Bad_Opcode },
5113 { Bad_Opcode },
5114 { Bad_Opcode },
5115 { Bad_Opcode },
5116 { Bad_Opcode },
5117 { Bad_Opcode },
5118 { Bad_Opcode },
c1e679ec 5119 /* 60 */
592d1631
L
5120 { Bad_Opcode },
5121 { Bad_Opcode },
5122 { Bad_Opcode },
5123 { Bad_Opcode },
5124 { Bad_Opcode },
5125 { Bad_Opcode },
5126 { Bad_Opcode },
5127 { Bad_Opcode },
c0f3af97 5128 /* 68 */
592d1631
L
5129 { Bad_Opcode },
5130 { Bad_Opcode },
5131 { Bad_Opcode },
5132 { Bad_Opcode },
5133 { Bad_Opcode },
5134 { Bad_Opcode },
5135 { Bad_Opcode },
5136 { Bad_Opcode },
85f10a01 5137 /* 70 */
592d1631
L
5138 { Bad_Opcode },
5139 { Bad_Opcode },
5140 { Bad_Opcode },
5141 { Bad_Opcode },
5142 { Bad_Opcode },
5143 { Bad_Opcode },
5144 { Bad_Opcode },
5145 { Bad_Opcode },
85f10a01 5146 /* 78 */
592d1631
L
5147 { Bad_Opcode },
5148 { Bad_Opcode },
5149 { Bad_Opcode },
5150 { Bad_Opcode },
5151 { Bad_Opcode },
5152 { Bad_Opcode },
5153 { Bad_Opcode },
5154 { Bad_Opcode },
85f10a01 5155 /* 80 */
592d1631
L
5156 { Bad_Opcode },
5157 { Bad_Opcode },
5158 { Bad_Opcode },
5159 { Bad_Opcode },
5160 { Bad_Opcode },
467bbef0
JB
5161 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_85) },
5162 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_86) },
5163 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_87) },
5dd85c99 5164 /* 88 */
592d1631
L
5165 { Bad_Opcode },
5166 { Bad_Opcode },
5167 { Bad_Opcode },
5168 { Bad_Opcode },
5169 { Bad_Opcode },
5170 { Bad_Opcode },
467bbef0
JB
5171 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_8E) },
5172 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_8F) },
5dd85c99 5173 /* 90 */
592d1631
L
5174 { Bad_Opcode },
5175 { Bad_Opcode },
5176 { Bad_Opcode },
5177 { Bad_Opcode },
5178 { Bad_Opcode },
467bbef0
JB
5179 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_95) },
5180 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_96) },
5181 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_97) },
5dd85c99 5182 /* 98 */
592d1631
L
5183 { Bad_Opcode },
5184 { Bad_Opcode },
5185 { Bad_Opcode },
5186 { Bad_Opcode },
5187 { Bad_Opcode },
5188 { Bad_Opcode },
467bbef0
JB
5189 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_9E) },
5190 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_9F) },
5dd85c99 5191 /* a0 */
592d1631
L
5192 { Bad_Opcode },
5193 { Bad_Opcode },
b13b1bc0 5194 { "vpcmov", { XM, Vex, EXx, XMVexI4 }, 0 },
467bbef0 5195 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_A3) },
592d1631
L
5196 { Bad_Opcode },
5197 { Bad_Opcode },
467bbef0 5198 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_A6) },
592d1631 5199 { Bad_Opcode },
5dd85c99 5200 /* a8 */
592d1631
L
5201 { Bad_Opcode },
5202 { Bad_Opcode },
5203 { Bad_Opcode },
5204 { Bad_Opcode },
5205 { Bad_Opcode },
5206 { Bad_Opcode },
5207 { Bad_Opcode },
5208 { Bad_Opcode },
5dd85c99 5209 /* b0 */
592d1631
L
5210 { Bad_Opcode },
5211 { Bad_Opcode },
5212 { Bad_Opcode },
5213 { Bad_Opcode },
5214 { Bad_Opcode },
5215 { Bad_Opcode },
467bbef0 5216 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_B6) },
592d1631 5217 { Bad_Opcode },
5dd85c99 5218 /* b8 */
592d1631
L
5219 { Bad_Opcode },
5220 { Bad_Opcode },
5221 { Bad_Opcode },
5222 { Bad_Opcode },
5223 { Bad_Opcode },
5224 { Bad_Opcode },
5225 { Bad_Opcode },
5226 { Bad_Opcode },
5dd85c99 5227 /* c0 */
467bbef0
JB
5228 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C0) },
5229 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C1) },
5230 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C2) },
5231 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C3) },
592d1631
L
5232 { Bad_Opcode },
5233 { Bad_Opcode },
5234 { Bad_Opcode },
5235 { Bad_Opcode },
5dd85c99 5236 /* c8 */
592d1631
L
5237 { Bad_Opcode },
5238 { Bad_Opcode },
5239 { Bad_Opcode },
5240 { Bad_Opcode },
ff688e1f
L
5241 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CC) },
5242 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CD) },
5243 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CE) },
5244 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CF) },
5dd85c99 5245 /* d0 */
592d1631
L
5246 { Bad_Opcode },
5247 { Bad_Opcode },
5248 { Bad_Opcode },
5249 { Bad_Opcode },
5250 { Bad_Opcode },
5251 { Bad_Opcode },
5252 { Bad_Opcode },
5253 { Bad_Opcode },
5dd85c99 5254 /* d8 */
592d1631
L
5255 { Bad_Opcode },
5256 { Bad_Opcode },
5257 { Bad_Opcode },
5258 { Bad_Opcode },
5259 { Bad_Opcode },
5260 { Bad_Opcode },
5261 { Bad_Opcode },
5262 { Bad_Opcode },
5dd85c99 5263 /* e0 */
592d1631
L
5264 { Bad_Opcode },
5265 { Bad_Opcode },
5266 { Bad_Opcode },
5267 { Bad_Opcode },
5268 { Bad_Opcode },
5269 { Bad_Opcode },
5270 { Bad_Opcode },
5271 { Bad_Opcode },
5dd85c99 5272 /* e8 */
592d1631
L
5273 { Bad_Opcode },
5274 { Bad_Opcode },
5275 { Bad_Opcode },
5276 { Bad_Opcode },
ff688e1f
L
5277 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EC) },
5278 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_ED) },
5279 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EE) },
5280 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EF) },
5dd85c99 5281 /* f0 */
592d1631
L
5282 { Bad_Opcode },
5283 { Bad_Opcode },
5284 { Bad_Opcode },
5285 { Bad_Opcode },
5286 { Bad_Opcode },
5287 { Bad_Opcode },
5288 { Bad_Opcode },
5289 { Bad_Opcode },
5dd85c99 5290 /* f8 */
592d1631
L
5291 { Bad_Opcode },
5292 { Bad_Opcode },
5293 { Bad_Opcode },
5294 { Bad_Opcode },
5295 { Bad_Opcode },
5296 { Bad_Opcode },
5297 { Bad_Opcode },
5298 { Bad_Opcode },
5dd85c99
SP
5299 },
5300 /* XOP_09 */
5301 {
5302 /* 00 */
592d1631 5303 { Bad_Opcode },
467bbef0
JB
5304 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_01) },
5305 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_02) },
592d1631
L
5306 { Bad_Opcode },
5307 { Bad_Opcode },
5308 { Bad_Opcode },
5309 { Bad_Opcode },
5310 { Bad_Opcode },
5dd85c99 5311 /* 08 */
592d1631
L
5312 { Bad_Opcode },
5313 { Bad_Opcode },
5314 { Bad_Opcode },
5315 { Bad_Opcode },
5316 { Bad_Opcode },
5317 { Bad_Opcode },
5318 { Bad_Opcode },
5319 { Bad_Opcode },
5dd85c99 5320 /* 10 */
592d1631
L
5321 { Bad_Opcode },
5322 { Bad_Opcode },
467bbef0 5323 { MOD_TABLE (MOD_VEX_0FXOP_09_12) },
592d1631
L
5324 { Bad_Opcode },
5325 { Bad_Opcode },
5326 { Bad_Opcode },
5327 { Bad_Opcode },
5328 { Bad_Opcode },
5dd85c99 5329 /* 18 */
592d1631
L
5330 { Bad_Opcode },
5331 { Bad_Opcode },
5332 { Bad_Opcode },
5333 { Bad_Opcode },
5334 { Bad_Opcode },
5335 { Bad_Opcode },
5336 { Bad_Opcode },
5337 { Bad_Opcode },
5dd85c99 5338 /* 20 */
592d1631
L
5339 { Bad_Opcode },
5340 { Bad_Opcode },
5341 { Bad_Opcode },
5342 { Bad_Opcode },
5343 { Bad_Opcode },
5344 { Bad_Opcode },
5345 { Bad_Opcode },
5346 { Bad_Opcode },
5dd85c99 5347 /* 28 */
592d1631
L
5348 { Bad_Opcode },
5349 { Bad_Opcode },
5350 { Bad_Opcode },
5351 { Bad_Opcode },
5352 { Bad_Opcode },
5353 { Bad_Opcode },
5354 { Bad_Opcode },
5355 { Bad_Opcode },
5dd85c99 5356 /* 30 */
592d1631
L
5357 { Bad_Opcode },
5358 { Bad_Opcode },
5359 { Bad_Opcode },
5360 { Bad_Opcode },
5361 { Bad_Opcode },
5362 { Bad_Opcode },
5363 { Bad_Opcode },
5364 { Bad_Opcode },
5dd85c99 5365 /* 38 */
592d1631
L
5366 { Bad_Opcode },
5367 { Bad_Opcode },
5368 { Bad_Opcode },
5369 { Bad_Opcode },
5370 { Bad_Opcode },
5371 { Bad_Opcode },
5372 { Bad_Opcode },
5373 { Bad_Opcode },
5dd85c99 5374 /* 40 */
592d1631
L
5375 { Bad_Opcode },
5376 { Bad_Opcode },
5377 { Bad_Opcode },
5378 { Bad_Opcode },
5379 { Bad_Opcode },
5380 { Bad_Opcode },
5381 { Bad_Opcode },
5382 { Bad_Opcode },
5dd85c99 5383 /* 48 */
592d1631
L
5384 { Bad_Opcode },
5385 { Bad_Opcode },
5386 { Bad_Opcode },
5387 { Bad_Opcode },
5388 { Bad_Opcode },
5389 { Bad_Opcode },
5390 { Bad_Opcode },
5391 { Bad_Opcode },
5dd85c99 5392 /* 50 */
592d1631
L
5393 { Bad_Opcode },
5394 { Bad_Opcode },
5395 { Bad_Opcode },
5396 { Bad_Opcode },
5397 { Bad_Opcode },
5398 { Bad_Opcode },
5399 { Bad_Opcode },
5400 { Bad_Opcode },
5dd85c99 5401 /* 58 */
592d1631
L
5402 { Bad_Opcode },
5403 { Bad_Opcode },
5404 { Bad_Opcode },
5405 { Bad_Opcode },
5406 { Bad_Opcode },
5407 { Bad_Opcode },
5408 { Bad_Opcode },
5409 { Bad_Opcode },
5dd85c99 5410 /* 60 */
592d1631
L
5411 { Bad_Opcode },
5412 { Bad_Opcode },
5413 { Bad_Opcode },
5414 { Bad_Opcode },
5415 { Bad_Opcode },
5416 { Bad_Opcode },
5417 { Bad_Opcode },
5418 { Bad_Opcode },
5dd85c99 5419 /* 68 */
592d1631
L
5420 { Bad_Opcode },
5421 { Bad_Opcode },
5422 { Bad_Opcode },
5423 { Bad_Opcode },
5424 { Bad_Opcode },
5425 { Bad_Opcode },
5426 { Bad_Opcode },
5427 { Bad_Opcode },
5dd85c99 5428 /* 70 */
592d1631
L
5429 { Bad_Opcode },
5430 { Bad_Opcode },
5431 { Bad_Opcode },
5432 { Bad_Opcode },
5433 { Bad_Opcode },
5434 { Bad_Opcode },
5435 { Bad_Opcode },
5436 { Bad_Opcode },
5dd85c99 5437 /* 78 */
592d1631
L
5438 { Bad_Opcode },
5439 { Bad_Opcode },
5440 { Bad_Opcode },
5441 { Bad_Opcode },
5442 { Bad_Opcode },
5443 { Bad_Opcode },
5444 { Bad_Opcode },
5445 { Bad_Opcode },
5dd85c99 5446 /* 80 */
b5b098c2
JB
5447 { VEX_W_TABLE (VEX_W_0FXOP_09_80) },
5448 { VEX_W_TABLE (VEX_W_0FXOP_09_81) },
5449 { VEX_W_TABLE (VEX_W_0FXOP_09_82) },
5450 { VEX_W_TABLE (VEX_W_0FXOP_09_83) },
592d1631
L
5451 { Bad_Opcode },
5452 { Bad_Opcode },
5453 { Bad_Opcode },
5454 { Bad_Opcode },
5dd85c99 5455 /* 88 */
592d1631
L
5456 { Bad_Opcode },
5457 { Bad_Opcode },
5458 { Bad_Opcode },
5459 { Bad_Opcode },
5460 { Bad_Opcode },
5461 { Bad_Opcode },
5462 { Bad_Opcode },
5463 { Bad_Opcode },
5dd85c99 5464 /* 90 */
467bbef0
JB
5465 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_90) },
5466 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_91) },
5467 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_92) },
5468 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_93) },
5469 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_94) },
5470 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_95) },
5471 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_96) },
5472 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_97) },
5dd85c99 5473 /* 98 */
467bbef0
JB
5474 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_98) },
5475 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_99) },
5476 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_9A) },
5477 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_9B) },
592d1631
L
5478 { Bad_Opcode },
5479 { Bad_Opcode },
5480 { Bad_Opcode },
5481 { Bad_Opcode },
5dd85c99 5482 /* a0 */
592d1631
L
5483 { Bad_Opcode },
5484 { Bad_Opcode },
5485 { Bad_Opcode },
5486 { Bad_Opcode },
5487 { Bad_Opcode },
5488 { Bad_Opcode },
5489 { Bad_Opcode },
5490 { Bad_Opcode },
5dd85c99 5491 /* a8 */
592d1631
L
5492 { Bad_Opcode },
5493 { Bad_Opcode },
5494 { Bad_Opcode },
5495 { Bad_Opcode },
5496 { Bad_Opcode },
5497 { Bad_Opcode },
5498 { Bad_Opcode },
5499 { Bad_Opcode },
5dd85c99 5500 /* b0 */
592d1631
L
5501 { Bad_Opcode },
5502 { Bad_Opcode },
5503 { Bad_Opcode },
5504 { Bad_Opcode },
5505 { Bad_Opcode },
5506 { Bad_Opcode },
5507 { Bad_Opcode },
5508 { Bad_Opcode },
5dd85c99 5509 /* b8 */
592d1631
L
5510 { Bad_Opcode },
5511 { Bad_Opcode },
5512 { Bad_Opcode },
5513 { Bad_Opcode },
5514 { Bad_Opcode },
5515 { Bad_Opcode },
5516 { Bad_Opcode },
5517 { Bad_Opcode },
5dd85c99 5518 /* c0 */
592d1631 5519 { Bad_Opcode },
467bbef0
JB
5520 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C1) },
5521 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C2) },
5522 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C3) },
592d1631
L
5523 { Bad_Opcode },
5524 { Bad_Opcode },
467bbef0
JB
5525 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C6) },
5526 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C7) },
5dd85c99 5527 /* c8 */
592d1631
L
5528 { Bad_Opcode },
5529 { Bad_Opcode },
5530 { Bad_Opcode },
467bbef0 5531 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_CB) },
592d1631
L
5532 { Bad_Opcode },
5533 { Bad_Opcode },
5534 { Bad_Opcode },
5535 { Bad_Opcode },
5dd85c99 5536 /* d0 */
592d1631 5537 { Bad_Opcode },
467bbef0
JB
5538 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D1) },
5539 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D2) },
5540 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D3) },
592d1631
L
5541 { Bad_Opcode },
5542 { Bad_Opcode },
467bbef0
JB
5543 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D6) },
5544 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D7) },
5dd85c99 5545 /* d8 */
592d1631
L
5546 { Bad_Opcode },
5547 { Bad_Opcode },
5548 { Bad_Opcode },
467bbef0 5549 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_DB) },
592d1631
L
5550 { Bad_Opcode },
5551 { Bad_Opcode },
5552 { Bad_Opcode },
5553 { Bad_Opcode },
5dd85c99 5554 /* e0 */
592d1631 5555 { Bad_Opcode },
467bbef0
JB
5556 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E1) },
5557 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E2) },
5558 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E3) },
592d1631
L
5559 { Bad_Opcode },
5560 { Bad_Opcode },
5561 { Bad_Opcode },
5562 { Bad_Opcode },
4e7d34a6 5563 /* e8 */
592d1631
L
5564 { Bad_Opcode },
5565 { Bad_Opcode },
5566 { Bad_Opcode },
5567 { Bad_Opcode },
5568 { Bad_Opcode },
5569 { Bad_Opcode },
5570 { Bad_Opcode },
5571 { Bad_Opcode },
4e7d34a6 5572 /* f0 */
592d1631
L
5573 { Bad_Opcode },
5574 { Bad_Opcode },
5575 { Bad_Opcode },
5576 { Bad_Opcode },
5577 { Bad_Opcode },
5578 { Bad_Opcode },
5579 { Bad_Opcode },
5580 { Bad_Opcode },
4e7d34a6 5581 /* f8 */
592d1631
L
5582 { Bad_Opcode },
5583 { Bad_Opcode },
5584 { Bad_Opcode },
5585 { Bad_Opcode },
5586 { Bad_Opcode },
5587 { Bad_Opcode },
5588 { Bad_Opcode },
5589 { Bad_Opcode },
4e7d34a6 5590 },
f88c9eb0 5591 /* XOP_0A */
4e7d34a6
L
5592 {
5593 /* 00 */
592d1631
L
5594 { Bad_Opcode },
5595 { Bad_Opcode },
5596 { Bad_Opcode },
5597 { Bad_Opcode },
5598 { Bad_Opcode },
5599 { Bad_Opcode },
5600 { Bad_Opcode },
5601 { Bad_Opcode },
4e7d34a6 5602 /* 08 */
592d1631
L
5603 { Bad_Opcode },
5604 { Bad_Opcode },
5605 { Bad_Opcode },
5606 { Bad_Opcode },
5607 { Bad_Opcode },
5608 { Bad_Opcode },
5609 { Bad_Opcode },
5610 { Bad_Opcode },
4e7d34a6 5611 /* 10 */
c1dc7af5 5612 { "bextrS", { Gdq, Edq, Id }, 0 },
592d1631 5613 { Bad_Opcode },
467bbef0 5614 { VEX_LEN_TABLE (VEX_LEN_0FXOP_0A_12) },
592d1631
L
5615 { Bad_Opcode },
5616 { Bad_Opcode },
5617 { Bad_Opcode },
5618 { Bad_Opcode },
5619 { Bad_Opcode },
4e7d34a6 5620 /* 18 */
592d1631
L
5621 { Bad_Opcode },
5622 { Bad_Opcode },
5623 { Bad_Opcode },
5624 { Bad_Opcode },
5625 { Bad_Opcode },
5626 { Bad_Opcode },
5627 { Bad_Opcode },
5628 { Bad_Opcode },
4e7d34a6 5629 /* 20 */
592d1631
L
5630 { Bad_Opcode },
5631 { Bad_Opcode },
5632 { Bad_Opcode },
5633 { Bad_Opcode },
5634 { Bad_Opcode },
5635 { Bad_Opcode },
5636 { Bad_Opcode },
5637 { Bad_Opcode },
4e7d34a6 5638 /* 28 */
592d1631
L
5639 { Bad_Opcode },
5640 { Bad_Opcode },
5641 { Bad_Opcode },
5642 { Bad_Opcode },
5643 { Bad_Opcode },
5644 { Bad_Opcode },
5645 { Bad_Opcode },
5646 { Bad_Opcode },
4e7d34a6 5647 /* 30 */
592d1631
L
5648 { Bad_Opcode },
5649 { Bad_Opcode },
5650 { Bad_Opcode },
5651 { Bad_Opcode },
5652 { Bad_Opcode },
5653 { Bad_Opcode },
5654 { Bad_Opcode },
5655 { Bad_Opcode },
c0f3af97 5656 /* 38 */
592d1631
L
5657 { Bad_Opcode },
5658 { Bad_Opcode },
5659 { Bad_Opcode },
5660 { Bad_Opcode },
5661 { Bad_Opcode },
5662 { Bad_Opcode },
5663 { Bad_Opcode },
5664 { Bad_Opcode },
c0f3af97 5665 /* 40 */
592d1631
L
5666 { Bad_Opcode },
5667 { Bad_Opcode },
5668 { Bad_Opcode },
5669 { Bad_Opcode },
5670 { Bad_Opcode },
5671 { Bad_Opcode },
5672 { Bad_Opcode },
5673 { Bad_Opcode },
c1e679ec 5674 /* 48 */
592d1631
L
5675 { Bad_Opcode },
5676 { Bad_Opcode },
5677 { Bad_Opcode },
5678 { Bad_Opcode },
5679 { Bad_Opcode },
5680 { Bad_Opcode },
5681 { Bad_Opcode },
5682 { Bad_Opcode },
c1e679ec 5683 /* 50 */
592d1631
L
5684 { Bad_Opcode },
5685 { Bad_Opcode },
5686 { Bad_Opcode },
5687 { Bad_Opcode },
5688 { Bad_Opcode },
5689 { Bad_Opcode },
5690 { Bad_Opcode },
5691 { Bad_Opcode },
4e7d34a6 5692 /* 58 */
592d1631
L
5693 { Bad_Opcode },
5694 { Bad_Opcode },
5695 { Bad_Opcode },
5696 { Bad_Opcode },
5697 { Bad_Opcode },
5698 { Bad_Opcode },
5699 { Bad_Opcode },
5700 { Bad_Opcode },
4e7d34a6 5701 /* 60 */
592d1631
L
5702 { Bad_Opcode },
5703 { Bad_Opcode },
5704 { Bad_Opcode },
5705 { Bad_Opcode },
5706 { Bad_Opcode },
5707 { Bad_Opcode },
5708 { Bad_Opcode },
5709 { Bad_Opcode },
4e7d34a6 5710 /* 68 */
592d1631
L
5711 { Bad_Opcode },
5712 { Bad_Opcode },
5713 { Bad_Opcode },
5714 { Bad_Opcode },
5715 { Bad_Opcode },
5716 { Bad_Opcode },
5717 { Bad_Opcode },
5718 { Bad_Opcode },
4e7d34a6 5719 /* 70 */
592d1631
L
5720 { Bad_Opcode },
5721 { Bad_Opcode },
5722 { Bad_Opcode },
5723 { Bad_Opcode },
5724 { Bad_Opcode },
5725 { Bad_Opcode },
5726 { Bad_Opcode },
5727 { Bad_Opcode },
4e7d34a6 5728 /* 78 */
592d1631
L
5729 { Bad_Opcode },
5730 { Bad_Opcode },
5731 { Bad_Opcode },
5732 { Bad_Opcode },
5733 { Bad_Opcode },
5734 { Bad_Opcode },
5735 { Bad_Opcode },
5736 { Bad_Opcode },
4e7d34a6 5737 /* 80 */
592d1631
L
5738 { Bad_Opcode },
5739 { Bad_Opcode },
5740 { Bad_Opcode },
5741 { Bad_Opcode },
5742 { Bad_Opcode },
5743 { Bad_Opcode },
5744 { Bad_Opcode },
5745 { Bad_Opcode },
4e7d34a6 5746 /* 88 */
592d1631
L
5747 { Bad_Opcode },
5748 { Bad_Opcode },
5749 { Bad_Opcode },
5750 { Bad_Opcode },
5751 { Bad_Opcode },
5752 { Bad_Opcode },
5753 { Bad_Opcode },
5754 { Bad_Opcode },
4e7d34a6 5755 /* 90 */
592d1631
L
5756 { Bad_Opcode },
5757 { Bad_Opcode },
5758 { Bad_Opcode },
5759 { Bad_Opcode },
5760 { Bad_Opcode },
5761 { Bad_Opcode },
5762 { Bad_Opcode },
5763 { Bad_Opcode },
4e7d34a6 5764 /* 98 */
592d1631
L
5765 { Bad_Opcode },
5766 { Bad_Opcode },
5767 { Bad_Opcode },
5768 { Bad_Opcode },
5769 { Bad_Opcode },
5770 { Bad_Opcode },
5771 { Bad_Opcode },
5772 { Bad_Opcode },
4e7d34a6 5773 /* a0 */
592d1631
L
5774 { Bad_Opcode },
5775 { Bad_Opcode },
5776 { Bad_Opcode },
5777 { Bad_Opcode },
5778 { Bad_Opcode },
5779 { Bad_Opcode },
5780 { Bad_Opcode },
5781 { Bad_Opcode },
4e7d34a6 5782 /* a8 */
592d1631
L
5783 { Bad_Opcode },
5784 { Bad_Opcode },
5785 { Bad_Opcode },
5786 { Bad_Opcode },
5787 { Bad_Opcode },
5788 { Bad_Opcode },
5789 { Bad_Opcode },
5790 { Bad_Opcode },
d5d7db8e 5791 /* b0 */
592d1631
L
5792 { Bad_Opcode },
5793 { Bad_Opcode },
5794 { Bad_Opcode },
5795 { Bad_Opcode },
5796 { Bad_Opcode },
5797 { Bad_Opcode },
5798 { Bad_Opcode },
5799 { Bad_Opcode },
85f10a01 5800 /* b8 */
592d1631
L
5801 { Bad_Opcode },
5802 { Bad_Opcode },
5803 { Bad_Opcode },
5804 { Bad_Opcode },
5805 { Bad_Opcode },
5806 { Bad_Opcode },
5807 { Bad_Opcode },
5808 { Bad_Opcode },
85f10a01 5809 /* c0 */
592d1631
L
5810 { Bad_Opcode },
5811 { Bad_Opcode },
5812 { Bad_Opcode },
5813 { Bad_Opcode },
5814 { Bad_Opcode },
5815 { Bad_Opcode },
5816 { Bad_Opcode },
5817 { Bad_Opcode },
85f10a01 5818 /* c8 */
592d1631
L
5819 { Bad_Opcode },
5820 { Bad_Opcode },
5821 { Bad_Opcode },
5822 { Bad_Opcode },
5823 { Bad_Opcode },
5824 { Bad_Opcode },
5825 { Bad_Opcode },
5826 { Bad_Opcode },
85f10a01 5827 /* d0 */
592d1631
L
5828 { Bad_Opcode },
5829 { Bad_Opcode },
5830 { Bad_Opcode },
5831 { Bad_Opcode },
5832 { Bad_Opcode },
5833 { Bad_Opcode },
5834 { Bad_Opcode },
5835 { Bad_Opcode },
85f10a01 5836 /* d8 */
592d1631
L
5837 { Bad_Opcode },
5838 { Bad_Opcode },
5839 { Bad_Opcode },
5840 { Bad_Opcode },
5841 { Bad_Opcode },
5842 { Bad_Opcode },
5843 { Bad_Opcode },
5844 { Bad_Opcode },
85f10a01 5845 /* e0 */
592d1631
L
5846 { Bad_Opcode },
5847 { Bad_Opcode },
5848 { Bad_Opcode },
5849 { Bad_Opcode },
5850 { Bad_Opcode },
5851 { Bad_Opcode },
5852 { Bad_Opcode },
5853 { Bad_Opcode },
85f10a01 5854 /* e8 */
592d1631
L
5855 { Bad_Opcode },
5856 { Bad_Opcode },
5857 { Bad_Opcode },
5858 { Bad_Opcode },
5859 { Bad_Opcode },
5860 { Bad_Opcode },
5861 { Bad_Opcode },
5862 { Bad_Opcode },
85f10a01 5863 /* f0 */
592d1631
L
5864 { Bad_Opcode },
5865 { Bad_Opcode },
5866 { Bad_Opcode },
5867 { Bad_Opcode },
5868 { Bad_Opcode },
5869 { Bad_Opcode },
5870 { Bad_Opcode },
5871 { Bad_Opcode },
85f10a01 5872 /* f8 */
592d1631
L
5873 { Bad_Opcode },
5874 { Bad_Opcode },
5875 { Bad_Opcode },
5876 { Bad_Opcode },
5877 { Bad_Opcode },
5878 { Bad_Opcode },
5879 { Bad_Opcode },
5880 { Bad_Opcode },
85f10a01 5881 },
c0f3af97
L
5882};
5883
5884static const struct dis386 vex_table[][256] = {
5885 /* VEX_0F */
85f10a01
MM
5886 {
5887 /* 00 */
592d1631
L
5888 { Bad_Opcode },
5889 { Bad_Opcode },
5890 { Bad_Opcode },
5891 { Bad_Opcode },
5892 { Bad_Opcode },
5893 { Bad_Opcode },
5894 { Bad_Opcode },
5895 { Bad_Opcode },
85f10a01 5896 /* 08 */
592d1631
L
5897 { Bad_Opcode },
5898 { Bad_Opcode },
5899 { Bad_Opcode },
5900 { Bad_Opcode },
5901 { Bad_Opcode },
5902 { Bad_Opcode },
5903 { Bad_Opcode },
5904 { Bad_Opcode },
c0f3af97 5905 /* 10 */
592a252b
L
5906 { PREFIX_TABLE (PREFIX_VEX_0F10) },
5907 { PREFIX_TABLE (PREFIX_VEX_0F11) },
5908 { PREFIX_TABLE (PREFIX_VEX_0F12) },
5909 { MOD_TABLE (MOD_VEX_0F13) },
bf926894
JB
5910 { "vunpcklpX", { XM, Vex, EXx }, PREFIX_OPCODE },
5911 { "vunpckhpX", { XM, Vex, EXx }, PREFIX_OPCODE },
592a252b
L
5912 { PREFIX_TABLE (PREFIX_VEX_0F16) },
5913 { MOD_TABLE (MOD_VEX_0F17) },
c0f3af97 5914 /* 18 */
592d1631
L
5915 { Bad_Opcode },
5916 { Bad_Opcode },
5917 { Bad_Opcode },
5918 { Bad_Opcode },
5919 { Bad_Opcode },
5920 { Bad_Opcode },
5921 { Bad_Opcode },
5922 { Bad_Opcode },
c0f3af97 5923 /* 20 */
592d1631
L
5924 { Bad_Opcode },
5925 { Bad_Opcode },
5926 { Bad_Opcode },
5927 { Bad_Opcode },
5928 { Bad_Opcode },
5929 { Bad_Opcode },
5930 { Bad_Opcode },
5931 { Bad_Opcode },
c0f3af97 5932 /* 28 */
bf926894
JB
5933 { "vmovapX", { XM, EXx }, PREFIX_OPCODE },
5934 { "vmovapX", { EXxS, XM }, PREFIX_OPCODE },
592a252b
L
5935 { PREFIX_TABLE (PREFIX_VEX_0F2A) },
5936 { MOD_TABLE (MOD_VEX_0F2B) },
5937 { PREFIX_TABLE (PREFIX_VEX_0F2C) },
5938 { PREFIX_TABLE (PREFIX_VEX_0F2D) },
5939 { PREFIX_TABLE (PREFIX_VEX_0F2E) },
5940 { PREFIX_TABLE (PREFIX_VEX_0F2F) },
85f10a01 5941 /* 30 */
592d1631
L
5942 { Bad_Opcode },
5943 { Bad_Opcode },
5944 { Bad_Opcode },
5945 { Bad_Opcode },
5946 { Bad_Opcode },
5947 { Bad_Opcode },
5948 { Bad_Opcode },
5949 { Bad_Opcode },
4e7d34a6 5950 /* 38 */
592d1631
L
5951 { Bad_Opcode },
5952 { Bad_Opcode },
5953 { Bad_Opcode },
5954 { Bad_Opcode },
5955 { Bad_Opcode },
5956 { Bad_Opcode },
5957 { Bad_Opcode },
5958 { Bad_Opcode },
d5d7db8e 5959 /* 40 */
592d1631 5960 { Bad_Opcode },
43234a1e
L
5961 { PREFIX_TABLE (PREFIX_VEX_0F41) },
5962 { PREFIX_TABLE (PREFIX_VEX_0F42) },
592d1631 5963 { Bad_Opcode },
43234a1e
L
5964 { PREFIX_TABLE (PREFIX_VEX_0F44) },
5965 { PREFIX_TABLE (PREFIX_VEX_0F45) },
5966 { PREFIX_TABLE (PREFIX_VEX_0F46) },
5967 { PREFIX_TABLE (PREFIX_VEX_0F47) },
85f10a01 5968 /* 48 */
592d1631
L
5969 { Bad_Opcode },
5970 { Bad_Opcode },
1ba585e8 5971 { PREFIX_TABLE (PREFIX_VEX_0F4A) },
43234a1e 5972 { PREFIX_TABLE (PREFIX_VEX_0F4B) },
592d1631
L
5973 { Bad_Opcode },
5974 { Bad_Opcode },
5975 { Bad_Opcode },
5976 { Bad_Opcode },
d5d7db8e 5977 /* 50 */
592a252b
L
5978 { MOD_TABLE (MOD_VEX_0F50) },
5979 { PREFIX_TABLE (PREFIX_VEX_0F51) },
5980 { PREFIX_TABLE (PREFIX_VEX_0F52) },
5981 { PREFIX_TABLE (PREFIX_VEX_0F53) },
bf926894
JB
5982 { "vandpX", { XM, Vex, EXx }, PREFIX_OPCODE },
5983 { "vandnpX", { XM, Vex, EXx }, PREFIX_OPCODE },
5984 { "vorpX", { XM, Vex, EXx }, PREFIX_OPCODE },
5985 { "vxorpX", { XM, Vex, EXx }, PREFIX_OPCODE },
c0f3af97 5986 /* 58 */
592a252b
L
5987 { PREFIX_TABLE (PREFIX_VEX_0F58) },
5988 { PREFIX_TABLE (PREFIX_VEX_0F59) },
5989 { PREFIX_TABLE (PREFIX_VEX_0F5A) },
5990 { PREFIX_TABLE (PREFIX_VEX_0F5B) },
5991 { PREFIX_TABLE (PREFIX_VEX_0F5C) },
5992 { PREFIX_TABLE (PREFIX_VEX_0F5D) },
5993 { PREFIX_TABLE (PREFIX_VEX_0F5E) },
5994 { PREFIX_TABLE (PREFIX_VEX_0F5F) },
c0f3af97 5995 /* 60 */
7531c613
JB
5996 { "vpunpcklbw", { XM, Vex, EXx }, PREFIX_DATA },
5997 { "vpunpcklwd", { XM, Vex, EXx }, PREFIX_DATA },
5998 { "vpunpckldq", { XM, Vex, EXx }, PREFIX_DATA },
5999 { "vpacksswb", { XM, Vex, EXx }, PREFIX_DATA },
6000 { "vpcmpgtb", { XM, Vex, EXx }, PREFIX_DATA },
6001 { "vpcmpgtw", { XM, Vex, EXx }, PREFIX_DATA },
6002 { "vpcmpgtd", { XM, Vex, EXx }, PREFIX_DATA },
6003 { "vpackuswb", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6004 /* 68 */
7531c613
JB
6005 { "vpunpckhbw", { XM, Vex, EXx }, PREFIX_DATA },
6006 { "vpunpckhwd", { XM, Vex, EXx }, PREFIX_DATA },
6007 { "vpunpckhdq", { XM, Vex, EXx }, PREFIX_DATA },
6008 { "vpackssdw", { XM, Vex, EXx }, PREFIX_DATA },
6009 { "vpunpcklqdq", { XM, Vex, EXx }, PREFIX_DATA },
6010 { "vpunpckhqdq", { XM, Vex, EXx }, PREFIX_DATA },
6011 { VEX_LEN_TABLE (VEX_LEN_0F6E) },
592a252b 6012 { PREFIX_TABLE (PREFIX_VEX_0F6F) },
c0f3af97 6013 /* 70 */
592a252b
L
6014 { PREFIX_TABLE (PREFIX_VEX_0F70) },
6015 { REG_TABLE (REG_VEX_0F71) },
6016 { REG_TABLE (REG_VEX_0F72) },
6017 { REG_TABLE (REG_VEX_0F73) },
7531c613
JB
6018 { "vpcmpeqb", { XM, Vex, EXx }, PREFIX_DATA },
6019 { "vpcmpeqw", { XM, Vex, EXx }, PREFIX_DATA },
6020 { "vpcmpeqd", { XM, Vex, EXx }, PREFIX_DATA },
035e7389 6021 { VEX_LEN_TABLE (VEX_LEN_0F77) },
c0f3af97 6022 /* 78 */
592d1631
L
6023 { Bad_Opcode },
6024 { Bad_Opcode },
6025 { Bad_Opcode },
6026 { Bad_Opcode },
592a252b
L
6027 { PREFIX_TABLE (PREFIX_VEX_0F7C) },
6028 { PREFIX_TABLE (PREFIX_VEX_0F7D) },
6029 { PREFIX_TABLE (PREFIX_VEX_0F7E) },
6030 { PREFIX_TABLE (PREFIX_VEX_0F7F) },
c0f3af97 6031 /* 80 */
592d1631
L
6032 { Bad_Opcode },
6033 { Bad_Opcode },
6034 { Bad_Opcode },
6035 { Bad_Opcode },
6036 { Bad_Opcode },
6037 { Bad_Opcode },
6038 { Bad_Opcode },
6039 { Bad_Opcode },
c0f3af97 6040 /* 88 */
592d1631
L
6041 { Bad_Opcode },
6042 { Bad_Opcode },
6043 { Bad_Opcode },
6044 { Bad_Opcode },
6045 { Bad_Opcode },
6046 { Bad_Opcode },
6047 { Bad_Opcode },
6048 { Bad_Opcode },
c0f3af97 6049 /* 90 */
43234a1e
L
6050 { PREFIX_TABLE (PREFIX_VEX_0F90) },
6051 { PREFIX_TABLE (PREFIX_VEX_0F91) },
6052 { PREFIX_TABLE (PREFIX_VEX_0F92) },
6053 { PREFIX_TABLE (PREFIX_VEX_0F93) },
592d1631
L
6054 { Bad_Opcode },
6055 { Bad_Opcode },
6056 { Bad_Opcode },
6057 { Bad_Opcode },
c0f3af97 6058 /* 98 */
43234a1e 6059 { PREFIX_TABLE (PREFIX_VEX_0F98) },
1ba585e8 6060 { PREFIX_TABLE (PREFIX_VEX_0F99) },
592d1631
L
6061 { Bad_Opcode },
6062 { Bad_Opcode },
6063 { Bad_Opcode },
6064 { Bad_Opcode },
6065 { Bad_Opcode },
6066 { Bad_Opcode },
c0f3af97 6067 /* a0 */
592d1631
L
6068 { Bad_Opcode },
6069 { Bad_Opcode },
6070 { Bad_Opcode },
6071 { Bad_Opcode },
6072 { Bad_Opcode },
6073 { Bad_Opcode },
6074 { Bad_Opcode },
6075 { Bad_Opcode },
c0f3af97 6076 /* a8 */
592d1631
L
6077 { Bad_Opcode },
6078 { Bad_Opcode },
6079 { Bad_Opcode },
6080 { Bad_Opcode },
6081 { Bad_Opcode },
6082 { Bad_Opcode },
592a252b 6083 { REG_TABLE (REG_VEX_0FAE) },
592d1631 6084 { Bad_Opcode },
c0f3af97 6085 /* b0 */
592d1631
L
6086 { Bad_Opcode },
6087 { Bad_Opcode },
6088 { Bad_Opcode },
6089 { Bad_Opcode },
6090 { Bad_Opcode },
6091 { Bad_Opcode },
6092 { Bad_Opcode },
6093 { Bad_Opcode },
c0f3af97 6094 /* b8 */
592d1631
L
6095 { Bad_Opcode },
6096 { Bad_Opcode },
6097 { Bad_Opcode },
6098 { Bad_Opcode },
6099 { Bad_Opcode },
6100 { Bad_Opcode },
6101 { Bad_Opcode },
6102 { Bad_Opcode },
c0f3af97 6103 /* c0 */
592d1631
L
6104 { Bad_Opcode },
6105 { Bad_Opcode },
592a252b 6106 { PREFIX_TABLE (PREFIX_VEX_0FC2) },
592d1631 6107 { Bad_Opcode },
7531c613
JB
6108 { VEX_LEN_TABLE (VEX_LEN_0FC4) },
6109 { VEX_LEN_TABLE (VEX_LEN_0FC5) },
bf926894 6110 { "vshufpX", { XM, Vex, EXx, Ib }, PREFIX_OPCODE },
592d1631 6111 { Bad_Opcode },
c0f3af97 6112 /* c8 */
592d1631
L
6113 { Bad_Opcode },
6114 { Bad_Opcode },
6115 { Bad_Opcode },
6116 { Bad_Opcode },
6117 { Bad_Opcode },
6118 { Bad_Opcode },
6119 { Bad_Opcode },
6120 { Bad_Opcode },
c0f3af97 6121 /* d0 */
592a252b 6122 { PREFIX_TABLE (PREFIX_VEX_0FD0) },
7531c613
JB
6123 { "vpsrlw", { XM, Vex, EXxmm }, PREFIX_DATA },
6124 { "vpsrld", { XM, Vex, EXxmm }, PREFIX_DATA },
6125 { "vpsrlq", { XM, Vex, EXxmm }, PREFIX_DATA },
6126 { "vpaddq", { XM, Vex, EXx }, PREFIX_DATA },
6127 { "vpmullw", { XM, Vex, EXx }, PREFIX_DATA },
6128 { VEX_LEN_TABLE (VEX_LEN_0FD6) },
6129 { MOD_TABLE (MOD_VEX_0FD7) },
c0f3af97 6130 /* d8 */
7531c613
JB
6131 { "vpsubusb", { XM, Vex, EXx }, PREFIX_DATA },
6132 { "vpsubusw", { XM, Vex, EXx }, PREFIX_DATA },
6133 { "vpminub", { XM, Vex, EXx }, PREFIX_DATA },
6134 { "vpand", { XM, Vex, EXx }, PREFIX_DATA },
6135 { "vpaddusb", { XM, Vex, EXx }, PREFIX_DATA },
6136 { "vpaddusw", { XM, Vex, EXx }, PREFIX_DATA },
6137 { "vpmaxub", { XM, Vex, EXx }, PREFIX_DATA },
6138 { "vpandn", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6139 /* e0 */
7531c613
JB
6140 { "vpavgb", { XM, Vex, EXx }, PREFIX_DATA },
6141 { "vpsraw", { XM, Vex, EXxmm }, PREFIX_DATA },
6142 { "vpsrad", { XM, Vex, EXxmm }, PREFIX_DATA },
6143 { "vpavgw", { XM, Vex, EXx }, PREFIX_DATA },
6144 { "vpmulhuw", { XM, Vex, EXx }, PREFIX_DATA },
6145 { "vpmulhw", { XM, Vex, EXx }, PREFIX_DATA },
592a252b 6146 { PREFIX_TABLE (PREFIX_VEX_0FE6) },
7531c613 6147 { MOD_TABLE (MOD_VEX_0FE7) },
c0f3af97 6148 /* e8 */
7531c613
JB
6149 { "vpsubsb", { XM, Vex, EXx }, PREFIX_DATA },
6150 { "vpsubsw", { XM, Vex, EXx }, PREFIX_DATA },
6151 { "vpminsw", { XM, Vex, EXx }, PREFIX_DATA },
6152 { "vpor", { XM, Vex, EXx }, PREFIX_DATA },
6153 { "vpaddsb", { XM, Vex, EXx }, PREFIX_DATA },
6154 { "vpaddsw", { XM, Vex, EXx }, PREFIX_DATA },
6155 { "vpmaxsw", { XM, Vex, EXx }, PREFIX_DATA },
6156 { "vpxor", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6157 /* f0 */
592a252b 6158 { PREFIX_TABLE (PREFIX_VEX_0FF0) },
7531c613
JB
6159 { "vpsllw", { XM, Vex, EXxmm }, PREFIX_DATA },
6160 { "vpslld", { XM, Vex, EXxmm }, PREFIX_DATA },
6161 { "vpsllq", { XM, Vex, EXxmm }, PREFIX_DATA },
6162 { "vpmuludq", { XM, Vex, EXx }, PREFIX_DATA },
6163 { "vpmaddwd", { XM, Vex, EXx }, PREFIX_DATA },
6164 { "vpsadbw", { XM, Vex, EXx }, PREFIX_DATA },
6165 { VEX_LEN_TABLE (VEX_LEN_0FF7) },
c0f3af97 6166 /* f8 */
7531c613
JB
6167 { "vpsubb", { XM, Vex, EXx }, PREFIX_DATA },
6168 { "vpsubw", { XM, Vex, EXx }, PREFIX_DATA },
6169 { "vpsubd", { XM, Vex, EXx }, PREFIX_DATA },
6170 { "vpsubq", { XM, Vex, EXx }, PREFIX_DATA },
6171 { "vpaddb", { XM, Vex, EXx }, PREFIX_DATA },
6172 { "vpaddw", { XM, Vex, EXx }, PREFIX_DATA },
6173 { "vpaddd", { XM, Vex, EXx }, PREFIX_DATA },
592d1631 6174 { Bad_Opcode },
c0f3af97
L
6175 },
6176 /* VEX_0F38 */
6177 {
6178 /* 00 */
7531c613
JB
6179 { "vpshufb", { XM, Vex, EXx }, PREFIX_DATA },
6180 { "vphaddw", { XM, Vex, EXx }, PREFIX_DATA },
6181 { "vphaddd", { XM, Vex, EXx }, PREFIX_DATA },
6182 { "vphaddsw", { XM, Vex, EXx }, PREFIX_DATA },
6183 { "vpmaddubsw", { XM, Vex, EXx }, PREFIX_DATA },
6184 { "vphsubw", { XM, Vex, EXx }, PREFIX_DATA },
6185 { "vphsubd", { XM, Vex, EXx }, PREFIX_DATA },
6186 { "vphsubsw", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6187 /* 08 */
7531c613
JB
6188 { "vpsignb", { XM, Vex, EXx }, PREFIX_DATA },
6189 { "vpsignw", { XM, Vex, EXx }, PREFIX_DATA },
6190 { "vpsignd", { XM, Vex, EXx }, PREFIX_DATA },
6191 { "vpmulhrsw", { XM, Vex, EXx }, PREFIX_DATA },
6192 { VEX_W_TABLE (VEX_W_0F380C) },
6193 { VEX_W_TABLE (VEX_W_0F380D) },
6194 { VEX_W_TABLE (VEX_W_0F380E) },
6195 { VEX_W_TABLE (VEX_W_0F380F) },
c0f3af97 6196 /* 10 */
592d1631
L
6197 { Bad_Opcode },
6198 { Bad_Opcode },
6199 { Bad_Opcode },
7531c613 6200 { VEX_W_TABLE (VEX_W_0F3813) },
592d1631
L
6201 { Bad_Opcode },
6202 { Bad_Opcode },
7531c613
JB
6203 { VEX_LEN_TABLE (VEX_LEN_0F3816) },
6204 { "vptest", { XM, EXx }, PREFIX_DATA },
c0f3af97 6205 /* 18 */
7531c613
JB
6206 { VEX_W_TABLE (VEX_W_0F3818) },
6207 { VEX_LEN_TABLE (VEX_LEN_0F3819) },
6208 { MOD_TABLE (MOD_VEX_0F381A) },
592d1631 6209 { Bad_Opcode },
7531c613
JB
6210 { "vpabsb", { XM, EXx }, PREFIX_DATA },
6211 { "vpabsw", { XM, EXx }, PREFIX_DATA },
6212 { "vpabsd", { XM, EXx }, PREFIX_DATA },
592d1631 6213 { Bad_Opcode },
c0f3af97 6214 /* 20 */
7531c613
JB
6215 { "vpmovsxbw", { XM, EXxmmq }, PREFIX_DATA },
6216 { "vpmovsxbd", { XM, EXxmmqd }, PREFIX_DATA },
6217 { "vpmovsxbq", { XM, EXxmmdw }, PREFIX_DATA },
6218 { "vpmovsxwd", { XM, EXxmmq }, PREFIX_DATA },
6219 { "vpmovsxwq", { XM, EXxmmqd }, PREFIX_DATA },
6220 { "vpmovsxdq", { XM, EXxmmq }, PREFIX_DATA },
592d1631
L
6221 { Bad_Opcode },
6222 { Bad_Opcode },
c0f3af97 6223 /* 28 */
7531c613
JB
6224 { "vpmuldq", { XM, Vex, EXx }, PREFIX_DATA },
6225 { "vpcmpeqq", { XM, Vex, EXx }, PREFIX_DATA },
6226 { MOD_TABLE (MOD_VEX_0F382A) },
6227 { "vpackusdw", { XM, Vex, EXx }, PREFIX_DATA },
6228 { MOD_TABLE (MOD_VEX_0F382C) },
6229 { MOD_TABLE (MOD_VEX_0F382D) },
6230 { MOD_TABLE (MOD_VEX_0F382E) },
6231 { MOD_TABLE (MOD_VEX_0F382F) },
c0f3af97 6232 /* 30 */
7531c613
JB
6233 { "vpmovzxbw", { XM, EXxmmq }, PREFIX_DATA },
6234 { "vpmovzxbd", { XM, EXxmmqd }, PREFIX_DATA },
6235 { "vpmovzxbq", { XM, EXxmmdw }, PREFIX_DATA },
6236 { "vpmovzxwd", { XM, EXxmmq }, PREFIX_DATA },
6237 { "vpmovzxwq", { XM, EXxmmqd }, PREFIX_DATA },
6238 { "vpmovzxdq", { XM, EXxmmq }, PREFIX_DATA },
6239 { VEX_LEN_TABLE (VEX_LEN_0F3836) },
6240 { "vpcmpgtq", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6241 /* 38 */
7531c613
JB
6242 { "vpminsb", { XM, Vex, EXx }, PREFIX_DATA },
6243 { "vpminsd", { XM, Vex, EXx }, PREFIX_DATA },
6244 { "vpminuw", { XM, Vex, EXx }, PREFIX_DATA },
6245 { "vpminud", { XM, Vex, EXx }, PREFIX_DATA },
6246 { "vpmaxsb", { XM, Vex, EXx }, PREFIX_DATA },
6247 { "vpmaxsd", { XM, Vex, EXx }, PREFIX_DATA },
6248 { "vpmaxuw", { XM, Vex, EXx }, PREFIX_DATA },
6249 { "vpmaxud", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6250 /* 40 */
7531c613
JB
6251 { "vpmulld", { XM, Vex, EXx }, PREFIX_DATA },
6252 { VEX_LEN_TABLE (VEX_LEN_0F3841) },
592d1631
L
6253 { Bad_Opcode },
6254 { Bad_Opcode },
6255 { Bad_Opcode },
7531c613
JB
6256 { "vpsrlv%DQ", { XM, Vex, EXx }, PREFIX_DATA },
6257 { VEX_W_TABLE (VEX_W_0F3846) },
6258 { "vpsllv%DQ", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6259 /* 48 */
592d1631 6260 { Bad_Opcode },
260cd341 6261 { X86_64_TABLE (X86_64_VEX_0F3849) },
592d1631 6262 { Bad_Opcode },
260cd341 6263 { X86_64_TABLE (X86_64_VEX_0F384B) },
592d1631
L
6264 { Bad_Opcode },
6265 { Bad_Opcode },
6266 { Bad_Opcode },
6267 { Bad_Opcode },
c0f3af97 6268 /* 50 */
58bf9b6a
L
6269 { VEX_W_TABLE (VEX_W_0F3850) },
6270 { VEX_W_TABLE (VEX_W_0F3851) },
6271 { VEX_W_TABLE (VEX_W_0F3852) },
6272 { VEX_W_TABLE (VEX_W_0F3853) },
592d1631
L
6273 { Bad_Opcode },
6274 { Bad_Opcode },
6275 { Bad_Opcode },
6276 { Bad_Opcode },
c0f3af97 6277 /* 58 */
7531c613
JB
6278 { VEX_W_TABLE (VEX_W_0F3858) },
6279 { VEX_W_TABLE (VEX_W_0F3859) },
6280 { MOD_TABLE (MOD_VEX_0F385A) },
592d1631 6281 { Bad_Opcode },
260cd341 6282 { X86_64_TABLE (X86_64_VEX_0F385C) },
592d1631 6283 { Bad_Opcode },
260cd341 6284 { X86_64_TABLE (X86_64_VEX_0F385E) },
592d1631 6285 { Bad_Opcode },
c0f3af97 6286 /* 60 */
592d1631
L
6287 { Bad_Opcode },
6288 { Bad_Opcode },
6289 { Bad_Opcode },
6290 { Bad_Opcode },
6291 { Bad_Opcode },
6292 { Bad_Opcode },
6293 { Bad_Opcode },
6294 { Bad_Opcode },
c0f3af97 6295 /* 68 */
592d1631
L
6296 { Bad_Opcode },
6297 { Bad_Opcode },
6298 { Bad_Opcode },
6299 { Bad_Opcode },
6300 { Bad_Opcode },
6301 { Bad_Opcode },
6302 { Bad_Opcode },
6303 { Bad_Opcode },
c0f3af97 6304 /* 70 */
592d1631
L
6305 { Bad_Opcode },
6306 { Bad_Opcode },
6307 { Bad_Opcode },
6308 { Bad_Opcode },
6309 { Bad_Opcode },
6310 { Bad_Opcode },
6311 { Bad_Opcode },
6312 { Bad_Opcode },
c0f3af97 6313 /* 78 */
7531c613
JB
6314 { VEX_W_TABLE (VEX_W_0F3878) },
6315 { VEX_W_TABLE (VEX_W_0F3879) },
592d1631
L
6316 { Bad_Opcode },
6317 { Bad_Opcode },
6318 { Bad_Opcode },
6319 { Bad_Opcode },
6320 { Bad_Opcode },
6321 { Bad_Opcode },
c0f3af97 6322 /* 80 */
592d1631
L
6323 { Bad_Opcode },
6324 { Bad_Opcode },
6325 { Bad_Opcode },
6326 { Bad_Opcode },
6327 { Bad_Opcode },
6328 { Bad_Opcode },
6329 { Bad_Opcode },
6330 { Bad_Opcode },
c0f3af97 6331 /* 88 */
592d1631
L
6332 { Bad_Opcode },
6333 { Bad_Opcode },
6334 { Bad_Opcode },
6335 { Bad_Opcode },
7531c613 6336 { MOD_TABLE (MOD_VEX_0F388C) },
592d1631 6337 { Bad_Opcode },
7531c613 6338 { MOD_TABLE (MOD_VEX_0F388E) },
592d1631 6339 { Bad_Opcode },
c0f3af97 6340 /* 90 */
7531c613
JB
6341 { "vpgatherd%DQ", { XM, MVexVSIBDWpX, Vex }, PREFIX_DATA },
6342 { "vpgatherq%DQ", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, PREFIX_DATA },
6343 { "vgatherdp%XW", { XM, MVexVSIBDWpX, Vex }, PREFIX_DATA },
6344 { "vgatherqp%XW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, PREFIX_DATA },
592d1631
L
6345 { Bad_Opcode },
6346 { Bad_Opcode },
7531c613
JB
6347 { "vfmaddsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6348 { "vfmsubadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6349 /* 98 */
7531c613
JB
6350 { "vfmadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6351 { "vfmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6352 { "vfmsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6353 { "vfmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6354 { "vfnmadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6355 { "vfnmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6356 { "vfnmsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6357 { "vfnmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
c0f3af97 6358 /* a0 */
592d1631
L
6359 { Bad_Opcode },
6360 { Bad_Opcode },
6361 { Bad_Opcode },
6362 { Bad_Opcode },
6363 { Bad_Opcode },
6364 { Bad_Opcode },
7531c613
JB
6365 { "vfmaddsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6366 { "vfmsubadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6367 /* a8 */
7531c613
JB
6368 { "vfmadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6369 { "vfmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6370 { "vfmsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6371 { "vfmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6372 { "vfnmadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6373 { "vfnmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6374 { "vfnmsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6375 { "vfnmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
c0f3af97 6376 /* b0 */
592d1631
L
6377 { Bad_Opcode },
6378 { Bad_Opcode },
6379 { Bad_Opcode },
6380 { Bad_Opcode },
6381 { Bad_Opcode },
6382 { Bad_Opcode },
7531c613
JB
6383 { "vfmaddsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6384 { "vfmsubadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6385 /* b8 */
7531c613
JB
6386 { "vfmadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6387 { "vfmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6388 { "vfmsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6389 { "vfmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6390 { "vfnmadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6391 { "vfnmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
6392 { "vfnmsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
6393 { "vfnmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, PREFIX_DATA },
c0f3af97 6394 /* c0 */
592d1631
L
6395 { Bad_Opcode },
6396 { Bad_Opcode },
6397 { Bad_Opcode },
6398 { Bad_Opcode },
6399 { Bad_Opcode },
6400 { Bad_Opcode },
6401 { Bad_Opcode },
6402 { Bad_Opcode },
c0f3af97 6403 /* c8 */
592d1631
L
6404 { Bad_Opcode },
6405 { Bad_Opcode },
6406 { Bad_Opcode },
6407 { Bad_Opcode },
6408 { Bad_Opcode },
6409 { Bad_Opcode },
6410 { Bad_Opcode },
7531c613 6411 { VEX_W_TABLE (VEX_W_0F38CF) },
c0f3af97 6412 /* d0 */
592d1631
L
6413 { Bad_Opcode },
6414 { Bad_Opcode },
6415 { Bad_Opcode },
6416 { Bad_Opcode },
6417 { Bad_Opcode },
6418 { Bad_Opcode },
6419 { Bad_Opcode },
6420 { Bad_Opcode },
c0f3af97 6421 /* d8 */
592d1631
L
6422 { Bad_Opcode },
6423 { Bad_Opcode },
6424 { Bad_Opcode },
7531c613
JB
6425 { VEX_LEN_TABLE (VEX_LEN_0F38DB) },
6426 { "vaesenc", { XM, Vex, EXx }, PREFIX_DATA },
6427 { "vaesenclast", { XM, Vex, EXx }, PREFIX_DATA },
6428 { "vaesdec", { XM, Vex, EXx }, PREFIX_DATA },
6429 { "vaesdeclast", { XM, Vex, EXx }, PREFIX_DATA },
c0f3af97 6430 /* e0 */
592d1631
L
6431 { Bad_Opcode },
6432 { Bad_Opcode },
6433 { Bad_Opcode },
6434 { Bad_Opcode },
6435 { Bad_Opcode },
6436 { Bad_Opcode },
6437 { Bad_Opcode },
6438 { Bad_Opcode },
c0f3af97 6439 /* e8 */
592d1631
L
6440 { Bad_Opcode },
6441 { Bad_Opcode },
6442 { Bad_Opcode },
6443 { Bad_Opcode },
6444 { Bad_Opcode },
6445 { Bad_Opcode },
6446 { Bad_Opcode },
6447 { Bad_Opcode },
c0f3af97 6448 /* f0 */
592d1631
L
6449 { Bad_Opcode },
6450 { Bad_Opcode },
035e7389 6451 { VEX_LEN_TABLE (VEX_LEN_0F38F2) },
f12dc422 6452 { REG_TABLE (REG_VEX_0F38F3) },
592d1631 6453 { Bad_Opcode },
6c30d220
L
6454 { PREFIX_TABLE (PREFIX_VEX_0F38F5) },
6455 { PREFIX_TABLE (PREFIX_VEX_0F38F6) },
f12dc422 6456 { PREFIX_TABLE (PREFIX_VEX_0F38F7) },
c0f3af97 6457 /* f8 */
592d1631
L
6458 { Bad_Opcode },
6459 { Bad_Opcode },
6460 { Bad_Opcode },
6461 { Bad_Opcode },
6462 { Bad_Opcode },
6463 { Bad_Opcode },
6464 { Bad_Opcode },
6465 { Bad_Opcode },
c0f3af97
L
6466 },
6467 /* VEX_0F3A */
6468 {
6469 /* 00 */
7531c613
JB
6470 { VEX_LEN_TABLE (VEX_LEN_0F3A00) },
6471 { VEX_LEN_TABLE (VEX_LEN_0F3A01) },
6472 { VEX_W_TABLE (VEX_W_0F3A02) },
592d1631 6473 { Bad_Opcode },
7531c613
JB
6474 { VEX_W_TABLE (VEX_W_0F3A04) },
6475 { VEX_W_TABLE (VEX_W_0F3A05) },
6476 { VEX_LEN_TABLE (VEX_LEN_0F3A06) },
592d1631 6477 { Bad_Opcode },
c0f3af97 6478 /* 08 */
7531c613
JB
6479 { "vroundps", { XM, EXx, Ib }, PREFIX_DATA },
6480 { "vroundpd", { XM, EXx, Ib }, PREFIX_DATA },
6481 { "vroundss", { XMScalar, VexScalar, EXxmm_md, Ib }, PREFIX_DATA },
6482 { "vroundsd", { XMScalar, VexScalar, EXxmm_mq, Ib }, PREFIX_DATA },
6483 { "vblendps", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6484 { "vblendpd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6485 { "vpblendw", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6486 { "vpalignr", { XM, Vex, EXx, Ib }, PREFIX_DATA },
c0f3af97 6487 /* 10 */
592d1631
L
6488 { Bad_Opcode },
6489 { Bad_Opcode },
6490 { Bad_Opcode },
6491 { Bad_Opcode },
7531c613
JB
6492 { VEX_LEN_TABLE (VEX_LEN_0F3A14) },
6493 { VEX_LEN_TABLE (VEX_LEN_0F3A15) },
6494 { VEX_LEN_TABLE (VEX_LEN_0F3A16) },
6495 { VEX_LEN_TABLE (VEX_LEN_0F3A17) },
c0f3af97 6496 /* 18 */
7531c613
JB
6497 { VEX_LEN_TABLE (VEX_LEN_0F3A18) },
6498 { VEX_LEN_TABLE (VEX_LEN_0F3A19) },
592d1631
L
6499 { Bad_Opcode },
6500 { Bad_Opcode },
6501 { Bad_Opcode },
7531c613 6502 { VEX_W_TABLE (VEX_W_0F3A1D) },
592d1631
L
6503 { Bad_Opcode },
6504 { Bad_Opcode },
c0f3af97 6505 /* 20 */
7531c613
JB
6506 { VEX_LEN_TABLE (VEX_LEN_0F3A20) },
6507 { VEX_LEN_TABLE (VEX_LEN_0F3A21) },
6508 { VEX_LEN_TABLE (VEX_LEN_0F3A22) },
592d1631
L
6509 { Bad_Opcode },
6510 { Bad_Opcode },
6511 { Bad_Opcode },
6512 { Bad_Opcode },
6513 { Bad_Opcode },
c0f3af97 6514 /* 28 */
592d1631
L
6515 { Bad_Opcode },
6516 { Bad_Opcode },
6517 { Bad_Opcode },
6518 { Bad_Opcode },
6519 { Bad_Opcode },
6520 { Bad_Opcode },
6521 { Bad_Opcode },
6522 { Bad_Opcode },
c0f3af97 6523 /* 30 */
7531c613
JB
6524 { VEX_LEN_TABLE (VEX_LEN_0F3A30) },
6525 { VEX_LEN_TABLE (VEX_LEN_0F3A31) },
6526 { VEX_LEN_TABLE (VEX_LEN_0F3A32) },
6527 { VEX_LEN_TABLE (VEX_LEN_0F3A33) },
592d1631
L
6528 { Bad_Opcode },
6529 { Bad_Opcode },
6530 { Bad_Opcode },
6531 { Bad_Opcode },
c0f3af97 6532 /* 38 */
7531c613
JB
6533 { VEX_LEN_TABLE (VEX_LEN_0F3A38) },
6534 { VEX_LEN_TABLE (VEX_LEN_0F3A39) },
592d1631
L
6535 { Bad_Opcode },
6536 { Bad_Opcode },
6537 { Bad_Opcode },
6538 { Bad_Opcode },
6539 { Bad_Opcode },
6540 { Bad_Opcode },
c0f3af97 6541 /* 40 */
7531c613
JB
6542 { "vdpps", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6543 { VEX_LEN_TABLE (VEX_LEN_0F3A41) },
6544 { "vmpsadbw", { XM, Vex, EXx, Ib }, PREFIX_DATA },
592d1631 6545 { Bad_Opcode },
7531c613 6546 { "vpclmulqdq", { XM, Vex, EXx, PCLMUL }, PREFIX_DATA },
592d1631 6547 { Bad_Opcode },
7531c613 6548 { VEX_LEN_TABLE (VEX_LEN_0F3A46) },
592d1631 6549 { Bad_Opcode },
c0f3af97 6550 /* 48 */
7531c613
JB
6551 { "vpermil2ps", { XM, Vex, EXx, XMVexI4, VexI4 }, PREFIX_DATA },
6552 { "vpermil2pd", { XM, Vex, EXx, XMVexI4, VexI4 }, PREFIX_DATA },
6553 { VEX_W_TABLE (VEX_W_0F3A4A) },
6554 { VEX_W_TABLE (VEX_W_0F3A4B) },
6555 { VEX_W_TABLE (VEX_W_0F3A4C) },
592d1631
L
6556 { Bad_Opcode },
6557 { Bad_Opcode },
6558 { Bad_Opcode },
c0f3af97 6559 /* 50 */
592d1631
L
6560 { Bad_Opcode },
6561 { Bad_Opcode },
6562 { Bad_Opcode },
6563 { Bad_Opcode },
6564 { Bad_Opcode },
6565 { Bad_Opcode },
6566 { Bad_Opcode },
6567 { Bad_Opcode },
c0f3af97 6568 /* 58 */
592d1631
L
6569 { Bad_Opcode },
6570 { Bad_Opcode },
6571 { Bad_Opcode },
6572 { Bad_Opcode },
7531c613
JB
6573 { "vfmaddsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6574 { "vfmaddsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6575 { "vfmsubaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6576 { "vfmsubaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
c0f3af97 6577 /* 60 */
7531c613
JB
6578 { VEX_LEN_TABLE (VEX_LEN_0F3A60) },
6579 { VEX_LEN_TABLE (VEX_LEN_0F3A61) },
6580 { VEX_LEN_TABLE (VEX_LEN_0F3A62) },
6581 { VEX_LEN_TABLE (VEX_LEN_0F3A63) },
592d1631
L
6582 { Bad_Opcode },
6583 { Bad_Opcode },
6584 { Bad_Opcode },
6585 { Bad_Opcode },
c0f3af97 6586 /* 68 */
7531c613
JB
6587 { "vfmaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6588 { "vfmaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6589 { "vfmaddss", { XMScalar, VexScalar, EXxmm_md, XMVexScalarI4 }, PREFIX_DATA },
6590 { "vfmaddsd", { XMScalar, VexScalar, EXxmm_mq, XMVexScalarI4 }, PREFIX_DATA },
6591 { "vfmsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6592 { "vfmsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6593 { "vfmsubss", { XMScalar, VexScalar, EXxmm_md, XMVexScalarI4 }, PREFIX_DATA },
6594 { "vfmsubsd", { XMScalar, VexScalar, EXxmm_mq, XMVexScalarI4 }, PREFIX_DATA },
c0f3af97 6595 /* 70 */
592d1631
L
6596 { Bad_Opcode },
6597 { Bad_Opcode },
6598 { Bad_Opcode },
6599 { Bad_Opcode },
6600 { Bad_Opcode },
6601 { Bad_Opcode },
6602 { Bad_Opcode },
6603 { Bad_Opcode },
c0f3af97 6604 /* 78 */
7531c613
JB
6605 { "vfnmaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6606 { "vfnmaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6607 { "vfnmaddss", { XMScalar, VexScalar, EXxmm_md, XMVexScalarI4 }, PREFIX_DATA },
6608 { "vfnmaddsd", { XMScalar, VexScalar, EXxmm_mq, XMVexScalarI4 }, PREFIX_DATA },
6609 { "vfnmsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6610 { "vfnmsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
6611 { "vfnmsubss", { XMScalar, VexScalar, EXxmm_md, XMVexScalarI4 }, PREFIX_DATA },
6612 { "vfnmsubsd", { XMScalar, VexScalar, EXxmm_mq, XMVexScalarI4 }, PREFIX_DATA },
c0f3af97 6613 /* 80 */
592d1631
L
6614 { Bad_Opcode },
6615 { Bad_Opcode },
6616 { Bad_Opcode },
6617 { Bad_Opcode },
6618 { Bad_Opcode },
6619 { Bad_Opcode },
6620 { Bad_Opcode },
6621 { Bad_Opcode },
c0f3af97 6622 /* 88 */
592d1631
L
6623 { Bad_Opcode },
6624 { Bad_Opcode },
6625 { Bad_Opcode },
6626 { Bad_Opcode },
6627 { Bad_Opcode },
6628 { Bad_Opcode },
6629 { Bad_Opcode },
6630 { Bad_Opcode },
c0f3af97 6631 /* 90 */
592d1631
L
6632 { Bad_Opcode },
6633 { Bad_Opcode },
6634 { Bad_Opcode },
6635 { Bad_Opcode },
6636 { Bad_Opcode },
6637 { Bad_Opcode },
6638 { Bad_Opcode },
6639 { Bad_Opcode },
c0f3af97 6640 /* 98 */
592d1631
L
6641 { Bad_Opcode },
6642 { Bad_Opcode },
6643 { Bad_Opcode },
6644 { Bad_Opcode },
6645 { Bad_Opcode },
6646 { Bad_Opcode },
6647 { Bad_Opcode },
6648 { Bad_Opcode },
c0f3af97 6649 /* a0 */
592d1631
L
6650 { Bad_Opcode },
6651 { Bad_Opcode },
6652 { Bad_Opcode },
6653 { Bad_Opcode },
6654 { Bad_Opcode },
6655 { Bad_Opcode },
6656 { Bad_Opcode },
6657 { Bad_Opcode },
c0f3af97 6658 /* a8 */
592d1631
L
6659 { Bad_Opcode },
6660 { Bad_Opcode },
6661 { Bad_Opcode },
6662 { Bad_Opcode },
6663 { Bad_Opcode },
6664 { Bad_Opcode },
6665 { Bad_Opcode },
6666 { Bad_Opcode },
c0f3af97 6667 /* b0 */
592d1631
L
6668 { Bad_Opcode },
6669 { Bad_Opcode },
6670 { Bad_Opcode },
6671 { Bad_Opcode },
6672 { Bad_Opcode },
6673 { Bad_Opcode },
6674 { Bad_Opcode },
6675 { Bad_Opcode },
c0f3af97 6676 /* b8 */
592d1631
L
6677 { Bad_Opcode },
6678 { Bad_Opcode },
6679 { Bad_Opcode },
6680 { Bad_Opcode },
6681 { Bad_Opcode },
6682 { Bad_Opcode },
6683 { Bad_Opcode },
6684 { Bad_Opcode },
c0f3af97 6685 /* c0 */
592d1631
L
6686 { Bad_Opcode },
6687 { Bad_Opcode },
6688 { Bad_Opcode },
6689 { Bad_Opcode },
6690 { Bad_Opcode },
6691 { Bad_Opcode },
6692 { Bad_Opcode },
6693 { Bad_Opcode },
c0f3af97 6694 /* c8 */
592d1631
L
6695 { Bad_Opcode },
6696 { Bad_Opcode },
6697 { Bad_Opcode },
6698 { Bad_Opcode },
6699 { Bad_Opcode },
6700 { Bad_Opcode },
7531c613
JB
6701 { VEX_W_TABLE (VEX_W_0F3ACE) },
6702 { VEX_W_TABLE (VEX_W_0F3ACF) },
c0f3af97 6703 /* d0 */
592d1631
L
6704 { Bad_Opcode },
6705 { Bad_Opcode },
6706 { Bad_Opcode },
6707 { Bad_Opcode },
6708 { Bad_Opcode },
6709 { Bad_Opcode },
6710 { Bad_Opcode },
6711 { Bad_Opcode },
c0f3af97 6712 /* d8 */
592d1631
L
6713 { Bad_Opcode },
6714 { Bad_Opcode },
6715 { Bad_Opcode },
6716 { Bad_Opcode },
6717 { Bad_Opcode },
6718 { Bad_Opcode },
6719 { Bad_Opcode },
7531c613 6720 { VEX_LEN_TABLE (VEX_LEN_0F3ADF) },
c0f3af97 6721 /* e0 */
592d1631
L
6722 { Bad_Opcode },
6723 { Bad_Opcode },
6724 { Bad_Opcode },
6725 { Bad_Opcode },
6726 { Bad_Opcode },
6727 { Bad_Opcode },
6728 { Bad_Opcode },
6729 { Bad_Opcode },
c0f3af97 6730 /* e8 */
592d1631
L
6731 { Bad_Opcode },
6732 { Bad_Opcode },
6733 { Bad_Opcode },
6734 { Bad_Opcode },
6735 { Bad_Opcode },
6736 { Bad_Opcode },
6737 { Bad_Opcode },
6738 { Bad_Opcode },
c0f3af97 6739 /* f0 */
6c30d220 6740 { PREFIX_TABLE (PREFIX_VEX_0F3AF0) },
592d1631
L
6741 { Bad_Opcode },
6742 { Bad_Opcode },
6743 { Bad_Opcode },
6744 { Bad_Opcode },
6745 { Bad_Opcode },
6746 { Bad_Opcode },
6747 { Bad_Opcode },
c0f3af97 6748 /* f8 */
592d1631
L
6749 { Bad_Opcode },
6750 { Bad_Opcode },
6751 { Bad_Opcode },
6752 { Bad_Opcode },
6753 { Bad_Opcode },
6754 { Bad_Opcode },
6755 { Bad_Opcode },
6756 { Bad_Opcode },
c0f3af97
L
6757 },
6758};
6759
43234a1e 6760#include "i386-dis-evex.h"
ad692897 6761
c0f3af97 6762static const struct dis386 vex_len_table[][2] = {
18897deb 6763 /* VEX_LEN_0F12_P_0_M_0 / VEX_LEN_0F12_P_2_M_0 */
c0f3af97 6764 {
89e65d17 6765 { "vmovlpX", { XM, Vex, EXq }, 0 },
c0f3af97
L
6766 },
6767
592a252b 6768 /* VEX_LEN_0F12_P_0_M_1 */
c0f3af97 6769 {
89e65d17 6770 { "vmovhlps", { XM, Vex, EXq }, 0 },
c0f3af97
L
6771 },
6772
592a252b 6773 /* VEX_LEN_0F13_M_0 */
c0f3af97 6774 {
bf926894 6775 { "vmovlpX", { EXq, XM }, PREFIX_OPCODE },
c0f3af97
L
6776 },
6777
18897deb 6778 /* VEX_LEN_0F16_P_0_M_0 / VEX_LEN_0F16_P_2_M_0 */
c0f3af97 6779 {
89e65d17 6780 { "vmovhpX", { XM, Vex, EXq }, 0 },
c0f3af97
L
6781 },
6782
592a252b 6783 /* VEX_LEN_0F16_P_0_M_1 */
c0f3af97 6784 {
89e65d17 6785 { "vmovlhps", { XM, Vex, EXq }, 0 },
c0f3af97
L
6786 },
6787
592a252b 6788 /* VEX_LEN_0F17_M_0 */
c0f3af97 6789 {
bf926894 6790 { "vmovhpX", { EXq, XM }, PREFIX_OPCODE },
c0f3af97
L
6791 },
6792
43234a1e
L
6793 /* VEX_LEN_0F41_P_0 */
6794 {
6795 { Bad_Opcode },
6796 { VEX_W_TABLE (VEX_W_0F41_P_0_LEN_1) },
6797 },
1ba585e8
IT
6798 /* VEX_LEN_0F41_P_2 */
6799 {
6800 { Bad_Opcode },
6801 { VEX_W_TABLE (VEX_W_0F41_P_2_LEN_1) },
6802 },
43234a1e
L
6803 /* VEX_LEN_0F42_P_0 */
6804 {
6805 { Bad_Opcode },
6806 { VEX_W_TABLE (VEX_W_0F42_P_0_LEN_1) },
6807 },
1ba585e8
IT
6808 /* VEX_LEN_0F42_P_2 */
6809 {
6810 { Bad_Opcode },
6811 { VEX_W_TABLE (VEX_W_0F42_P_2_LEN_1) },
6812 },
43234a1e
L
6813 /* VEX_LEN_0F44_P_0 */
6814 {
6815 { VEX_W_TABLE (VEX_W_0F44_P_0_LEN_0) },
6816 },
1ba585e8
IT
6817 /* VEX_LEN_0F44_P_2 */
6818 {
6819 { VEX_W_TABLE (VEX_W_0F44_P_2_LEN_0) },
6820 },
43234a1e
L
6821 /* VEX_LEN_0F45_P_0 */
6822 {
6823 { Bad_Opcode },
6824 { VEX_W_TABLE (VEX_W_0F45_P_0_LEN_1) },
6825 },
1ba585e8
IT
6826 /* VEX_LEN_0F45_P_2 */
6827 {
6828 { Bad_Opcode },
6829 { VEX_W_TABLE (VEX_W_0F45_P_2_LEN_1) },
6830 },
43234a1e
L
6831 /* VEX_LEN_0F46_P_0 */
6832 {
6833 { Bad_Opcode },
6834 { VEX_W_TABLE (VEX_W_0F46_P_0_LEN_1) },
6835 },
1ba585e8
IT
6836 /* VEX_LEN_0F46_P_2 */
6837 {
6838 { Bad_Opcode },
6839 { VEX_W_TABLE (VEX_W_0F46_P_2_LEN_1) },
6840 },
43234a1e
L
6841 /* VEX_LEN_0F47_P_0 */
6842 {
6843 { Bad_Opcode },
6844 { VEX_W_TABLE (VEX_W_0F47_P_0_LEN_1) },
6845 },
1ba585e8
IT
6846 /* VEX_LEN_0F47_P_2 */
6847 {
6848 { Bad_Opcode },
6849 { VEX_W_TABLE (VEX_W_0F47_P_2_LEN_1) },
6850 },
6851 /* VEX_LEN_0F4A_P_0 */
6852 {
6853 { Bad_Opcode },
6854 { VEX_W_TABLE (VEX_W_0F4A_P_0_LEN_1) },
6855 },
6856 /* VEX_LEN_0F4A_P_2 */
6857 {
6858 { Bad_Opcode },
6859 { VEX_W_TABLE (VEX_W_0F4A_P_2_LEN_1) },
6860 },
6861 /* VEX_LEN_0F4B_P_0 */
6862 {
6863 { Bad_Opcode },
6864 { VEX_W_TABLE (VEX_W_0F4B_P_0_LEN_1) },
6865 },
43234a1e
L
6866 /* VEX_LEN_0F4B_P_2 */
6867 {
6868 { Bad_Opcode },
6869 { VEX_W_TABLE (VEX_W_0F4B_P_2_LEN_1) },
6870 },
6871
7531c613 6872 /* VEX_LEN_0F6E */
c0f3af97 6873 {
7531c613 6874 { "vmovK", { XMScalar, Edq }, PREFIX_DATA },
c0f3af97
L
6875 },
6876
035e7389 6877 /* VEX_LEN_0F77 */
c0f3af97 6878 {
ec6f095a
L
6879 { "vzeroupper", { XX }, 0 },
6880 { "vzeroall", { XX }, 0 },
c0f3af97
L
6881 },
6882
ec6f095a 6883 /* VEX_LEN_0F7E_P_1 */
c0f3af97 6884 {
5b872f7d 6885 { "vmovq", { XMScalar, EXxmm_mq }, 0 },
c0f3af97
L
6886 },
6887
ec6f095a 6888 /* VEX_LEN_0F7E_P_2 */
c0f3af97 6889 {
ec6f095a 6890 { "vmovK", { Edq, XMScalar }, 0 },
c0f3af97
L
6891 },
6892
ec6f095a 6893 /* VEX_LEN_0F90_P_0 */
c0f3af97 6894 {
ec6f095a 6895 { VEX_W_TABLE (VEX_W_0F90_P_0_LEN_0) },
c0f3af97
L
6896 },
6897
ec6f095a 6898 /* VEX_LEN_0F90_P_2 */
c0f3af97 6899 {
ec6f095a 6900 { VEX_W_TABLE (VEX_W_0F90_P_2_LEN_0) },
c0f3af97
L
6901 },
6902
ec6f095a 6903 /* VEX_LEN_0F91_P_0 */
c0f3af97 6904 {
ec6f095a 6905 { VEX_W_TABLE (VEX_W_0F91_P_0_LEN_0) },
c0f3af97
L
6906 },
6907
ec6f095a 6908 /* VEX_LEN_0F91_P_2 */
c0f3af97 6909 {
ec6f095a 6910 { VEX_W_TABLE (VEX_W_0F91_P_2_LEN_0) },
c0f3af97
L
6911 },
6912
ec6f095a 6913 /* VEX_LEN_0F92_P_0 */
c0f3af97 6914 {
ec6f095a 6915 { VEX_W_TABLE (VEX_W_0F92_P_0_LEN_0) },
c0f3af97
L
6916 },
6917
ec6f095a 6918 /* VEX_LEN_0F92_P_2 */
c0f3af97 6919 {
ec6f095a 6920 { VEX_W_TABLE (VEX_W_0F92_P_2_LEN_0) },
c0f3af97
L
6921 },
6922
ec6f095a 6923 /* VEX_LEN_0F92_P_3 */
c0f3af97 6924 {
58a211d2 6925 { MOD_TABLE (MOD_VEX_0F92_P_3_LEN_0) },
c0f3af97
L
6926 },
6927
ec6f095a 6928 /* VEX_LEN_0F93_P_0 */
c0f3af97 6929 {
ec6f095a 6930 { VEX_W_TABLE (VEX_W_0F93_P_0_LEN_0) },
c0f3af97
L
6931 },
6932
ec6f095a 6933 /* VEX_LEN_0F93_P_2 */
c0f3af97 6934 {
ec6f095a 6935 { VEX_W_TABLE (VEX_W_0F93_P_2_LEN_0) },
c0f3af97
L
6936 },
6937
ec6f095a 6938 /* VEX_LEN_0F93_P_3 */
c0f3af97 6939 {
58a211d2 6940 { MOD_TABLE (MOD_VEX_0F93_P_3_LEN_0) },
c0f3af97
L
6941 },
6942
ec6f095a 6943 /* VEX_LEN_0F98_P_0 */
43234a1e
L
6944 {
6945 { VEX_W_TABLE (VEX_W_0F98_P_0_LEN_0) },
6946 },
6947
1ba585e8
IT
6948 /* VEX_LEN_0F98_P_2 */
6949 {
6950 { VEX_W_TABLE (VEX_W_0F98_P_2_LEN_0) },
6951 },
6952
6953 /* VEX_LEN_0F99_P_0 */
6954 {
6955 { VEX_W_TABLE (VEX_W_0F99_P_0_LEN_0) },
6956 },
6957
6958 /* VEX_LEN_0F99_P_2 */
6959 {
6960 { VEX_W_TABLE (VEX_W_0F99_P_2_LEN_0) },
6961 },
6962
6c30d220 6963 /* VEX_LEN_0FAE_R_2_M_0 */
c0f3af97 6964 {
ec6f095a 6965 { "vldmxcsr", { Md }, 0 },
c0f3af97
L
6966 },
6967
6c30d220 6968 /* VEX_LEN_0FAE_R_3_M_0 */
c0f3af97 6969 {
ec6f095a 6970 { "vstmxcsr", { Md }, 0 },
c0f3af97
L
6971 },
6972
7531c613 6973 /* VEX_LEN_0FC4 */
c0f3af97 6974 {
7531c613 6975 { "vpinsrw", { XM, Vex, Edqw, Ib }, PREFIX_DATA },
c0f3af97
L
6976 },
6977
7531c613 6978 /* VEX_LEN_0FC5 */
c0f3af97 6979 {
7531c613 6980 { "vpextrw", { Gdq, XS, Ib }, PREFIX_DATA },
c0f3af97
L
6981 },
6982
7531c613 6983 /* VEX_LEN_0FD6 */
c0f3af97 6984 {
7531c613 6985 { "vmovq", { EXqS, XMScalar }, PREFIX_DATA },
c0f3af97
L
6986 },
6987
7531c613 6988 /* VEX_LEN_0FF7 */
c0f3af97 6989 {
7531c613 6990 { "vmaskmovdqu", { XM, XS }, PREFIX_DATA },
c0f3af97
L
6991 },
6992
7531c613 6993 /* VEX_LEN_0F3816 */
c0f3af97 6994 {
6c30d220 6995 { Bad_Opcode },
7531c613 6996 { VEX_W_TABLE (VEX_W_0F3816_L_1) },
c0f3af97
L
6997 },
6998
7531c613 6999 /* VEX_LEN_0F3819 */
c0f3af97 7000 {
6c30d220 7001 { Bad_Opcode },
7531c613 7002 { VEX_W_TABLE (VEX_W_0F3819_L_1) },
c0f3af97
L
7003 },
7004
7531c613 7005 /* VEX_LEN_0F381A_M_0 */
c0f3af97 7006 {
6c30d220 7007 { Bad_Opcode },
7531c613 7008 { VEX_W_TABLE (VEX_W_0F381A_M_0_L_1) },
c0f3af97
L
7009 },
7010
7531c613 7011 /* VEX_LEN_0F3836 */
c0f3af97 7012 {
6c30d220 7013 { Bad_Opcode },
7531c613 7014 { VEX_W_TABLE (VEX_W_0F3836) },
c0f3af97
L
7015 },
7016
7531c613 7017 /* VEX_LEN_0F3841 */
c0f3af97 7018 {
7531c613 7019 { "vphminposuw", { XM, EXx }, PREFIX_DATA },
c0f3af97
L
7020 },
7021
260cd341
LC
7022 /* VEX_LEN_0F3849_X86_64_P_0_W_0_M_0 */
7023 {
7024 { "ldtilecfg", { M }, 0 },
7025 },
7026
7027 /* VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0 */
7028 {
7029 { "tilerelease", { Skip_MODRM }, 0 },
7030 },
7031
7032 /* VEX_LEN_0F3849_X86_64_P_2_W_0_M_0 */
7033 {
7034 { "sttilecfg", { M }, 0 },
7035 },
7036
7037 /* VEX_LEN_0F3849_X86_64_P_3_W_0_M_0 */
7038 {
7039 { "tilezero", { TMM, Skip_MODRM }, 0 },
7040 },
7041
7042 /* VEX_LEN_0F384B_X86_64_P_1_W_0_M_0 */
7043 {
7044 { "tilestored", { MVexSIBMEM, TMM }, 0 },
7045 },
7046 /* VEX_LEN_0F384B_X86_64_P_2_W_0_M_0 */
7047 {
7048 { "tileloaddt1", { TMM, MVexSIBMEM }, 0 },
7049 },
7050
7051 /* VEX_LEN_0F384B_X86_64_P_3_W_0_M_0 */
7052 {
7053 { "tileloadd", { TMM, MVexSIBMEM }, 0 },
7054 },
7055
7531c613 7056 /* VEX_LEN_0F385A_M_0 */
6c30d220
L
7057 {
7058 { Bad_Opcode },
7531c613 7059 { VEX_W_TABLE (VEX_W_0F385A_M_0_L_0) },
6c30d220
L
7060 },
7061
260cd341
LC
7062 /* VEX_LEN_0F385C_X86_64_P_1_W_0_M_0 */
7063 {
7064 { "tdpbf16ps", { TMM, EXtmm, VexTmm }, 0 },
7065 },
7066
7067 /* VEX_LEN_0F385E_X86_64_P_0_W_0_M_0 */
7068 {
7069 { "tdpbuud", {TMM, EXtmm, VexTmm }, 0 },
7070 },
7071
7072 /* VEX_LEN_0F385E_X86_64_P_1_W_0_M_0 */
7073 {
7074 { "tdpbsud", {TMM, EXtmm, VexTmm }, 0 },
7075 },
7076
7077 /* VEX_LEN_0F385E_X86_64_P_2_W_0_M_0 */
7078 {
7079 { "tdpbusd", {TMM, EXtmm, VexTmm }, 0 },
7080 },
7081
7082 /* VEX_LEN_0F385E_X86_64_P_3_W_0_M_0 */
7083 {
7084 { "tdpbssd", {TMM, EXtmm, VexTmm }, 0 },
7085 },
7086
7531c613 7087 /* VEX_LEN_0F38DB */
a5ff0eb2 7088 {
7531c613 7089 { "vaesimc", { XM, EXx }, PREFIX_DATA },
a5ff0eb2
L
7090 },
7091
035e7389 7092 /* VEX_LEN_0F38F2 */
f12dc422 7093 {
035e7389 7094 { "andnS", { Gdq, VexGdq, Edq }, PREFIX_OPCODE },
f12dc422
L
7095 },
7096
035e7389 7097 /* VEX_LEN_0F38F3_R_1 */
f12dc422 7098 {
035e7389 7099 { "blsrS", { VexGdq, Edq }, PREFIX_OPCODE },
f12dc422
L
7100 },
7101
035e7389 7102 /* VEX_LEN_0F38F3_R_2 */
f12dc422 7103 {
035e7389 7104 { "blsmskS", { VexGdq, Edq }, PREFIX_OPCODE },
f12dc422
L
7105 },
7106
035e7389 7107 /* VEX_LEN_0F38F3_R_3 */
f12dc422 7108 {
035e7389 7109 { "blsiS", { VexGdq, Edq }, PREFIX_OPCODE },
f12dc422
L
7110 },
7111
6c30d220
L
7112 /* VEX_LEN_0F38F5_P_0 */
7113 {
bf890a93 7114 { "bzhiS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
7115 },
7116
7117 /* VEX_LEN_0F38F5_P_1 */
7118 {
bf890a93 7119 { "pextS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
7120 },
7121
7122 /* VEX_LEN_0F38F5_P_3 */
7123 {
bf890a93 7124 { "pdepS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
7125 },
7126
7127 /* VEX_LEN_0F38F6_P_3 */
7128 {
bf890a93 7129 { "mulxS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
7130 },
7131
f12dc422
L
7132 /* VEX_LEN_0F38F7_P_0 */
7133 {
bf890a93 7134 { "bextrS", { Gdq, Edq, VexGdq }, 0 },
f12dc422
L
7135 },
7136
6c30d220
L
7137 /* VEX_LEN_0F38F7_P_1 */
7138 {
bf890a93 7139 { "sarxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
7140 },
7141
7142 /* VEX_LEN_0F38F7_P_2 */
7143 {
bf890a93 7144 { "shlxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
7145 },
7146
7147 /* VEX_LEN_0F38F7_P_3 */
7148 {
bf890a93 7149 { "shrxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
7150 },
7151
7531c613 7152 /* VEX_LEN_0F3A00 */
6c30d220
L
7153 {
7154 { Bad_Opcode },
7531c613 7155 { VEX_W_TABLE (VEX_W_0F3A00_L_1) },
6c30d220
L
7156 },
7157
7531c613 7158 /* VEX_LEN_0F3A01 */
6c30d220
L
7159 {
7160 { Bad_Opcode },
7531c613 7161 { VEX_W_TABLE (VEX_W_0F3A01_L_1) },
6c30d220
L
7162 },
7163
7531c613 7164 /* VEX_LEN_0F3A06 */
c0f3af97 7165 {
592d1631 7166 { Bad_Opcode },
7531c613 7167 { VEX_W_TABLE (VEX_W_0F3A06_L_1) },
c0f3af97
L
7168 },
7169
7531c613 7170 /* VEX_LEN_0F3A14 */
c0f3af97 7171 {
7531c613 7172 { "vpextrb", { Edqb, XM, Ib }, PREFIX_DATA },
c0f3af97
L
7173 },
7174
7531c613 7175 /* VEX_LEN_0F3A15 */
c0f3af97 7176 {
7531c613 7177 { "vpextrw", { Edqw, XM, Ib }, PREFIX_DATA },
c0f3af97
L
7178 },
7179
7531c613 7180 /* VEX_LEN_0F3A16 */
c0f3af97 7181 {
7531c613 7182 { "vpextrK", { Edq, XM, Ib }, PREFIX_DATA },
c0f3af97
L
7183 },
7184
7531c613 7185 /* VEX_LEN_0F3A17 */
c0f3af97 7186 {
7531c613 7187 { "vextractps", { Edqd, XM, Ib }, PREFIX_DATA },
c0f3af97
L
7188 },
7189
7531c613 7190 /* VEX_LEN_0F3A18 */
c0f3af97 7191 {
592d1631 7192 { Bad_Opcode },
7531c613 7193 { VEX_W_TABLE (VEX_W_0F3A18_L_1) },
c0f3af97
L
7194 },
7195
7531c613 7196 /* VEX_LEN_0F3A19 */
c0f3af97 7197 {
592d1631 7198 { Bad_Opcode },
7531c613 7199 { VEX_W_TABLE (VEX_W_0F3A19_L_1) },
c0f3af97
L
7200 },
7201
7531c613 7202 /* VEX_LEN_0F3A20 */
c0f3af97 7203 {
7531c613 7204 { "vpinsrb", { XM, Vex, Edqb, Ib }, PREFIX_DATA },
c0f3af97
L
7205 },
7206
7531c613 7207 /* VEX_LEN_0F3A21 */
c0f3af97 7208 {
7531c613 7209 { "vinsertps", { XM, Vex, EXd, Ib }, PREFIX_DATA },
c0f3af97
L
7210 },
7211
7531c613 7212 /* VEX_LEN_0F3A22 */
c0f3af97 7213 {
7531c613 7214 { "vpinsrK", { XM, Vex, Edq, Ib }, PREFIX_DATA },
c0f3af97
L
7215 },
7216
7531c613 7217 /* VEX_LEN_0F3A30 */
43234a1e 7218 {
bb5b3501 7219 { MOD_TABLE (MOD_VEX_0F3A30_L_0) },
43234a1e
L
7220 },
7221
7531c613 7222 /* VEX_LEN_0F3A31 */
1ba585e8 7223 {
bb5b3501 7224 { MOD_TABLE (MOD_VEX_0F3A31_L_0) },
1ba585e8
IT
7225 },
7226
7531c613 7227 /* VEX_LEN_0F3A32 */
43234a1e 7228 {
bb5b3501 7229 { MOD_TABLE (MOD_VEX_0F3A32_L_0) },
43234a1e
L
7230 },
7231
7531c613 7232 /* VEX_LEN_0F3A33 */
1ba585e8 7233 {
bb5b3501 7234 { MOD_TABLE (MOD_VEX_0F3A33_L_0) },
1ba585e8
IT
7235 },
7236
7531c613 7237 /* VEX_LEN_0F3A38 */
c0f3af97 7238 {
6c30d220 7239 { Bad_Opcode },
7531c613 7240 { VEX_W_TABLE (VEX_W_0F3A38_L_1) },
c0f3af97
L
7241 },
7242
7531c613 7243 /* VEX_LEN_0F3A39 */
c0f3af97 7244 {
6c30d220 7245 { Bad_Opcode },
7531c613 7246 { VEX_W_TABLE (VEX_W_0F3A39_L_1) },
6c30d220
L
7247 },
7248
7531c613 7249 /* VEX_LEN_0F3A41 */
6c30d220 7250 {
7531c613 7251 { "vdppd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
c0f3af97
L
7252 },
7253
7531c613 7254 /* VEX_LEN_0F3A46 */
c0f3af97 7255 {
6c30d220 7256 { Bad_Opcode },
7531c613 7257 { VEX_W_TABLE (VEX_W_0F3A46_L_1) },
c0f3af97
L
7258 },
7259
7531c613 7260 /* VEX_LEN_0F3A60 */
c0f3af97 7261 {
7531c613 7262 { "vpcmpestrm!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
c0f3af97
L
7263 },
7264
7531c613 7265 /* VEX_LEN_0F3A61 */
c0f3af97 7266 {
7531c613 7267 { "vpcmpestri!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
c0f3af97
L
7268 },
7269
7531c613 7270 /* VEX_LEN_0F3A62 */
c0f3af97 7271 {
7531c613 7272 { "vpcmpistrm", { XM, EXx, Ib }, PREFIX_DATA },
c0f3af97
L
7273 },
7274
7531c613 7275 /* VEX_LEN_0F3A63 */
c0f3af97 7276 {
7531c613 7277 { "vpcmpistri", { XM, EXx, Ib }, PREFIX_DATA },
c0f3af97
L
7278 },
7279
7531c613 7280 /* VEX_LEN_0F3ADF */
a5ff0eb2 7281 {
7531c613 7282 { "vaeskeygenassist", { XM, EXx, Ib }, PREFIX_DATA },
a5ff0eb2 7283 },
4c807e72 7284
6c30d220
L
7285 /* VEX_LEN_0F3AF0_P_3 */
7286 {
bf890a93 7287 { "rorxS", { Gdq, Edq, Ib }, 0 },
6c30d220
L
7288 },
7289
467bbef0
JB
7290 /* VEX_LEN_0FXOP_08_85 */
7291 {
7292 { VEX_W_TABLE (VEX_W_0FXOP_08_85_L_0) },
7293 },
7294
7295 /* VEX_LEN_0FXOP_08_86 */
7296 {
7297 { VEX_W_TABLE (VEX_W_0FXOP_08_86_L_0) },
7298 },
7299
7300 /* VEX_LEN_0FXOP_08_87 */
7301 {
7302 { VEX_W_TABLE (VEX_W_0FXOP_08_87_L_0) },
7303 },
7304
7305 /* VEX_LEN_0FXOP_08_8E */
7306 {
7307 { VEX_W_TABLE (VEX_W_0FXOP_08_8E_L_0) },
7308 },
7309
7310 /* VEX_LEN_0FXOP_08_8F */
7311 {
7312 { VEX_W_TABLE (VEX_W_0FXOP_08_8F_L_0) },
7313 },
7314
7315 /* VEX_LEN_0FXOP_08_95 */
7316 {
7317 { VEX_W_TABLE (VEX_W_0FXOP_08_95_L_0) },
7318 },
7319
7320 /* VEX_LEN_0FXOP_08_96 */
7321 {
7322 { VEX_W_TABLE (VEX_W_0FXOP_08_96_L_0) },
7323 },
7324
7325 /* VEX_LEN_0FXOP_08_97 */
7326 {
7327 { VEX_W_TABLE (VEX_W_0FXOP_08_97_L_0) },
7328 },
7329
7330 /* VEX_LEN_0FXOP_08_9E */
7331 {
7332 { VEX_W_TABLE (VEX_W_0FXOP_08_9E_L_0) },
7333 },
7334
7335 /* VEX_LEN_0FXOP_08_9F */
7336 {
7337 { VEX_W_TABLE (VEX_W_0FXOP_08_9F_L_0) },
7338 },
7339
7340 /* VEX_LEN_0FXOP_08_A3 */
7341 {
7342 { "vpperm", { XM, Vex, EXx, XMVexI4 }, 0 },
7343 },
7344
7345 /* VEX_LEN_0FXOP_08_A6 */
7346 {
7347 { VEX_W_TABLE (VEX_W_0FXOP_08_A6_L_0) },
7348 },
7349
7350 /* VEX_LEN_0FXOP_08_B6 */
7351 {
7352 { VEX_W_TABLE (VEX_W_0FXOP_08_B6_L_0) },
7353 },
7354
7355 /* VEX_LEN_0FXOP_08_C0 */
7356 {
7357 { VEX_W_TABLE (VEX_W_0FXOP_08_C0_L_0) },
7358 },
7359
7360 /* VEX_LEN_0FXOP_08_C1 */
7361 {
7362 { VEX_W_TABLE (VEX_W_0FXOP_08_C1_L_0) },
7363 },
7364
7365 /* VEX_LEN_0FXOP_08_C2 */
7366 {
7367 { VEX_W_TABLE (VEX_W_0FXOP_08_C2_L_0) },
7368 },
7369
7370 /* VEX_LEN_0FXOP_08_C3 */
7371 {
7372 { VEX_W_TABLE (VEX_W_0FXOP_08_C3_L_0) },
7373 },
7374
ff688e1f
L
7375 /* VEX_LEN_0FXOP_08_CC */
7376 {
467bbef0 7377 { VEX_W_TABLE (VEX_W_0FXOP_08_CC_L_0) },
ff688e1f
L
7378 },
7379
7380 /* VEX_LEN_0FXOP_08_CD */
7381 {
467bbef0 7382 { VEX_W_TABLE (VEX_W_0FXOP_08_CD_L_0) },
ff688e1f
L
7383 },
7384
7385 /* VEX_LEN_0FXOP_08_CE */
7386 {
467bbef0 7387 { VEX_W_TABLE (VEX_W_0FXOP_08_CE_L_0) },
ff688e1f
L
7388 },
7389
7390 /* VEX_LEN_0FXOP_08_CF */
7391 {
467bbef0 7392 { VEX_W_TABLE (VEX_W_0FXOP_08_CF_L_0) },
ff688e1f
L
7393 },
7394
7395 /* VEX_LEN_0FXOP_08_EC */
7396 {
467bbef0 7397 { VEX_W_TABLE (VEX_W_0FXOP_08_EC_L_0) },
ff688e1f
L
7398 },
7399
7400 /* VEX_LEN_0FXOP_08_ED */
7401 {
467bbef0 7402 { VEX_W_TABLE (VEX_W_0FXOP_08_ED_L_0) },
ff688e1f
L
7403 },
7404
7405 /* VEX_LEN_0FXOP_08_EE */
7406 {
467bbef0 7407 { VEX_W_TABLE (VEX_W_0FXOP_08_EE_L_0) },
ff688e1f
L
7408 },
7409
7410 /* VEX_LEN_0FXOP_08_EF */
7411 {
467bbef0
JB
7412 { VEX_W_TABLE (VEX_W_0FXOP_08_EF_L_0) },
7413 },
7414
7415 /* VEX_LEN_0FXOP_09_01 */
7416 {
7417 { REG_TABLE (REG_0FXOP_09_01_L_0) },
7418 },
7419
7420 /* VEX_LEN_0FXOP_09_02 */
7421 {
7422 { REG_TABLE (REG_0FXOP_09_02_L_0) },
7423 },
7424
7425 /* VEX_LEN_0FXOP_09_12_M_1 */
7426 {
7427 { REG_TABLE (REG_0FXOP_09_12_M_1_L_0) },
ff688e1f
L
7428 },
7429
b5b098c2 7430 /* VEX_LEN_0FXOP_09_82_W_0 */
5dd85c99 7431 {
b5b098c2 7432 { "vfrczss", { XM, EXd }, 0 },
5dd85c99 7433 },
4c807e72 7434
b5b098c2 7435 /* VEX_LEN_0FXOP_09_83_W_0 */
5dd85c99 7436 {
b5b098c2 7437 { "vfrczsd", { XM, EXq }, 0 },
5dd85c99 7438 },
467bbef0
JB
7439
7440 /* VEX_LEN_0FXOP_09_90 */
7441 {
7442 { "vprotb", { XM, EXx, VexW }, 0 },
7443 },
7444
7445 /* VEX_LEN_0FXOP_09_91 */
7446 {
7447 { "vprotw", { XM, EXx, VexW }, 0 },
7448 },
7449
7450 /* VEX_LEN_0FXOP_09_92 */
7451 {
7452 { "vprotd", { XM, EXx, VexW }, 0 },
7453 },
7454
7455 /* VEX_LEN_0FXOP_09_93 */
7456 {
7457 { "vprotq", { XM, EXx, VexW }, 0 },
7458 },
7459
7460 /* VEX_LEN_0FXOP_09_94 */
7461 {
7462 { "vpshlb", { XM, EXx, VexW }, 0 },
7463 },
7464
7465 /* VEX_LEN_0FXOP_09_95 */
7466 {
7467 { "vpshlw", { XM, EXx, VexW }, 0 },
7468 },
7469
7470 /* VEX_LEN_0FXOP_09_96 */
7471 {
7472 { "vpshld", { XM, EXx, VexW }, 0 },
7473 },
7474
7475 /* VEX_LEN_0FXOP_09_97 */
7476 {
7477 { "vpshlq", { XM, EXx, VexW }, 0 },
7478 },
7479
7480 /* VEX_LEN_0FXOP_09_98 */
7481 {
7482 { "vpshab", { XM, EXx, VexW }, 0 },
7483 },
7484
7485 /* VEX_LEN_0FXOP_09_99 */
7486 {
7487 { "vpshaw", { XM, EXx, VexW }, 0 },
7488 },
7489
7490 /* VEX_LEN_0FXOP_09_9A */
7491 {
7492 { "vpshad", { XM, EXx, VexW }, 0 },
7493 },
7494
7495 /* VEX_LEN_0FXOP_09_9B */
7496 {
7497 { "vpshaq", { XM, EXx, VexW }, 0 },
7498 },
7499
7500 /* VEX_LEN_0FXOP_09_C1 */
7501 {
7502 { VEX_W_TABLE (VEX_W_0FXOP_09_C1_L_0) },
7503 },
7504
7505 /* VEX_LEN_0FXOP_09_C2 */
7506 {
7507 { VEX_W_TABLE (VEX_W_0FXOP_09_C2_L_0) },
7508 },
7509
7510 /* VEX_LEN_0FXOP_09_C3 */
7511 {
7512 { VEX_W_TABLE (VEX_W_0FXOP_09_C3_L_0) },
7513 },
7514
7515 /* VEX_LEN_0FXOP_09_C6 */
7516 {
7517 { VEX_W_TABLE (VEX_W_0FXOP_09_C6_L_0) },
7518 },
7519
7520 /* VEX_LEN_0FXOP_09_C7 */
7521 {
7522 { VEX_W_TABLE (VEX_W_0FXOP_09_C7_L_0) },
7523 },
7524
7525 /* VEX_LEN_0FXOP_09_CB */
7526 {
7527 { VEX_W_TABLE (VEX_W_0FXOP_09_CB_L_0) },
7528 },
7529
7530 /* VEX_LEN_0FXOP_09_D1 */
7531 {
7532 { VEX_W_TABLE (VEX_W_0FXOP_09_D1_L_0) },
7533 },
7534
7535 /* VEX_LEN_0FXOP_09_D2 */
7536 {
7537 { VEX_W_TABLE (VEX_W_0FXOP_09_D2_L_0) },
7538 },
7539
7540 /* VEX_LEN_0FXOP_09_D3 */
7541 {
7542 { VEX_W_TABLE (VEX_W_0FXOP_09_D3_L_0) },
7543 },
7544
7545 /* VEX_LEN_0FXOP_09_D6 */
7546 {
7547 { VEX_W_TABLE (VEX_W_0FXOP_09_D6_L_0) },
7548 },
7549
7550 /* VEX_LEN_0FXOP_09_D7 */
7551 {
7552 { VEX_W_TABLE (VEX_W_0FXOP_09_D7_L_0) },
7553 },
7554
7555 /* VEX_LEN_0FXOP_09_DB */
7556 {
7557 { VEX_W_TABLE (VEX_W_0FXOP_09_DB_L_0) },
7558 },
7559
7560 /* VEX_LEN_0FXOP_09_E1 */
7561 {
7562 { VEX_W_TABLE (VEX_W_0FXOP_09_E1_L_0) },
7563 },
7564
7565 /* VEX_LEN_0FXOP_09_E2 */
7566 {
7567 { VEX_W_TABLE (VEX_W_0FXOP_09_E2_L_0) },
7568 },
7569
7570 /* VEX_LEN_0FXOP_09_E3 */
7571 {
7572 { VEX_W_TABLE (VEX_W_0FXOP_09_E3_L_0) },
7573 },
7574
7575 /* VEX_LEN_0FXOP_0A_12 */
7576 {
7577 { REG_TABLE (REG_0FXOP_0A_12_L_0) },
7578 },
331d2d0d
L
7579};
7580
ad692897 7581#include "i386-dis-evex-len.h"
04e2a182 7582
9e30b8e0 7583static const struct dis386 vex_w_table[][2] = {
43234a1e
L
7584 {
7585 /* VEX_W_0F41_P_0_LEN_1 */
ab4e4ed5
AF
7586 { MOD_TABLE (MOD_VEX_W_0_0F41_P_0_LEN_1) },
7587 { MOD_TABLE (MOD_VEX_W_1_0F41_P_0_LEN_1) },
1ba585e8
IT
7588 },
7589 {
7590 /* VEX_W_0F41_P_2_LEN_1 */
ab4e4ed5
AF
7591 { MOD_TABLE (MOD_VEX_W_0_0F41_P_2_LEN_1) },
7592 { MOD_TABLE (MOD_VEX_W_1_0F41_P_2_LEN_1) }
43234a1e
L
7593 },
7594 {
7595 /* VEX_W_0F42_P_0_LEN_1 */
ab4e4ed5
AF
7596 { MOD_TABLE (MOD_VEX_W_0_0F42_P_0_LEN_1) },
7597 { MOD_TABLE (MOD_VEX_W_1_0F42_P_0_LEN_1) },
1ba585e8
IT
7598 },
7599 {
7600 /* VEX_W_0F42_P_2_LEN_1 */
ab4e4ed5
AF
7601 { MOD_TABLE (MOD_VEX_W_0_0F42_P_2_LEN_1) },
7602 { MOD_TABLE (MOD_VEX_W_1_0F42_P_2_LEN_1) },
43234a1e
L
7603 },
7604 {
7605 /* VEX_W_0F44_P_0_LEN_0 */
ab4e4ed5
AF
7606 { MOD_TABLE (MOD_VEX_W_0_0F44_P_0_LEN_1) },
7607 { MOD_TABLE (MOD_VEX_W_1_0F44_P_0_LEN_1) },
1ba585e8
IT
7608 },
7609 {
7610 /* VEX_W_0F44_P_2_LEN_0 */
ab4e4ed5
AF
7611 { MOD_TABLE (MOD_VEX_W_0_0F44_P_2_LEN_1) },
7612 { MOD_TABLE (MOD_VEX_W_1_0F44_P_2_LEN_1) },
43234a1e
L
7613 },
7614 {
ec6f095a
L
7615 /* VEX_W_0F45_P_0_LEN_1 */
7616 { MOD_TABLE (MOD_VEX_W_0_0F45_P_0_LEN_1) },
7617 { MOD_TABLE (MOD_VEX_W_1_0F45_P_0_LEN_1) },
9e30b8e0
L
7618 },
7619 {
ec6f095a
L
7620 /* VEX_W_0F45_P_2_LEN_1 */
7621 { MOD_TABLE (MOD_VEX_W_0_0F45_P_2_LEN_1) },
7622 { MOD_TABLE (MOD_VEX_W_1_0F45_P_2_LEN_1) },
9e30b8e0
L
7623 },
7624 {
ec6f095a
L
7625 /* VEX_W_0F46_P_0_LEN_1 */
7626 { MOD_TABLE (MOD_VEX_W_0_0F46_P_0_LEN_1) },
7627 { MOD_TABLE (MOD_VEX_W_1_0F46_P_0_LEN_1) },
9e30b8e0
L
7628 },
7629 {
ec6f095a
L
7630 /* VEX_W_0F46_P_2_LEN_1 */
7631 { MOD_TABLE (MOD_VEX_W_0_0F46_P_2_LEN_1) },
7632 { MOD_TABLE (MOD_VEX_W_1_0F46_P_2_LEN_1) },
9e30b8e0
L
7633 },
7634 {
ec6f095a
L
7635 /* VEX_W_0F47_P_0_LEN_1 */
7636 { MOD_TABLE (MOD_VEX_W_0_0F47_P_0_LEN_1) },
7637 { MOD_TABLE (MOD_VEX_W_1_0F47_P_0_LEN_1) },
9e30b8e0
L
7638 },
7639 {
ec6f095a
L
7640 /* VEX_W_0F47_P_2_LEN_1 */
7641 { MOD_TABLE (MOD_VEX_W_0_0F47_P_2_LEN_1) },
7642 { MOD_TABLE (MOD_VEX_W_1_0F47_P_2_LEN_1) },
9e30b8e0
L
7643 },
7644 {
ec6f095a
L
7645 /* VEX_W_0F4A_P_0_LEN_1 */
7646 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_0_LEN_1) },
7647 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_0_LEN_1) },
9e30b8e0
L
7648 },
7649 {
ec6f095a
L
7650 /* VEX_W_0F4A_P_2_LEN_1 */
7651 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_2_LEN_1) },
7652 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_2_LEN_1) },
9e30b8e0
L
7653 },
7654 {
ec6f095a
L
7655 /* VEX_W_0F4B_P_0_LEN_1 */
7656 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_0_LEN_1) },
7657 { MOD_TABLE (MOD_VEX_W_1_0F4B_P_0_LEN_1) },
9e30b8e0
L
7658 },
7659 {
ec6f095a
L
7660 /* VEX_W_0F4B_P_2_LEN_1 */
7661 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_2_LEN_1) },
9e30b8e0
L
7662 },
7663 {
ec6f095a
L
7664 /* VEX_W_0F90_P_0_LEN_0 */
7665 { "kmovw", { MaskG, MaskE }, 0 },
7666 { "kmovq", { MaskG, MaskE }, 0 },
9e30b8e0
L
7667 },
7668 {
ec6f095a
L
7669 /* VEX_W_0F90_P_2_LEN_0 */
7670 { "kmovb", { MaskG, MaskBDE }, 0 },
7671 { "kmovd", { MaskG, MaskBDE }, 0 },
9e30b8e0
L
7672 },
7673 {
ec6f095a
L
7674 /* VEX_W_0F91_P_0_LEN_0 */
7675 { MOD_TABLE (MOD_VEX_W_0_0F91_P_0_LEN_0) },
7676 { MOD_TABLE (MOD_VEX_W_1_0F91_P_0_LEN_0) },
9e30b8e0
L
7677 },
7678 {
ec6f095a
L
7679 /* VEX_W_0F91_P_2_LEN_0 */
7680 { MOD_TABLE (MOD_VEX_W_0_0F91_P_2_LEN_0) },
7681 { MOD_TABLE (MOD_VEX_W_1_0F91_P_2_LEN_0) },
9e30b8e0
L
7682 },
7683 {
ec6f095a
L
7684 /* VEX_W_0F92_P_0_LEN_0 */
7685 { MOD_TABLE (MOD_VEX_W_0_0F92_P_0_LEN_0) },
9e30b8e0
L
7686 },
7687 {
ec6f095a
L
7688 /* VEX_W_0F92_P_2_LEN_0 */
7689 { MOD_TABLE (MOD_VEX_W_0_0F92_P_2_LEN_0) },
9e30b8e0 7690 },
9e30b8e0 7691 {
ec6f095a
L
7692 /* VEX_W_0F93_P_0_LEN_0 */
7693 { MOD_TABLE (MOD_VEX_W_0_0F93_P_0_LEN_0) },
9e30b8e0
L
7694 },
7695 {
ec6f095a
L
7696 /* VEX_W_0F93_P_2_LEN_0 */
7697 { MOD_TABLE (MOD_VEX_W_0_0F93_P_2_LEN_0) },
9e30b8e0 7698 },
9e30b8e0 7699 {
ec6f095a
L
7700 /* VEX_W_0F98_P_0_LEN_0 */
7701 { MOD_TABLE (MOD_VEX_W_0_0F98_P_0_LEN_0) },
7702 { MOD_TABLE (MOD_VEX_W_1_0F98_P_0_LEN_0) },
9e30b8e0
L
7703 },
7704 {
ec6f095a
L
7705 /* VEX_W_0F98_P_2_LEN_0 */
7706 { MOD_TABLE (MOD_VEX_W_0_0F98_P_2_LEN_0) },
7707 { MOD_TABLE (MOD_VEX_W_1_0F98_P_2_LEN_0) },
9e30b8e0
L
7708 },
7709 {
ec6f095a
L
7710 /* VEX_W_0F99_P_0_LEN_0 */
7711 { MOD_TABLE (MOD_VEX_W_0_0F99_P_0_LEN_0) },
7712 { MOD_TABLE (MOD_VEX_W_1_0F99_P_0_LEN_0) },
9e30b8e0
L
7713 },
7714 {
ec6f095a
L
7715 /* VEX_W_0F99_P_2_LEN_0 */
7716 { MOD_TABLE (MOD_VEX_W_0_0F99_P_2_LEN_0) },
7717 { MOD_TABLE (MOD_VEX_W_1_0F99_P_2_LEN_0) },
9e30b8e0 7718 },
9e30b8e0 7719 {
7531c613
JB
7720 /* VEX_W_0F380C */
7721 { "vpermilps", { XM, Vex, EXx }, PREFIX_DATA },
9e30b8e0
L
7722 },
7723 {
7531c613
JB
7724 /* VEX_W_0F380D */
7725 { "vpermilpd", { XM, Vex, EXx }, PREFIX_DATA },
9e30b8e0
L
7726 },
7727 {
7531c613
JB
7728 /* VEX_W_0F380E */
7729 { "vtestps", { XM, EXx }, PREFIX_DATA },
9e30b8e0
L
7730 },
7731 {
7531c613
JB
7732 /* VEX_W_0F380F */
7733 { "vtestpd", { XM, EXx }, PREFIX_DATA },
9e30b8e0 7734 },
6431c801 7735 {
7531c613
JB
7736 /* VEX_W_0F3813 */
7737 { "vcvtph2ps", { XM, EXxmmq }, PREFIX_DATA },
6431c801 7738 },
6c30d220 7739 {
7531c613
JB
7740 /* VEX_W_0F3816_L_1 */
7741 { "vpermps", { XM, Vex, EXx }, PREFIX_DATA },
6c30d220 7742 },
bcf2684f 7743 {
7531c613
JB
7744 /* VEX_W_0F3818 */
7745 { "vbroadcastss", { XM, EXxmm_md }, PREFIX_DATA },
bcf2684f 7746 },
9e30b8e0 7747 {
7531c613
JB
7748 /* VEX_W_0F3819_L_1 */
7749 { "vbroadcastsd", { XM, EXxmm_mq }, PREFIX_DATA },
9e30b8e0
L
7750 },
7751 {
7531c613
JB
7752 /* VEX_W_0F381A_M_0_L_1 */
7753 { "vbroadcastf128", { XM, Mxmm }, PREFIX_DATA },
9e30b8e0 7754 },
53aa04a0 7755 {
7531c613
JB
7756 /* VEX_W_0F382C_M_0 */
7757 { "vmaskmovps", { XM, Vex, Mx }, PREFIX_DATA },
53aa04a0
L
7758 },
7759 {
7531c613
JB
7760 /* VEX_W_0F382D_M_0 */
7761 { "vmaskmovpd", { XM, Vex, Mx }, PREFIX_DATA },
53aa04a0
L
7762 },
7763 {
7531c613
JB
7764 /* VEX_W_0F382E_M_0 */
7765 { "vmaskmovps", { Mx, Vex, XM }, PREFIX_DATA },
53aa04a0
L
7766 },
7767 {
7531c613
JB
7768 /* VEX_W_0F382F_M_0 */
7769 { "vmaskmovpd", { Mx, Vex, XM }, PREFIX_DATA },
53aa04a0 7770 },
6c30d220 7771 {
7531c613
JB
7772 /* VEX_W_0F3836 */
7773 { "vpermd", { XM, Vex, EXx }, PREFIX_DATA },
9e30b8e0 7774 },
6c30d220 7775 {
7531c613
JB
7776 /* VEX_W_0F3846 */
7777 { "vpsravd", { XM, Vex, EXx }, PREFIX_DATA },
6c30d220 7778 },
260cd341
LC
7779 {
7780 /* VEX_W_0F3849_X86_64_P_0 */
7781 { MOD_TABLE (MOD_VEX_0F3849_X86_64_P_0_W_0) },
7782 },
7783 {
7784 /* VEX_W_0F3849_X86_64_P_2 */
7785 { MOD_TABLE (MOD_VEX_0F3849_X86_64_P_2_W_0) },
7786 },
7787 {
7788 /* VEX_W_0F3849_X86_64_P_3 */
7789 { MOD_TABLE (MOD_VEX_0F3849_X86_64_P_3_W_0) },
7790 },
7791 {
7792 /* VEX_W_0F384B_X86_64_P_1 */
7793 { MOD_TABLE (MOD_VEX_0F384B_X86_64_P_1_W_0) },
7794 },
7795 {
7796 /* VEX_W_0F384B_X86_64_P_2 */
7797 { MOD_TABLE (MOD_VEX_0F384B_X86_64_P_2_W_0) },
7798 },
7799 {
7800 /* VEX_W_0F384B_X86_64_P_3 */
7801 { MOD_TABLE (MOD_VEX_0F384B_X86_64_P_3_W_0) },
7802 },
58bf9b6a
L
7803 {
7804 /* VEX_W_0F3850 */
7805 { "%XV vpdpbusd", { XM, Vex, EXx }, 0 },
7806 },
7807 {
7808 /* VEX_W_0F3851 */
7809 { "%XV vpdpbusds", { XM, Vex, EXx }, 0 },
7810 },
7811 {
7812 /* VEX_W_0F3852 */
7813 { "%XV vpdpwssd", { XM, Vex, EXx }, 0 },
7814 },
7815 {
7816 /* VEX_W_0F3853 */
7817 { "%XV vpdpwssds", { XM, Vex, EXx }, 0 },
7818 },
6c30d220 7819 {
7531c613
JB
7820 /* VEX_W_0F3858 */
7821 { "vpbroadcastd", { XM, EXxmm_md }, PREFIX_DATA },
6c30d220
L
7822 },
7823 {
7531c613
JB
7824 /* VEX_W_0F3859 */
7825 { "vpbroadcastq", { XM, EXxmm_mq }, PREFIX_DATA },
6c30d220
L
7826 },
7827 {
7531c613
JB
7828 /* VEX_W_0F385A_M_0_L_0 */
7829 { "vbroadcasti128", { XM, Mxmm }, PREFIX_DATA },
6c30d220 7830 },
260cd341
LC
7831 {
7832 /* VEX_W_0F385C_X86_64_P_1 */
7833 { MOD_TABLE (MOD_VEX_0F385C_X86_64_P_1_W_0) },
7834 },
7835 {
7836 /* VEX_W_0F385E_X86_64_P_0 */
7837 { MOD_TABLE (MOD_VEX_0F385E_X86_64_P_0_W_0) },
7838 },
7839 {
7840 /* VEX_W_0F385E_X86_64_P_1 */
7841 { MOD_TABLE (MOD_VEX_0F385E_X86_64_P_1_W_0) },
7842 },
7843 {
7844 /* VEX_W_0F385E_X86_64_P_2 */
7845 { MOD_TABLE (MOD_VEX_0F385E_X86_64_P_2_W_0) },
7846 },
7847 {
7848 /* VEX_W_0F385E_X86_64_P_3 */
7849 { MOD_TABLE (MOD_VEX_0F385E_X86_64_P_3_W_0) },
7850 },
6c30d220 7851 {
7531c613
JB
7852 /* VEX_W_0F3878 */
7853 { "vpbroadcastb", { XM, EXxmm_mb }, PREFIX_DATA },
6c30d220
L
7854 },
7855 {
7531c613
JB
7856 /* VEX_W_0F3879 */
7857 { "vpbroadcastw", { XM, EXxmm_mw }, PREFIX_DATA },
6c30d220 7858 },
48521003 7859 {
7531c613
JB
7860 /* VEX_W_0F38CF */
7861 { "vgf2p8mulb", { XM, Vex, EXx }, PREFIX_DATA },
48521003 7862 },
6c30d220 7863 {
7531c613 7864 /* VEX_W_0F3A00_L_1 */
6c30d220 7865 { Bad_Opcode },
7531c613 7866 { "vpermq", { XM, EXx, Ib }, PREFIX_DATA },
6c30d220
L
7867 },
7868 {
7531c613 7869 /* VEX_W_0F3A01_L_1 */
6c30d220 7870 { Bad_Opcode },
7531c613 7871 { "vpermpd", { XM, EXx, Ib }, PREFIX_DATA },
6c30d220
L
7872 },
7873 {
7531c613
JB
7874 /* VEX_W_0F3A02 */
7875 { "vpblendd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6c30d220 7876 },
9e30b8e0 7877 {
7531c613
JB
7878 /* VEX_W_0F3A04 */
7879 { "vpermilps", { XM, EXx, Ib }, PREFIX_DATA },
9e30b8e0
L
7880 },
7881 {
7531c613
JB
7882 /* VEX_W_0F3A05 */
7883 { "vpermilpd", { XM, EXx, Ib }, PREFIX_DATA },
9e30b8e0
L
7884 },
7885 {
7531c613
JB
7886 /* VEX_W_0F3A06_L_1 */
7887 { "vperm2f128", { XM, Vex, EXx, Ib }, PREFIX_DATA },
9e30b8e0 7888 },
9e30b8e0 7889 {
7531c613
JB
7890 /* VEX_W_0F3A18_L_1 */
7891 { "vinsertf128", { XM, Vex, EXxmm, Ib }, PREFIX_DATA },
9e30b8e0
L
7892 },
7893 {
7531c613
JB
7894 /* VEX_W_0F3A19_L_1 */
7895 { "vextractf128", { EXxmm, XM, Ib }, PREFIX_DATA },
9e30b8e0 7896 },
6431c801 7897 {
7531c613
JB
7898 /* VEX_W_0F3A1D */
7899 { "vcvtps2ph", { EXxmmq, XM, EXxEVexS, Ib }, PREFIX_DATA },
6431c801 7900 },
6c30d220 7901 {
7531c613
JB
7902 /* VEX_W_0F3A38_L_1 */
7903 { "vinserti128", { XM, Vex, EXxmm, Ib }, PREFIX_DATA },
6c30d220
L
7904 },
7905 {
7531c613
JB
7906 /* VEX_W_0F3A39_L_1 */
7907 { "vextracti128", { EXxmm, XM, Ib }, PREFIX_DATA },
6c30d220 7908 },
6c30d220 7909 {
7531c613
JB
7910 /* VEX_W_0F3A46_L_1 */
7911 { "vperm2i128", { XM, Vex, EXx, Ib }, PREFIX_DATA },
6c30d220 7912 },
9e30b8e0 7913 {
7531c613
JB
7914 /* VEX_W_0F3A4A */
7915 { "vblendvps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
9e30b8e0
L
7916 },
7917 {
7531c613
JB
7918 /* VEX_W_0F3A4B */
7919 { "vblendvpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
9e30b8e0
L
7920 },
7921 {
7531c613
JB
7922 /* VEX_W_0F3A4C */
7923 { "vpblendvb", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
9e30b8e0 7924 },
48521003 7925 {
7531c613 7926 /* VEX_W_0F3ACE */
48521003 7927 { Bad_Opcode },
7531c613 7928 { "vgf2p8affineqb", { XM, Vex, EXx, Ib }, PREFIX_DATA },
48521003
IT
7929 },
7930 {
7531c613 7931 /* VEX_W_0F3ACF */
48521003 7932 { Bad_Opcode },
7531c613 7933 { "vgf2p8affineinvqb", { XM, Vex, EXx, Ib }, PREFIX_DATA },
48521003 7934 },
467bbef0
JB
7935 /* VEX_W_0FXOP_08_85_L_0 */
7936 {
7937 { "vpmacssww", { XM, Vex, EXx, XMVexI4 }, 0 },
7938 },
7939 /* VEX_W_0FXOP_08_86_L_0 */
7940 {
7941 { "vpmacsswd", { XM, Vex, EXx, XMVexI4 }, 0 },
7942 },
7943 /* VEX_W_0FXOP_08_87_L_0 */
7944 {
7945 { "vpmacssdql", { XM, Vex, EXx, XMVexI4 }, 0 },
7946 },
7947 /* VEX_W_0FXOP_08_8E_L_0 */
7948 {
7949 { "vpmacssdd", { XM, Vex, EXx, XMVexI4 }, 0 },
7950 },
7951 /* VEX_W_0FXOP_08_8F_L_0 */
7952 {
7953 { "vpmacssdqh", { XM, Vex, EXx, XMVexI4 }, 0 },
7954 },
7955 /* VEX_W_0FXOP_08_95_L_0 */
7956 {
7957 { "vpmacsww", { XM, Vex, EXx, XMVexI4 }, 0 },
7958 },
7959 /* VEX_W_0FXOP_08_96_L_0 */
7960 {
7961 { "vpmacswd", { XM, Vex, EXx, XMVexI4 }, 0 },
7962 },
7963 /* VEX_W_0FXOP_08_97_L_0 */
7964 {
7965 { "vpmacsdql", { XM, Vex, EXx, XMVexI4 }, 0 },
7966 },
7967 /* VEX_W_0FXOP_08_9E_L_0 */
7968 {
7969 { "vpmacsdd", { XM, Vex, EXx, XMVexI4 }, 0 },
7970 },
7971 /* VEX_W_0FXOP_08_9F_L_0 */
7972 {
7973 { "vpmacsdqh", { XM, Vex, EXx, XMVexI4 }, 0 },
7974 },
7975 /* VEX_W_0FXOP_08_A6_L_0 */
7976 {
7977 { "vpmadcsswd", { XM, Vex, EXx, XMVexI4 }, 0 },
7978 },
7979 /* VEX_W_0FXOP_08_B6_L_0 */
7980 {
7981 { "vpmadcswd", { XM, Vex, EXx, XMVexI4 }, 0 },
7982 },
7983 /* VEX_W_0FXOP_08_C0_L_0 */
7984 {
7985 { "vprotb", { XM, EXx, Ib }, 0 },
7986 },
7987 /* VEX_W_0FXOP_08_C1_L_0 */
7988 {
7989 { "vprotw", { XM, EXx, Ib }, 0 },
7990 },
7991 /* VEX_W_0FXOP_08_C2_L_0 */
7992 {
7993 { "vprotd", { XM, EXx, Ib }, 0 },
7994 },
7995 /* VEX_W_0FXOP_08_C3_L_0 */
7996 {
7997 { "vprotq", { XM, EXx, Ib }, 0 },
7998 },
7999 /* VEX_W_0FXOP_08_CC_L_0 */
8000 {
89e65d17 8001 { "vpcomb", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8002 },
8003 /* VEX_W_0FXOP_08_CD_L_0 */
8004 {
89e65d17 8005 { "vpcomw", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8006 },
8007 /* VEX_W_0FXOP_08_CE_L_0 */
8008 {
89e65d17 8009 { "vpcomd", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8010 },
8011 /* VEX_W_0FXOP_08_CF_L_0 */
8012 {
89e65d17 8013 { "vpcomq", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8014 },
8015 /* VEX_W_0FXOP_08_EC_L_0 */
8016 {
89e65d17 8017 { "vpcomub", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8018 },
8019 /* VEX_W_0FXOP_08_ED_L_0 */
8020 {
89e65d17 8021 { "vpcomuw", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8022 },
8023 /* VEX_W_0FXOP_08_EE_L_0 */
8024 {
89e65d17 8025 { "vpcomud", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0
JB
8026 },
8027 /* VEX_W_0FXOP_08_EF_L_0 */
8028 {
89e65d17 8029 { "vpcomuq", { XM, Vex, EXx, VPCOM }, 0 },
467bbef0 8030 },
b5b098c2
JB
8031 /* VEX_W_0FXOP_09_80 */
8032 {
8033 { "vfrczps", { XM, EXx }, 0 },
8034 },
8035 /* VEX_W_0FXOP_09_81 */
8036 {
8037 { "vfrczpd", { XM, EXx }, 0 },
8038 },
8039 /* VEX_W_0FXOP_09_82 */
8040 {
8041 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_82_W_0) },
8042 },
8043 /* VEX_W_0FXOP_09_83 */
8044 {
8045 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_83_W_0) },
8046 },
467bbef0
JB
8047 /* VEX_W_0FXOP_09_C1_L_0 */
8048 {
8049 { "vphaddbw", { XM, EXxmm }, 0 },
8050 },
8051 /* VEX_W_0FXOP_09_C2_L_0 */
8052 {
8053 { "vphaddbd", { XM, EXxmm }, 0 },
8054 },
8055 /* VEX_W_0FXOP_09_C3_L_0 */
8056 {
8057 { "vphaddbq", { XM, EXxmm }, 0 },
8058 },
8059 /* VEX_W_0FXOP_09_C6_L_0 */
8060 {
8061 { "vphaddwd", { XM, EXxmm }, 0 },
8062 },
8063 /* VEX_W_0FXOP_09_C7_L_0 */
8064 {
8065 { "vphaddwq", { XM, EXxmm }, 0 },
8066 },
8067 /* VEX_W_0FXOP_09_CB_L_0 */
8068 {
8069 { "vphadddq", { XM, EXxmm }, 0 },
8070 },
8071 /* VEX_W_0FXOP_09_D1_L_0 */
8072 {
8073 { "vphaddubw", { XM, EXxmm }, 0 },
8074 },
8075 /* VEX_W_0FXOP_09_D2_L_0 */
8076 {
8077 { "vphaddubd", { XM, EXxmm }, 0 },
8078 },
8079 /* VEX_W_0FXOP_09_D3_L_0 */
8080 {
8081 { "vphaddubq", { XM, EXxmm }, 0 },
8082 },
8083 /* VEX_W_0FXOP_09_D6_L_0 */
8084 {
8085 { "vphadduwd", { XM, EXxmm }, 0 },
8086 },
8087 /* VEX_W_0FXOP_09_D7_L_0 */
8088 {
8089 { "vphadduwq", { XM, EXxmm }, 0 },
8090 },
8091 /* VEX_W_0FXOP_09_DB_L_0 */
8092 {
8093 { "vphaddudq", { XM, EXxmm }, 0 },
8094 },
8095 /* VEX_W_0FXOP_09_E1_L_0 */
8096 {
8097 { "vphsubbw", { XM, EXxmm }, 0 },
8098 },
8099 /* VEX_W_0FXOP_09_E2_L_0 */
8100 {
8101 { "vphsubwd", { XM, EXxmm }, 0 },
8102 },
8103 /* VEX_W_0FXOP_09_E3_L_0 */
8104 {
8105 { "vphsubdq", { XM, EXxmm }, 0 },
8106 },
ad692897
L
8107
8108#include "i386-dis-evex-w.h"
9e30b8e0
L
8109};
8110
8111static const struct dis386 mod_table[][2] = {
8112 {
8113 /* MOD_8D */
bf890a93 8114 { "leaS", { Gv, M }, 0 },
9e30b8e0 8115 },
42164a71
L
8116 {
8117 /* MOD_C6_REG_7 */
8118 { Bad_Opcode },
8119 { RM_TABLE (RM_C6_REG_7) },
8120 },
8121 {
8122 /* MOD_C7_REG_7 */
8123 { Bad_Opcode },
8124 { RM_TABLE (RM_C7_REG_7) },
8125 },
4a357820
MZ
8126 {
8127 /* MOD_FF_REG_3 */
8f570d62 8128 { "{l|}call^", { indirEp }, 0 },
4a357820
MZ
8129 },
8130 {
8131 /* MOD_FF_REG_5 */
8f570d62 8132 { "{l|}jmp^", { indirEp }, 0 },
4a357820 8133 },
9e30b8e0
L
8134 {
8135 /* MOD_0F01_REG_0 */
8136 { X86_64_TABLE (X86_64_0F01_REG_0) },
8137 { RM_TABLE (RM_0F01_REG_0) },
8138 },
8139 {
8140 /* MOD_0F01_REG_1 */
8141 { X86_64_TABLE (X86_64_0F01_REG_1) },
8142 { RM_TABLE (RM_0F01_REG_1) },
8143 },
8144 {
8145 /* MOD_0F01_REG_2 */
8146 { X86_64_TABLE (X86_64_0F01_REG_2) },
8147 { RM_TABLE (RM_0F01_REG_2) },
8148 },
8149 {
8150 /* MOD_0F01_REG_3 */
8151 { X86_64_TABLE (X86_64_0F01_REG_3) },
8152 { RM_TABLE (RM_0F01_REG_3) },
8153 },
8eab4136
L
8154 {
8155 /* MOD_0F01_REG_5 */
f8687e93
JB
8156 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_0) },
8157 { RM_TABLE (RM_0F01_REG_5_MOD_3) },
8eab4136 8158 },
9e30b8e0
L
8159 {
8160 /* MOD_0F01_REG_7 */
bf890a93 8161 { "invlpg", { Mb }, 0 },
f8687e93 8162 { RM_TABLE (RM_0F01_REG_7_MOD_3) },
9e30b8e0
L
8163 },
8164 {
8165 /* MOD_0F12_PREFIX_0 */
18897deb
JB
8166 { "movlpX", { XM, EXq }, 0 },
8167 { "movhlps", { XM, EXq }, 0 },
8168 },
8169 {
8170 /* MOD_0F12_PREFIX_2 */
8171 { "movlpX", { XM, EXq }, 0 },
9e30b8e0
L
8172 },
8173 {
8174 /* MOD_0F13 */
507bd325 8175 { "movlpX", { EXq, XM }, PREFIX_OPCODE },
9e30b8e0
L
8176 },
8177 {
8178 /* MOD_0F16_PREFIX_0 */
18897deb 8179 { "movhpX", { XM, EXq }, 0 },
bf890a93 8180 { "movlhps", { XM, EXq }, 0 },
9e30b8e0 8181 },
18897deb
JB
8182 {
8183 /* MOD_0F16_PREFIX_2 */
8184 { "movhpX", { XM, EXq }, 0 },
8185 },
9e30b8e0
L
8186 {
8187 /* MOD_0F17 */
507bd325 8188 { "movhpX", { EXq, XM }, PREFIX_OPCODE },
9e30b8e0
L
8189 },
8190 {
8191 /* MOD_0F18_REG_0 */
bf890a93 8192 { "prefetchnta", { Mb }, 0 },
31941983 8193 { "nopQ", { Ev }, 0 },
9e30b8e0
L
8194 },
8195 {
8196 /* MOD_0F18_REG_1 */
bf890a93 8197 { "prefetcht0", { Mb }, 0 },
31941983 8198 { "nopQ", { Ev }, 0 },
9e30b8e0
L
8199 },
8200 {
8201 /* MOD_0F18_REG_2 */
bf890a93 8202 { "prefetcht1", { Mb }, 0 },
31941983 8203 { "nopQ", { Ev }, 0 },
9e30b8e0
L
8204 },
8205 {
8206 /* MOD_0F18_REG_3 */
bf890a93 8207 { "prefetcht2", { Mb }, 0 },
31941983 8208 { "nopQ", { Ev }, 0 },
d7189fa5 8209 },
7e8b059b
L
8210 {
8211 /* MOD_0F1A_PREFIX_0 */
d276ec69 8212 { "bndldx", { Gbnd, Mv_bnd }, 0 },
bf890a93 8213 { "nopQ", { Ev }, 0 },
7e8b059b
L
8214 },
8215 {
8216 /* MOD_0F1B_PREFIX_0 */
d276ec69 8217 { "bndstx", { Mv_bnd, Gbnd }, 0 },
bf890a93 8218 { "nopQ", { Ev }, 0 },
7e8b059b
L
8219 },
8220 {
8221 /* MOD_0F1B_PREFIX_1 */
d276ec69 8222 { "bndmk", { Gbnd, Mv_bnd }, 0 },
31941983 8223 { "nopQ", { Ev }, PREFIX_IGNORED },
7e8b059b 8224 },
c48935d7
IT
8225 {
8226 /* MOD_0F1C_PREFIX_0 */
f8687e93 8227 { REG_TABLE (REG_0F1C_P_0_MOD_0) },
c48935d7
IT
8228 { "nopQ", { Ev }, 0 },
8229 },
603555e5
L
8230 {
8231 /* MOD_0F1E_PREFIX_1 */
31941983 8232 { "nopQ", { Ev }, PREFIX_IGNORED },
f8687e93 8233 { REG_TABLE (REG_0F1E_P_1_MOD_3) },
603555e5 8234 },
75c135a8
L
8235 {
8236 /* MOD_0F2B_PREFIX_0 */
507bd325 8237 {"movntps", { Mx, XM }, PREFIX_OPCODE },
75c135a8
L
8238 },
8239 {
8240 /* MOD_0F2B_PREFIX_1 */
507bd325 8241 {"movntss", { Md, XM }, PREFIX_OPCODE },
75c135a8
L
8242 },
8243 {
8244 /* MOD_0F2B_PREFIX_2 */
507bd325 8245 {"movntpd", { Mx, XM }, PREFIX_OPCODE },
75c135a8
L
8246 },
8247 {
8248 /* MOD_0F2B_PREFIX_3 */
507bd325 8249 {"movntsd", { Mq, XM }, PREFIX_OPCODE },
75c135a8
L
8250 },
8251 {
a5aaedb9 8252 /* MOD_0F50 */
592d1631 8253 { Bad_Opcode },
507bd325 8254 { "movmskpX", { Gdq, XS }, PREFIX_OPCODE },
75c135a8 8255 },
b844680a 8256 {
00ec1875 8257 /* MOD_0F71 */
592d1631 8258 { Bad_Opcode },
00ec1875 8259 { REG_TABLE (REG_0F71_MOD_0) },
b844680a
L
8260 },
8261 {
00ec1875 8262 /* MOD_0F72 */
592d1631 8263 { Bad_Opcode },
00ec1875 8264 { REG_TABLE (REG_0F72_MOD_0) },
b844680a
L
8265 },
8266 {
00ec1875 8267 /* MOD_0F73 */
592d1631 8268 { Bad_Opcode },
00ec1875 8269 { REG_TABLE (REG_0F73_MOD_0) },
c0f3af97
L
8270 },
8271 {
8272 /* MOD_0FAE_REG_0 */
bf890a93 8273 { "fxsave", { FXSAVE }, 0 },
f8687e93 8274 { PREFIX_TABLE (PREFIX_0FAE_REG_0_MOD_3) },
c0f3af97
L
8275 },
8276 {
8277 /* MOD_0FAE_REG_1 */
bf890a93 8278 { "fxrstor", { FXSAVE }, 0 },
f8687e93 8279 { PREFIX_TABLE (PREFIX_0FAE_REG_1_MOD_3) },
c0f3af97
L
8280 },
8281 {
8282 /* MOD_0FAE_REG_2 */
bf890a93 8283 { "ldmxcsr", { Md }, 0 },
f8687e93 8284 { PREFIX_TABLE (PREFIX_0FAE_REG_2_MOD_3) },
c0f3af97
L
8285 },
8286 {
8287 /* MOD_0FAE_REG_3 */
bf890a93 8288 { "stmxcsr", { Md }, 0 },
f8687e93 8289 { PREFIX_TABLE (PREFIX_0FAE_REG_3_MOD_3) },
c0f3af97
L
8290 },
8291 {
8292 /* MOD_0FAE_REG_4 */
f8687e93
JB
8293 { PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_0) },
8294 { PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_3) },
c0f3af97
L
8295 },
8296 {
8297 /* MOD_0FAE_REG_5 */
035e7389 8298 { "xrstor", { FXSAVE }, PREFIX_OPCODE },
f8687e93 8299 { PREFIX_TABLE (PREFIX_0FAE_REG_5_MOD_3) },
c0f3af97
L
8300 },
8301 {
8302 /* MOD_0FAE_REG_6 */
f8687e93
JB
8303 { PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_0) },
8304 { PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_3) },
c0f3af97
L
8305 },
8306 {
8307 /* MOD_0FAE_REG_7 */
f8687e93
JB
8308 { PREFIX_TABLE (PREFIX_0FAE_REG_7_MOD_0) },
8309 { RM_TABLE (RM_0FAE_REG_7_MOD_3) },
c0f3af97
L
8310 },
8311 {
8312 /* MOD_0FB2 */
bf890a93 8313 { "lssS", { Gv, Mp }, 0 },
c0f3af97
L
8314 },
8315 {
8316 /* MOD_0FB4 */
bf890a93 8317 { "lfsS", { Gv, Mp }, 0 },
c0f3af97
L
8318 },
8319 {
8320 /* MOD_0FB5 */
bf890a93 8321 { "lgsS", { Gv, Mp }, 0 },
c0f3af97 8322 },
a8484f96
L
8323 {
8324 /* MOD_0FC3 */
035e7389 8325 { "movntiS", { Edq, Gdq }, PREFIX_OPCODE },
a8484f96 8326 },
963f3586
IT
8327 {
8328 /* MOD_0FC7_REG_3 */
a8484f96 8329 { "xrstors", { FXSAVE }, 0 },
963f3586
IT
8330 },
8331 {
8332 /* MOD_0FC7_REG_4 */
bf890a93 8333 { "xsavec", { FXSAVE }, 0 },
963f3586
IT
8334 },
8335 {
8336 /* MOD_0FC7_REG_5 */
bf890a93 8337 { "xsaves", { FXSAVE }, 0 },
963f3586 8338 },
c0f3af97
L
8339 {
8340 /* MOD_0FC7_REG_6 */
f8687e93
JB
8341 { PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_0) },
8342 { PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_3) }
c0f3af97
L
8343 },
8344 {
8345 /* MOD_0FC7_REG_7 */
bf890a93 8346 { "vmptrst", { Mq }, 0 },
f8687e93 8347 { PREFIX_TABLE (PREFIX_0FC7_REG_7_MOD_3) }
c0f3af97
L
8348 },
8349 {
8350 /* MOD_0FD7 */
592d1631 8351 { Bad_Opcode },
bf890a93 8352 { "pmovmskb", { Gdq, MS }, 0 },
c0f3af97
L
8353 },
8354 {
8355 /* MOD_0FE7_PREFIX_2 */
bf890a93 8356 { "movntdq", { Mx, XM }, 0 },
c0f3af97
L
8357 },
8358 {
8359 /* MOD_0FF0_PREFIX_3 */
bf890a93 8360 { "lddqu", { XM, M }, 0 },
c0f3af97
L
8361 },
8362 {
7531c613
JB
8363 /* MOD_0F382A */
8364 { "movntdqa", { XM, Mx }, PREFIX_DATA },
c0f3af97 8365 },
c4694f17
TG
8366 {
8367 /* MOD_0F38DC_PREFIX_1 */
8368 { "aesenc128kl", { XM, M }, 0 },
8369 { "loadiwkey", { XM, EXx }, 0 },
8370 },
8371 {
8372 /* MOD_0F38DD_PREFIX_1 */
8373 { "aesdec128kl", { XM, M }, 0 },
8374 },
8375 {
8376 /* MOD_0F38DE_PREFIX_1 */
8377 { "aesenc256kl", { XM, M }, 0 },
8378 },
8379 {
8380 /* MOD_0F38DF_PREFIX_1 */
8381 { "aesdec256kl", { XM, M }, 0 },
8382 },
603555e5 8383 {
7531c613
JB
8384 /* MOD_0F38F5 */
8385 { "wrussK", { M, Gdq }, PREFIX_DATA },
603555e5
L
8386 },
8387 {
8388 /* MOD_0F38F6_PREFIX_0 */
8389 { "wrssK", { M, Gdq }, PREFIX_OPCODE },
8390 },
5d79adc4
L
8391 {
8392 /* MOD_0F38F8_PREFIX_1 */
8393 { "enqcmds", { Gva, M }, PREFIX_OPCODE },
8394 },
c0a30a9f
L
8395 {
8396 /* MOD_0F38F8_PREFIX_2 */
8397 { "movdir64b", { Gva, M }, PREFIX_OPCODE },
8398 },
5d79adc4
L
8399 {
8400 /* MOD_0F38F8_PREFIX_3 */
8401 { "enqcmd", { Gva, M }, PREFIX_OPCODE },
8402 },
c0a30a9f 8403 {
035e7389
JB
8404 /* MOD_0F38F9 */
8405 { "movdiri", { Edq, Gdq }, PREFIX_OPCODE },
c0a30a9f 8406 },
c4694f17
TG
8407 {
8408 /* MOD_0F38FA_PREFIX_1 */
8409 { Bad_Opcode },
8410 { "encodekey128", { Gd, Ed }, 0 },
8411 },
8412 {
8413 /* MOD_0F38FB_PREFIX_1 */
8414 { Bad_Opcode },
8415 { "encodekey256", { Gd, Ed }, 0 },
8416 },
c1fa250a
LC
8417 {
8418 /* MOD_0F3A0F_PREFIX_1 */
8419 { Bad_Opcode },
8420 { REG_TABLE (REG_0F3A0F_PREFIX_1_MOD_3) },
8421 },
c0f3af97
L
8422 {
8423 /* MOD_62_32BIT */
bf890a93 8424 { "bound{S|}", { Gv, Ma }, 0 },
43234a1e 8425 { EVEX_TABLE (EVEX_0F) },
c0f3af97
L
8426 },
8427 {
8428 /* MOD_C4_32BIT */
bf890a93 8429 { "lesS", { Gv, Mp }, 0 },
c0f3af97
L
8430 { VEX_C4_TABLE (VEX_0F) },
8431 },
8432 {
8433 /* MOD_C5_32BIT */
bf890a93 8434 { "ldsS", { Gv, Mp }, 0 },
c0f3af97
L
8435 { VEX_C5_TABLE (VEX_0F) },
8436 },
8437 {
592a252b
L
8438 /* MOD_VEX_0F12_PREFIX_0 */
8439 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_0) },
8440 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_1) },
c0f3af97 8441 },
18897deb
JB
8442 {
8443 /* MOD_VEX_0F12_PREFIX_2 */
8444 { VEX_LEN_TABLE (VEX_LEN_0F12_P_2_M_0) },
8445 },
c0f3af97 8446 {
592a252b
L
8447 /* MOD_VEX_0F13 */
8448 { VEX_LEN_TABLE (VEX_LEN_0F13_M_0) },
c0f3af97
L
8449 },
8450 {
592a252b
L
8451 /* MOD_VEX_0F16_PREFIX_0 */
8452 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_0) },
8453 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_1) },
c0f3af97 8454 },
18897deb
JB
8455 {
8456 /* MOD_VEX_0F16_PREFIX_2 */
8457 { VEX_LEN_TABLE (VEX_LEN_0F16_P_2_M_0) },
8458 },
c0f3af97 8459 {
592a252b
L
8460 /* MOD_VEX_0F17 */
8461 { VEX_LEN_TABLE (VEX_LEN_0F17_M_0) },
c0f3af97
L
8462 },
8463 {
592a252b 8464 /* MOD_VEX_0F2B */
bf926894 8465 { "vmovntpX", { Mx, XM }, PREFIX_OPCODE },
c0f3af97 8466 },
ab4e4ed5
AF
8467 {
8468 /* MOD_VEX_W_0_0F41_P_0_LEN_1 */
8469 { Bad_Opcode },
464d2b65 8470 { "kandw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8471 },
8472 {
8473 /* MOD_VEX_W_1_0F41_P_0_LEN_1 */
8474 { Bad_Opcode },
464d2b65 8475 { "kandq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8476 },
8477 {
8478 /* MOD_VEX_W_0_0F41_P_2_LEN_1 */
8479 { Bad_Opcode },
464d2b65 8480 { "kandb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8481 },
8482 {
8483 /* MOD_VEX_W_1_0F41_P_2_LEN_1 */
8484 { Bad_Opcode },
464d2b65 8485 { "kandd", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8486 },
8487 {
8488 /* MOD_VEX_W_0_0F42_P_0_LEN_1 */
8489 { Bad_Opcode },
464d2b65 8490 { "kandnw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8491 },
8492 {
8493 /* MOD_VEX_W_1_0F42_P_0_LEN_1 */
8494 { Bad_Opcode },
464d2b65 8495 { "kandnq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8496 },
8497 {
8498 /* MOD_VEX_W_0_0F42_P_2_LEN_1 */
8499 { Bad_Opcode },
464d2b65 8500 { "kandnb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8501 },
8502 {
8503 /* MOD_VEX_W_1_0F42_P_2_LEN_1 */
8504 { Bad_Opcode },
464d2b65 8505 { "kandnd", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8506 },
8507 {
8508 /* MOD_VEX_W_0_0F44_P_0_LEN_0 */
8509 { Bad_Opcode },
464d2b65 8510 { "knotw", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8511 },
8512 {
8513 /* MOD_VEX_W_1_0F44_P_0_LEN_0 */
8514 { Bad_Opcode },
464d2b65 8515 { "knotq", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8516 },
8517 {
8518 /* MOD_VEX_W_0_0F44_P_2_LEN_0 */
8519 { Bad_Opcode },
464d2b65 8520 { "knotb", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8521 },
8522 {
8523 /* MOD_VEX_W_1_0F44_P_2_LEN_0 */
8524 { Bad_Opcode },
464d2b65 8525 { "knotd", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8526 },
8527 {
8528 /* MOD_VEX_W_0_0F45_P_0_LEN_1 */
8529 { Bad_Opcode },
464d2b65 8530 { "korw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8531 },
8532 {
8533 /* MOD_VEX_W_1_0F45_P_0_LEN_1 */
8534 { Bad_Opcode },
464d2b65 8535 { "korq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8536 },
8537 {
8538 /* MOD_VEX_W_0_0F45_P_2_LEN_1 */
8539 { Bad_Opcode },
464d2b65 8540 { "korb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8541 },
8542 {
8543 /* MOD_VEX_W_1_0F45_P_2_LEN_1 */
8544 { Bad_Opcode },
464d2b65 8545 { "kord", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8546 },
8547 {
8548 /* MOD_VEX_W_0_0F46_P_0_LEN_1 */
8549 { Bad_Opcode },
464d2b65 8550 { "kxnorw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8551 },
8552 {
8553 /* MOD_VEX_W_1_0F46_P_0_LEN_1 */
8554 { Bad_Opcode },
464d2b65 8555 { "kxnorq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8556 },
8557 {
8558 /* MOD_VEX_W_0_0F46_P_2_LEN_1 */
8559 { Bad_Opcode },
464d2b65 8560 { "kxnorb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8561 },
8562 {
8563 /* MOD_VEX_W_1_0F46_P_2_LEN_1 */
8564 { Bad_Opcode },
464d2b65 8565 { "kxnord", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8566 },
8567 {
8568 /* MOD_VEX_W_0_0F47_P_0_LEN_1 */
8569 { Bad_Opcode },
464d2b65 8570 { "kxorw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8571 },
8572 {
8573 /* MOD_VEX_W_1_0F47_P_0_LEN_1 */
8574 { Bad_Opcode },
464d2b65 8575 { "kxorq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8576 },
8577 {
8578 /* MOD_VEX_W_0_0F47_P_2_LEN_1 */
8579 { Bad_Opcode },
464d2b65 8580 { "kxorb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8581 },
8582 {
8583 /* MOD_VEX_W_1_0F47_P_2_LEN_1 */
8584 { Bad_Opcode },
464d2b65 8585 { "kxord", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8586 },
8587 {
8588 /* MOD_VEX_W_0_0F4A_P_0_LEN_1 */
8589 { Bad_Opcode },
464d2b65 8590 { "kaddw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8591 },
8592 {
8593 /* MOD_VEX_W_1_0F4A_P_0_LEN_1 */
8594 { Bad_Opcode },
464d2b65 8595 { "kaddq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8596 },
8597 {
8598 /* MOD_VEX_W_0_0F4A_P_2_LEN_1 */
8599 { Bad_Opcode },
464d2b65 8600 { "kaddb", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8601 },
8602 {
8603 /* MOD_VEX_W_1_0F4A_P_2_LEN_1 */
8604 { Bad_Opcode },
464d2b65 8605 { "kaddd", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8606 },
8607 {
8608 /* MOD_VEX_W_0_0F4B_P_0_LEN_1 */
8609 { Bad_Opcode },
464d2b65 8610 { "kunpckwd", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8611 },
8612 {
8613 /* MOD_VEX_W_1_0F4B_P_0_LEN_1 */
8614 { Bad_Opcode },
464d2b65 8615 { "kunpckdq", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5
AF
8616 },
8617 {
8618 /* MOD_VEX_W_0_0F4B_P_2_LEN_1 */
8619 { Bad_Opcode },
464d2b65 8620 { "kunpckbw", { MaskG, MaskVex, MaskE }, 0 },
ab4e4ed5 8621 },
c0f3af97 8622 {
592a252b 8623 /* MOD_VEX_0F50 */
592d1631 8624 { Bad_Opcode },
bf926894 8625 { "vmovmskpX", { Gdq, XS }, PREFIX_OPCODE },
c0f3af97
L
8626 },
8627 {
592a252b 8628 /* MOD_VEX_0F71_REG_2 */
592d1631 8629 { Bad_Opcode },
7531c613 8630 { "vpsrlw", { Vex, XS, Ib }, PREFIX_DATA },
b844680a
L
8631 },
8632 {
592a252b 8633 /* MOD_VEX_0F71_REG_4 */
592d1631 8634 { Bad_Opcode },
7531c613 8635 { "vpsraw", { Vex, XS, Ib }, PREFIX_DATA },
b844680a
L
8636 },
8637 {
592a252b 8638 /* MOD_VEX_0F71_REG_6 */
592d1631 8639 { Bad_Opcode },
7531c613 8640 { "vpsllw", { Vex, XS, Ib }, PREFIX_DATA },
b844680a
L
8641 },
8642 {
592a252b 8643 /* MOD_VEX_0F72_REG_2 */
592d1631 8644 { Bad_Opcode },
7531c613 8645 { "vpsrld", { Vex, XS, Ib }, PREFIX_DATA },
b844680a 8646 },
d8faab4e 8647 {
592a252b 8648 /* MOD_VEX_0F72_REG_4 */
592d1631 8649 { Bad_Opcode },
7531c613 8650 { "vpsrad", { Vex, XS, Ib }, PREFIX_DATA },
d8faab4e
L
8651 },
8652 {
592a252b 8653 /* MOD_VEX_0F72_REG_6 */
592d1631 8654 { Bad_Opcode },
7531c613 8655 { "vpslld", { Vex, XS, Ib }, PREFIX_DATA },
d8faab4e 8656 },
876d4bfa 8657 {
592a252b 8658 /* MOD_VEX_0F73_REG_2 */
592d1631 8659 { Bad_Opcode },
7531c613 8660 { "vpsrlq", { Vex, XS, Ib }, PREFIX_DATA },
876d4bfa
L
8661 },
8662 {
592a252b 8663 /* MOD_VEX_0F73_REG_3 */
592d1631 8664 { Bad_Opcode },
7531c613 8665 { "vpsrldq", { Vex, XS, Ib }, PREFIX_DATA },
475a2301
L
8666 },
8667 {
592a252b 8668 /* MOD_VEX_0F73_REG_6 */
592d1631 8669 { Bad_Opcode },
7531c613 8670 { "vpsllq", { Vex, XS, Ib }, PREFIX_DATA },
876d4bfa
L
8671 },
8672 {
592a252b 8673 /* MOD_VEX_0F73_REG_7 */
592d1631 8674 { Bad_Opcode },
7531c613 8675 { "vpslldq", { Vex, XS, Ib }, PREFIX_DATA },
876d4bfa 8676 },
ab4e4ed5
AF
8677 {
8678 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
8679 { "kmovw", { Ew, MaskG }, 0 },
8680 { Bad_Opcode },
8681 },
8682 {
8683 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
8684 { "kmovq", { Eq, MaskG }, 0 },
8685 { Bad_Opcode },
8686 },
8687 {
8688 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
8689 { "kmovb", { Eb, MaskG }, 0 },
8690 { Bad_Opcode },
8691 },
8692 {
8693 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
8694 { "kmovd", { Ed, MaskG }, 0 },
8695 { Bad_Opcode },
8696 },
8697 {
8698 /* MOD_VEX_W_0_0F92_P_0_LEN_0 */
8699 { Bad_Opcode },
464d2b65 8700 { "kmovw", { MaskG, Edq }, 0 },
ab4e4ed5
AF
8701 },
8702 {
8703 /* MOD_VEX_W_0_0F92_P_2_LEN_0 */
8704 { Bad_Opcode },
464d2b65 8705 { "kmovb", { MaskG, Edq }, 0 },
ab4e4ed5
AF
8706 },
8707 {
58a211d2 8708 /* MOD_VEX_0F92_P_3_LEN_0 */
ab4e4ed5 8709 { Bad_Opcode },
464d2b65 8710 { "kmovK", { MaskG, Edq }, 0 },
ab4e4ed5
AF
8711 },
8712 {
8713 /* MOD_VEX_W_0_0F93_P_0_LEN_0 */
8714 { Bad_Opcode },
464d2b65 8715 { "kmovw", { Gdq, MaskE }, 0 },
ab4e4ed5
AF
8716 },
8717 {
8718 /* MOD_VEX_W_0_0F93_P_2_LEN_0 */
8719 { Bad_Opcode },
464d2b65 8720 { "kmovb", { Gdq, MaskE }, 0 },
ab4e4ed5
AF
8721 },
8722 {
58a211d2 8723 /* MOD_VEX_0F93_P_3_LEN_0 */
ab4e4ed5 8724 { Bad_Opcode },
464d2b65 8725 { "kmovK", { Gdq, MaskE }, 0 },
ab4e4ed5
AF
8726 },
8727 {
8728 /* MOD_VEX_W_0_0F98_P_0_LEN_0 */
8729 { Bad_Opcode },
464d2b65 8730 { "kortestw", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8731 },
8732 {
8733 /* MOD_VEX_W_1_0F98_P_0_LEN_0 */
8734 { Bad_Opcode },
464d2b65 8735 { "kortestq", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8736 },
8737 {
8738 /* MOD_VEX_W_0_0F98_P_2_LEN_0 */
8739 { Bad_Opcode },
464d2b65 8740 { "kortestb", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8741 },
8742 {
8743 /* MOD_VEX_W_1_0F98_P_2_LEN_0 */
8744 { Bad_Opcode },
464d2b65 8745 { "kortestd", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8746 },
8747 {
8748 /* MOD_VEX_W_0_0F99_P_0_LEN_0 */
8749 { Bad_Opcode },
464d2b65 8750 { "ktestw", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8751 },
8752 {
8753 /* MOD_VEX_W_1_0F99_P_0_LEN_0 */
8754 { Bad_Opcode },
464d2b65 8755 { "ktestq", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8756 },
8757 {
8758 /* MOD_VEX_W_0_0F99_P_2_LEN_0 */
8759 { Bad_Opcode },
464d2b65 8760 { "ktestb", { MaskG, MaskE }, 0 },
ab4e4ed5
AF
8761 },
8762 {
8763 /* MOD_VEX_W_1_0F99_P_2_LEN_0 */
8764 { Bad_Opcode },
464d2b65 8765 { "ktestd", { MaskG, MaskE }, 0 },
ab4e4ed5 8766 },
876d4bfa 8767 {
592a252b
L
8768 /* MOD_VEX_0FAE_REG_2 */
8769 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_2_M_0) },
876d4bfa 8770 },
bbedc832 8771 {
592a252b
L
8772 /* MOD_VEX_0FAE_REG_3 */
8773 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_3_M_0) },
bbedc832 8774 },
144c41d9 8775 {
7531c613 8776 /* MOD_VEX_0FD7 */
592d1631 8777 { Bad_Opcode },
7531c613 8778 { "vpmovmskb", { Gdq, XS }, PREFIX_DATA },
144c41d9 8779 },
1afd85e3 8780 {
7531c613
JB
8781 /* MOD_VEX_0FE7 */
8782 { "vmovntdq", { Mx, XM }, PREFIX_DATA },
1afd85e3
L
8783 },
8784 {
592a252b 8785 /* MOD_VEX_0FF0_PREFIX_3 */
ec6f095a 8786 { "vlddqu", { XM, M }, 0 },
92fddf8e 8787 },
75c135a8 8788 {
7531c613
JB
8789 /* MOD_VEX_0F381A */
8790 { VEX_LEN_TABLE (VEX_LEN_0F381A_M_0) },
75c135a8 8791 },
1afd85e3 8792 {
7531c613
JB
8793 /* MOD_VEX_0F382A */
8794 { "vmovntdqa", { XM, Mx }, PREFIX_DATA },
1afd85e3 8795 },
75c135a8 8796 {
7531c613
JB
8797 /* MOD_VEX_0F382C */
8798 { VEX_W_TABLE (VEX_W_0F382C_M_0) },
75c135a8 8799 },
1afd85e3 8800 {
7531c613
JB
8801 /* MOD_VEX_0F382D */
8802 { VEX_W_TABLE (VEX_W_0F382D_M_0) },
1afd85e3
L
8803 },
8804 {
7531c613
JB
8805 /* MOD_VEX_0F382E */
8806 { VEX_W_TABLE (VEX_W_0F382E_M_0) },
1afd85e3
L
8807 },
8808 {
7531c613
JB
8809 /* MOD_VEX_0F382F */
8810 { VEX_W_TABLE (VEX_W_0F382F_M_0) },
1afd85e3 8811 },
09d73035
CL
8812 {
8813 /* MOD_VEX_0F3849_X86_64_P_0_W_0 */
8814 { VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_0_W_0_M_0) },
8815 { REG_TABLE (REG_VEX_0F3849_X86_64_P_0_W_0_M_1) },
8816 },
8817 {
8818 /* MOD_VEX_0F3849_X86_64_P_2_W_0 */
8819 { VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_2_W_0_M_0) },
8820 },
8821 {
8822 /* MOD_VEX_0F3849_X86_64_P_3_W_0 */
8823 { Bad_Opcode },
8824 { VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_3_W_0_M_0) },
8825 },
8826 {
8827 /* MOD_VEX_0F384B_X86_64_P_1_W_0 */
8828 { VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_1_W_0_M_0) },
8829 },
8830 {
8831 /* MOD_VEX_0F384B_X86_64_P_2_W_0 */
8832 { VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_2_W_0_M_0) },
8833 },
8834 {
8835 /* MOD_VEX_0F384B_X86_64_P_3_W_0 */
8836 { VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_3_W_0_M_0) },
8837 },
6c30d220 8838 {
7531c613
JB
8839 /* MOD_VEX_0F385A */
8840 { VEX_LEN_TABLE (VEX_LEN_0F385A_M_0) },
6c30d220 8841 },
09d73035
CL
8842 {
8843 /* MOD_VEX_0F385C_X86_64_P_1_W_0 */
8844 { Bad_Opcode },
8845 { VEX_LEN_TABLE (VEX_LEN_0F385C_X86_64_P_1_W_0_M_0) },
8846 },
8847 {
8848 /* MOD_VEX_0F385E_X86_64_P_0_W_0 */
8849 { Bad_Opcode },
8850 { VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_0_W_0_M_0) },
8851 },
8852 {
8853 /* MOD_VEX_0F385E_X86_64_P_1_W_0 */
8854 { Bad_Opcode },
8855 { VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_1_W_0_M_0) },
8856 },
8857 {
8858 /* MOD_VEX_0F385E_X86_64_P_2_W_0 */
8859 { Bad_Opcode },
8860 { VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_2_W_0_M_0) },
8861 },
8862 {
8863 /* MOD_VEX_0F385E_X86_64_P_3_W_0 */
8864 { Bad_Opcode },
8865 { VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_3_W_0_M_0) },
8866 },
6c30d220 8867 {
7531c613
JB
8868 /* MOD_VEX_0F388C */
8869 { "vpmaskmov%DQ", { XM, Vex, Mx }, PREFIX_DATA },
6c30d220
L
8870 },
8871 {
7531c613
JB
8872 /* MOD_VEX_0F388E */
8873 { "vpmaskmov%DQ", { Mx, Vex, XM }, PREFIX_DATA },
6c30d220 8874 },
ab4e4ed5 8875 {
bb5b3501 8876 /* MOD_VEX_0F3A30_L_0 */
ab4e4ed5 8877 { Bad_Opcode },
464d2b65 8878 { "kshiftr%BW", { MaskG, MaskE, Ib }, PREFIX_DATA },
ab4e4ed5
AF
8879 },
8880 {
bb5b3501 8881 /* MOD_VEX_0F3A31_L_0 */
ab4e4ed5 8882 { Bad_Opcode },
464d2b65 8883 { "kshiftr%DQ", { MaskG, MaskE, Ib }, PREFIX_DATA },
ab4e4ed5
AF
8884 },
8885 {
bb5b3501 8886 /* MOD_VEX_0F3A32_L_0 */
ab4e4ed5 8887 { Bad_Opcode },
464d2b65 8888 { "kshiftl%BW", { MaskG, MaskE, Ib }, PREFIX_DATA },
ab4e4ed5
AF
8889 },
8890 {
bb5b3501 8891 /* MOD_VEX_0F3A33_L_0 */
ab4e4ed5 8892 { Bad_Opcode },
464d2b65 8893 { "kshiftl%DQ", { MaskG, MaskE, Ib }, PREFIX_DATA },
ab4e4ed5 8894 },
467bbef0
JB
8895 {
8896 /* MOD_VEX_0FXOP_09_12 */
8897 { Bad_Opcode },
8898 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_12_M_1) },
8899 },
ad692897
L
8900
8901#include "i386-dis-evex-mod.h"
b844680a
L
8902};
8903
1ceb70f8 8904static const struct dis386 rm_table[][8] = {
42164a71
L
8905 {
8906 /* RM_C6_REG_7 */
bf890a93 8907 { "xabort", { Skip_MODRM, Ib }, 0 },
42164a71
L
8908 },
8909 {
8910 /* RM_C7_REG_7 */
376cd056 8911 { "xbeginT", { Skip_MODRM, Jdqw }, 0 },
42164a71 8912 },
b844680a 8913 {
1ceb70f8 8914 /* RM_0F01_REG_0 */
a4e78aa5 8915 { "enclv", { Skip_MODRM }, 0 },
bf890a93
IT
8916 { "vmcall", { Skip_MODRM }, 0 },
8917 { "vmlaunch", { Skip_MODRM }, 0 },
8918 { "vmresume", { Skip_MODRM }, 0 },
8919 { "vmxoff", { Skip_MODRM }, 0 },
be3a8dca 8920 { "pconfig", { Skip_MODRM }, 0 },
b844680a
L
8921 },
8922 {
1ceb70f8 8923 /* RM_0F01_REG_1 */
bf890a93
IT
8924 { "monitor", { { OP_Monitor, 0 } }, 0 },
8925 { "mwait", { { OP_Mwait, 0 } }, 0 },
8926 { "clac", { Skip_MODRM }, 0 },
8927 { "stac", { Skip_MODRM }, 0 },
81d54bb7
CL
8928 { PREFIX_TABLE (PREFIX_0F01_REG_1_RM_4) },
8929 { PREFIX_TABLE (PREFIX_0F01_REG_1_RM_5) },
8930 { PREFIX_TABLE (PREFIX_0F01_REG_1_RM_6) },
8931 { PREFIX_TABLE (PREFIX_0F01_REG_1_RM_7) },
b844680a 8932 },
475a2301
L
8933 {
8934 /* RM_0F01_REG_2 */
bf890a93
IT
8935 { "xgetbv", { Skip_MODRM }, 0 },
8936 { "xsetbv", { Skip_MODRM }, 0 },
8729a6f6
L
8937 { Bad_Opcode },
8938 { Bad_Opcode },
bf890a93
IT
8939 { "vmfunc", { Skip_MODRM }, 0 },
8940 { "xend", { Skip_MODRM }, 0 },
8941 { "xtest", { Skip_MODRM }, 0 },
8942 { "enclu", { Skip_MODRM }, 0 },
475a2301 8943 },
b844680a 8944 {
1ceb70f8 8945 /* RM_0F01_REG_3 */
bf890a93 8946 { "vmrun", { Skip_MODRM }, 0 },
a847e322 8947 { PREFIX_TABLE (PREFIX_0F01_REG_3_RM_1) },
bf890a93
IT
8948 { "vmload", { Skip_MODRM }, 0 },
8949 { "vmsave", { Skip_MODRM }, 0 },
8950 { "stgi", { Skip_MODRM }, 0 },
8951 { "clgi", { Skip_MODRM }, 0 },
8952 { "skinit", { Skip_MODRM }, 0 },
8953 { "invlpga", { Skip_MODRM }, 0 },
4e7d34a6 8954 },
8eab4136 8955 {
f8687e93
JB
8956 /* RM_0F01_REG_5_MOD_3 */
8957 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_0) },
bb651e8b 8958 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_1) },
f8687e93 8959 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_2) },
8eab4136 8960 { Bad_Opcode },
f64c42a9
LC
8961 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_4) },
8962 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_5) },
8963 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_6) },
8964 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_7) },
8eab4136 8965 },
4e7d34a6 8966 {
f8687e93 8967 /* RM_0F01_REG_7_MOD_3 */
bf890a93
IT
8968 { "swapgs", { Skip_MODRM }, 0 },
8969 { "rdtscp", { Skip_MODRM }, 0 },
267b8516 8970 { PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_2) },
035e7389 8971 { "mwaitx", { { OP_Mwait, eBX_reg } }, PREFIX_OPCODE },
bf890a93 8972 { "clzero", { Skip_MODRM }, 0 },
142861df 8973 { "rdpru", { Skip_MODRM }, 0 },
646cc3e0
GG
8974 { PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_6) },
8975 { PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_7) },
b844680a 8976 },
603555e5 8977 {
f8687e93 8978 /* RM_0F1E_P_1_MOD_3_REG_7 */
31941983
JB
8979 { "nopQ", { Ev }, PREFIX_IGNORED },
8980 { "nopQ", { Ev }, PREFIX_IGNORED },
8981 { "endbr64", { Skip_MODRM }, 0 },
8982 { "endbr32", { Skip_MODRM }, 0 },
8983 { "nopQ", { Ev }, PREFIX_IGNORED },
8984 { "nopQ", { Ev }, PREFIX_IGNORED },
8985 { "nopQ", { Ev }, PREFIX_IGNORED },
8986 { "nopQ", { Ev }, PREFIX_IGNORED },
603555e5 8987 },
c1fa250a
LC
8988 {
8989 /* RM_0F3A0F_P_1_MOD_3_REG_0 */
8990 { "hreset", { Skip_MODRM, Ib }, 0 },
8991 },
b844680a 8992 {
f8687e93 8993 /* RM_0FAE_REG_6_MOD_3 */
bf890a93 8994 { "mfence", { Skip_MODRM }, 0 },
b844680a 8995 },
bbedc832 8996 {
f8687e93 8997 /* RM_0FAE_REG_7_MOD_3 */
b5cefcca
L
8998 { "sfence", { Skip_MODRM }, 0 },
8999
144c41d9 9000 },
260cd341
LC
9001 {
9002 /* RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0 */
9003 { VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0) },
9004 },
b844680a
L
9005};
9006
c608c12e
AM
9007#define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
9008
f16cd0d5
L
9009/* We use the high bit to indicate different name for the same
9010 prefix. */
f16cd0d5 9011#define REP_PREFIX (0xf3 | 0x100)
42164a71
L
9012#define XACQUIRE_PREFIX (0xf2 | 0x200)
9013#define XRELEASE_PREFIX (0xf3 | 0x400)
7e8b059b 9014#define BND_PREFIX (0xf2 | 0x400)
04ef582a 9015#define NOTRACK_PREFIX (0x3e | 0x100)
f16cd0d5 9016
1d67fe3b
TT
9017/* Remember if the current op is a jump instruction. */
9018static bfd_boolean op_is_jump = FALSE;
9019
f16cd0d5 9020static int
26ca5450 9021ckprefix (void)
252b5132 9022{
f16cd0d5 9023 int newrex, i, length;
52b15da3 9024 rex = 0;
252b5132 9025 prefixes = 0;
7d421014 9026 used_prefixes = 0;
52b15da3 9027 rex_used = 0;
f16cd0d5
L
9028 last_lock_prefix = -1;
9029 last_repz_prefix = -1;
9030 last_repnz_prefix = -1;
9031 last_data_prefix = -1;
9032 last_addr_prefix = -1;
9033 last_rex_prefix = -1;
9034 last_seg_prefix = -1;
d9949a36 9035 fwait_prefix = -1;
285ca992 9036 active_seg_prefix = 0;
f310f33d
L
9037 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
9038 all_prefixes[i] = 0;
9039 i = 0;
f16cd0d5
L
9040 length = 0;
9041 /* The maximum instruction length is 15bytes. */
9042 while (length < MAX_CODE_LENGTH - 1)
252b5132
RH
9043 {
9044 FETCH_DATA (the_info, codep + 1);
52b15da3 9045 newrex = 0;
252b5132
RH
9046 switch (*codep)
9047 {
52b15da3
JH
9048 /* REX prefixes family. */
9049 case 0x40:
9050 case 0x41:
9051 case 0x42:
9052 case 0x43:
9053 case 0x44:
9054 case 0x45:
9055 case 0x46:
9056 case 0x47:
9057 case 0x48:
9058 case 0x49:
9059 case 0x4a:
9060 case 0x4b:
9061 case 0x4c:
9062 case 0x4d:
9063 case 0x4e:
9064 case 0x4f:
f16cd0d5
L
9065 if (address_mode == mode_64bit)
9066 newrex = *codep;
9067 else
9068 return 1;
9069 last_rex_prefix = i;
52b15da3 9070 break;
252b5132
RH
9071 case 0xf3:
9072 prefixes |= PREFIX_REPZ;
f16cd0d5 9073 last_repz_prefix = i;
252b5132
RH
9074 break;
9075 case 0xf2:
9076 prefixes |= PREFIX_REPNZ;
f16cd0d5 9077 last_repnz_prefix = i;
252b5132
RH
9078 break;
9079 case 0xf0:
9080 prefixes |= PREFIX_LOCK;
f16cd0d5 9081 last_lock_prefix = i;
252b5132
RH
9082 break;
9083 case 0x2e:
9084 prefixes |= PREFIX_CS;
f16cd0d5 9085 last_seg_prefix = i;
0fa0fc85
BP
9086
9087 if (address_mode != mode_64bit)
9088 active_seg_prefix = PREFIX_CS;
9089
252b5132
RH
9090 break;
9091 case 0x36:
9092 prefixes |= PREFIX_SS;
f16cd0d5 9093 last_seg_prefix = i;
0fa0fc85
BP
9094
9095 if (address_mode != mode_64bit)
9096 active_seg_prefix = PREFIX_SS;
9097
252b5132
RH
9098 break;
9099 case 0x3e:
9100 prefixes |= PREFIX_DS;
f16cd0d5 9101 last_seg_prefix = i;
0fa0fc85
BP
9102
9103 if (address_mode != mode_64bit)
9104 active_seg_prefix = PREFIX_DS;
9105
252b5132
RH
9106 break;
9107 case 0x26:
9108 prefixes |= PREFIX_ES;
f16cd0d5 9109 last_seg_prefix = i;
0fa0fc85
BP
9110
9111 if (address_mode != mode_64bit)
9112 active_seg_prefix = PREFIX_ES;
9113
252b5132
RH
9114 break;
9115 case 0x64:
9116 prefixes |= PREFIX_FS;
f16cd0d5 9117 last_seg_prefix = i;
285ca992 9118 active_seg_prefix = PREFIX_FS;
252b5132
RH
9119 break;
9120 case 0x65:
9121 prefixes |= PREFIX_GS;
f16cd0d5 9122 last_seg_prefix = i;
285ca992 9123 active_seg_prefix = PREFIX_GS;
252b5132
RH
9124 break;
9125 case 0x66:
9126 prefixes |= PREFIX_DATA;
f16cd0d5 9127 last_data_prefix = i;
252b5132
RH
9128 break;
9129 case 0x67:
9130 prefixes |= PREFIX_ADDR;
f16cd0d5 9131 last_addr_prefix = i;
252b5132 9132 break;
5076851f 9133 case FWAIT_OPCODE:
252b5132
RH
9134 /* fwait is really an instruction. If there are prefixes
9135 before the fwait, they belong to the fwait, *not* to the
9136 following instruction. */
d9949a36 9137 fwait_prefix = i;
3e7d61b2 9138 if (prefixes || rex)
252b5132
RH
9139 {
9140 prefixes |= PREFIX_FWAIT;
9141 codep++;
6c067bbb
RM
9142 /* This ensures that the previous REX prefixes are noticed
9143 as unused prefixes, as in the return case below. */
9144 rex_used = rex;
f16cd0d5 9145 return 1;
252b5132
RH
9146 }
9147 prefixes = PREFIX_FWAIT;
9148 break;
9149 default:
f16cd0d5 9150 return 1;
252b5132 9151 }
52b15da3
JH
9152 /* Rex is ignored when followed by another prefix. */
9153 if (rex)
9154 {
3e7d61b2 9155 rex_used = rex;
f16cd0d5 9156 return 1;
52b15da3 9157 }
f16cd0d5 9158 if (*codep != FWAIT_OPCODE)
4e9ac44a 9159 all_prefixes[i++] = *codep;
52b15da3 9160 rex = newrex;
252b5132 9161 codep++;
f16cd0d5
L
9162 length++;
9163 }
9164 return 0;
9165}
9166
7d421014
ILT
9167/* Return the name of the prefix byte PREF, or NULL if PREF is not a
9168 prefix byte. */
9169
9170static const char *
26ca5450 9171prefix_name (int pref, int sizeflag)
7d421014 9172{
0003779b
L
9173 static const char *rexes [16] =
9174 {
9175 "rex", /* 0x40 */
9176 "rex.B", /* 0x41 */
9177 "rex.X", /* 0x42 */
9178 "rex.XB", /* 0x43 */
9179 "rex.R", /* 0x44 */
9180 "rex.RB", /* 0x45 */
9181 "rex.RX", /* 0x46 */
9182 "rex.RXB", /* 0x47 */
9183 "rex.W", /* 0x48 */
9184 "rex.WB", /* 0x49 */
9185 "rex.WX", /* 0x4a */
9186 "rex.WXB", /* 0x4b */
9187 "rex.WR", /* 0x4c */
9188 "rex.WRB", /* 0x4d */
9189 "rex.WRX", /* 0x4e */
9190 "rex.WRXB", /* 0x4f */
9191 };
9192
7d421014
ILT
9193 switch (pref)
9194 {
52b15da3
JH
9195 /* REX prefixes family. */
9196 case 0x40:
52b15da3 9197 case 0x41:
52b15da3 9198 case 0x42:
52b15da3 9199 case 0x43:
52b15da3 9200 case 0x44:
52b15da3 9201 case 0x45:
52b15da3 9202 case 0x46:
52b15da3 9203 case 0x47:
52b15da3 9204 case 0x48:
52b15da3 9205 case 0x49:
52b15da3 9206 case 0x4a:
52b15da3 9207 case 0x4b:
52b15da3 9208 case 0x4c:
52b15da3 9209 case 0x4d:
52b15da3 9210 case 0x4e:
52b15da3 9211 case 0x4f:
0003779b 9212 return rexes [pref - 0x40];
7d421014
ILT
9213 case 0xf3:
9214 return "repz";
9215 case 0xf2:
9216 return "repnz";
9217 case 0xf0:
9218 return "lock";
9219 case 0x2e:
9220 return "cs";
9221 case 0x36:
9222 return "ss";
9223 case 0x3e:
9224 return "ds";
9225 case 0x26:
9226 return "es";
9227 case 0x64:
9228 return "fs";
9229 case 0x65:
9230 return "gs";
9231 case 0x66:
9232 return (sizeflag & DFLAG) ? "data16" : "data32";
9233 case 0x67:
cb712a9e 9234 if (address_mode == mode_64bit)
db6eb5be 9235 return (sizeflag & AFLAG) ? "addr32" : "addr64";
c1a64871 9236 else
2888cb7a 9237 return (sizeflag & AFLAG) ? "addr16" : "addr32";
7d421014
ILT
9238 case FWAIT_OPCODE:
9239 return "fwait";
f16cd0d5
L
9240 case REP_PREFIX:
9241 return "rep";
42164a71
L
9242 case XACQUIRE_PREFIX:
9243 return "xacquire";
9244 case XRELEASE_PREFIX:
9245 return "xrelease";
7e8b059b
L
9246 case BND_PREFIX:
9247 return "bnd";
04ef582a
L
9248 case NOTRACK_PREFIX:
9249 return "notrack";
7d421014
ILT
9250 default:
9251 return NULL;
9252 }
9253}
9254
ce518a5f
L
9255static char op_out[MAX_OPERANDS][100];
9256static int op_ad, op_index[MAX_OPERANDS];
1d9f512f 9257static int two_source_ops;
ce518a5f
L
9258static bfd_vma op_address[MAX_OPERANDS];
9259static bfd_vma op_riprel[MAX_OPERANDS];
52b15da3 9260static bfd_vma start_pc;
ce518a5f 9261
252b5132
RH
9262/*
9263 * On the 386's of 1988, the maximum length of an instruction is 15 bytes.
9264 * (see topic "Redundant prefixes" in the "Differences from 8086"
9265 * section of the "Virtual 8086 Mode" chapter.)
9266 * 'pc' should be the address of this instruction, it will
9267 * be used to print the target address if this is a relative jump or call
9268 * The function returns the length of this instruction in bytes.
9269 */
9270
252b5132 9271static char intel_syntax;
9d141669 9272static char intel_mnemonic = !SYSV386_COMPAT;
252b5132
RH
9273static char open_char;
9274static char close_char;
9275static char separator_char;
9276static char scale_char;
9277
5db04b09
L
9278enum x86_64_isa
9279{
d835a58b 9280 amd64 = 1,
5db04b09
L
9281 intel64
9282};
9283
9284static enum x86_64_isa isa64;
9285
e396998b
AM
9286/* Here for backwards compatibility. When gdb stops using
9287 print_insn_i386_att and print_insn_i386_intel these functions can
9288 disappear, and print_insn_i386 be merged into print_insn. */
252b5132 9289int
26ca5450 9290print_insn_i386_att (bfd_vma pc, disassemble_info *info)
252b5132
RH
9291{
9292 intel_syntax = 0;
e396998b
AM
9293
9294 return print_insn (pc, info);
252b5132
RH
9295}
9296
9297int
26ca5450 9298print_insn_i386_intel (bfd_vma pc, disassemble_info *info)
252b5132
RH
9299{
9300 intel_syntax = 1;
e396998b
AM
9301
9302 return print_insn (pc, info);
252b5132
RH
9303}
9304
e396998b 9305int
26ca5450 9306print_insn_i386 (bfd_vma pc, disassemble_info *info)
e396998b
AM
9307{
9308 intel_syntax = -1;
9309
9310 return print_insn (pc, info);
9311}
9312
f59a29b9
L
9313void
9314print_i386_disassembler_options (FILE *stream)
9315{
9316 fprintf (stream, _("\n\
9317The following i386/x86-64 specific disassembler options are supported for use\n\
9318with the -M switch (multiple options should be separated by commas):\n"));
9319
9320 fprintf (stream, _(" x86-64 Disassemble in 64bit mode\n"));
9321 fprintf (stream, _(" i386 Disassemble in 32bit mode\n"));
9322 fprintf (stream, _(" i8086 Disassemble in 16bit mode\n"));
9323 fprintf (stream, _(" att Display instruction in AT&T syntax\n"));
9324 fprintf (stream, _(" intel Display instruction in Intel syntax\n"));
9d141669
L
9325 fprintf (stream, _(" att-mnemonic\n"
9326 " Display instruction in AT&T mnemonic\n"));
9327 fprintf (stream, _(" intel-mnemonic\n"
9328 " Display instruction in Intel mnemonic\n"));
f59a29b9
L
9329 fprintf (stream, _(" addr64 Assume 64bit address size\n"));
9330 fprintf (stream, _(" addr32 Assume 32bit address size\n"));
9331 fprintf (stream, _(" addr16 Assume 16bit address size\n"));
9332 fprintf (stream, _(" data32 Assume 32bit data size\n"));
9333 fprintf (stream, _(" data16 Assume 16bit data size\n"));
9334 fprintf (stream, _(" suffix Always display instruction suffix in AT&T syntax\n"));
5db04b09
L
9335 fprintf (stream, _(" amd64 Display instruction in AMD64 ISA\n"));
9336 fprintf (stream, _(" intel64 Display instruction in Intel64 ISA\n"));
f59a29b9
L
9337}
9338
592d1631 9339/* Bad opcode. */
bf890a93 9340static const struct dis386 bad_opcode = { "(bad)", { XX }, 0 };
592d1631 9341
b844680a
L
9342/* Get a pointer to struct dis386 with a valid name. */
9343
9344static const struct dis386 *
8bb15339 9345get_valid_dis386 (const struct dis386 *dp, disassemble_info *info)
b844680a 9346{
91d6fa6a 9347 int vindex, vex_table_index;
b844680a
L
9348
9349 if (dp->name != NULL)
9350 return dp;
9351
9352 switch (dp->op[0].bytemode)
9353 {
1ceb70f8
L
9354 case USE_REG_TABLE:
9355 dp = &reg_table[dp->op[1].bytemode][modrm.reg];
9356 break;
9357
9358 case USE_MOD_TABLE:
91d6fa6a
NC
9359 vindex = modrm.mod == 0x3 ? 1 : 0;
9360 dp = &mod_table[dp->op[1].bytemode][vindex];
1ceb70f8
L
9361 break;
9362
9363 case USE_RM_TABLE:
9364 dp = &rm_table[dp->op[1].bytemode][modrm.rm];
b844680a
L
9365 break;
9366
4e7d34a6 9367 case USE_PREFIX_TABLE:
c0f3af97 9368 if (need_vex)
b844680a 9369 {
c0f3af97
L
9370 /* The prefix in VEX is implicit. */
9371 switch (vex.prefix)
9372 {
9373 case 0:
91d6fa6a 9374 vindex = 0;
c0f3af97
L
9375 break;
9376 case REPE_PREFIX_OPCODE:
91d6fa6a 9377 vindex = 1;
c0f3af97
L
9378 break;
9379 case DATA_PREFIX_OPCODE:
91d6fa6a 9380 vindex = 2;
c0f3af97
L
9381 break;
9382 case REPNE_PREFIX_OPCODE:
91d6fa6a 9383 vindex = 3;
c0f3af97
L
9384 break;
9385 default:
9386 abort ();
9387 break;
9388 }
b844680a 9389 }
7bb15c6f 9390 else
b844680a 9391 {
285ca992
L
9392 int last_prefix = -1;
9393 int prefix = 0;
91d6fa6a 9394 vindex = 0;
285ca992
L
9395 /* We check PREFIX_REPNZ and PREFIX_REPZ before PREFIX_DATA.
9396 When there are multiple PREFIX_REPNZ and PREFIX_REPZ, the
9397 last one wins. */
9398 if ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
b844680a 9399 {
285ca992 9400 if (last_repz_prefix > last_repnz_prefix)
c0f3af97 9401 {
285ca992
L
9402 vindex = 1;
9403 prefix = PREFIX_REPZ;
9404 last_prefix = last_repz_prefix;
c0f3af97
L
9405 }
9406 else
b844680a 9407 {
285ca992
L
9408 vindex = 3;
9409 prefix = PREFIX_REPNZ;
9410 last_prefix = last_repnz_prefix;
b844680a 9411 }
285ca992 9412
507bd325
L
9413 /* Check if prefix should be ignored. */
9414 if ((((prefix_table[dp->op[1].bytemode][vindex].prefix_requirement
9415 & PREFIX_IGNORED) >> PREFIX_IGNORED_SHIFT)
31941983
JB
9416 & prefix) != 0
9417 && !prefix_table[dp->op[1].bytemode][vindex].name)
285ca992
L
9418 vindex = 0;
9419 }
9420
9421 if (vindex == 0 && (prefixes & PREFIX_DATA) != 0)
9422 {
9423 vindex = 2;
9424 prefix = PREFIX_DATA;
9425 last_prefix = last_data_prefix;
9426 }
9427
9428 if (vindex != 0)
9429 {
9430 used_prefixes |= prefix;
9431 all_prefixes[last_prefix] = 0;
b844680a
L
9432 }
9433 }
91d6fa6a 9434 dp = &prefix_table[dp->op[1].bytemode][vindex];
b844680a
L
9435 break;
9436
4e7d34a6 9437 case USE_X86_64_TABLE:
91d6fa6a
NC
9438 vindex = address_mode == mode_64bit ? 1 : 0;
9439 dp = &x86_64_table[dp->op[1].bytemode][vindex];
b844680a
L
9440 break;
9441
4e7d34a6 9442 case USE_3BYTE_TABLE:
8bb15339 9443 FETCH_DATA (info, codep + 2);
91d6fa6a
NC
9444 vindex = *codep++;
9445 dp = &three_byte_table[dp->op[1].bytemode][vindex];
285ca992 9446 end_codep = codep;
8bb15339
L
9447 modrm.mod = (*codep >> 6) & 3;
9448 modrm.reg = (*codep >> 3) & 7;
9449 modrm.rm = *codep & 7;
9450 break;
9451
c0f3af97
L
9452 case USE_VEX_LEN_TABLE:
9453 if (!need_vex)
9454 abort ();
9455
9456 switch (vex.length)
9457 {
9458 case 128:
91d6fa6a 9459 vindex = 0;
c0f3af97
L
9460 break;
9461 case 256:
91d6fa6a 9462 vindex = 1;
c0f3af97
L
9463 break;
9464 default:
9465 abort ();
9466 break;
9467 }
9468
91d6fa6a 9469 dp = &vex_len_table[dp->op[1].bytemode][vindex];
c0f3af97
L
9470 break;
9471
04e2a182
L
9472 case USE_EVEX_LEN_TABLE:
9473 if (!vex.evex)
9474 abort ();
9475
9476 switch (vex.length)
9477 {
9478 case 128:
9479 vindex = 0;
9480 break;
9481 case 256:
9482 vindex = 1;
9483 break;
9484 case 512:
9485 vindex = 2;
9486 break;
9487 default:
9488 abort ();
9489 break;
9490 }
9491
9492 dp = &evex_len_table[dp->op[1].bytemode][vindex];
9493 break;
9494
f88c9eb0
SP
9495 case USE_XOP_8F_TABLE:
9496 FETCH_DATA (info, codep + 3);
f88c9eb0
SP
9497 rex = ~(*codep >> 5) & 0x7;
9498
9499 /* VEX_TABLE_INDEX is the mmmmm part of the XOP byte 1 "RCB.mmmmm". */
9500 switch ((*codep & 0x1f))
9501 {
9502 default:
f07af43e
L
9503 dp = &bad_opcode;
9504 return dp;
5dd85c99
SP
9505 case 0x8:
9506 vex_table_index = XOP_08;
9507 break;
f88c9eb0
SP
9508 case 0x9:
9509 vex_table_index = XOP_09;
9510 break;
9511 case 0xa:
9512 vex_table_index = XOP_0A;
9513 break;
9514 }
9515 codep++;
9516 vex.w = *codep & 0x80;
9517 if (vex.w && address_mode == mode_64bit)
9518 rex |= REX_W;
9519
9520 vex.register_specifier = (~(*codep >> 3)) & 0xf;
abfcb414 9521 if (address_mode != mode_64bit)
f07af43e 9522 {
abfcb414
AP
9523 /* In 16/32-bit mode REX_B is silently ignored. */
9524 rex &= ~REX_B;
f07af43e 9525 }
f88c9eb0
SP
9526
9527 vex.length = (*codep & 0x4) ? 256 : 128;
9528 switch ((*codep & 0x3))
9529 {
9530 case 0:
f88c9eb0
SP
9531 break;
9532 case 1:
9533 vex.prefix = DATA_PREFIX_OPCODE;
9534 break;
9535 case 2:
9536 vex.prefix = REPE_PREFIX_OPCODE;
9537 break;
9538 case 3:
9539 vex.prefix = REPNE_PREFIX_OPCODE;
9540 break;
9541 }
9542 need_vex = 1;
f88c9eb0 9543 codep++;
91d6fa6a
NC
9544 vindex = *codep++;
9545 dp = &xop_table[vex_table_index][vindex];
c48244a5 9546
285ca992 9547 end_codep = codep;
c48244a5
SP
9548 FETCH_DATA (info, codep + 1);
9549 modrm.mod = (*codep >> 6) & 3;
9550 modrm.reg = (*codep >> 3) & 7;
9551 modrm.rm = *codep & 7;
b5b098c2
JB
9552
9553 /* No XOP encoding so far allows for a non-zero embedded prefix. Avoid
9554 having to decode the bits for every otherwise valid encoding. */
9555 if (vex.prefix)
9556 return &bad_opcode;
f88c9eb0
SP
9557 break;
9558
c0f3af97 9559 case USE_VEX_C4_TABLE:
43234a1e 9560 /* VEX prefix. */
c0f3af97 9561 FETCH_DATA (info, codep + 3);
c0f3af97
L
9562 rex = ~(*codep >> 5) & 0x7;
9563 switch ((*codep & 0x1f))
9564 {
9565 default:
f07af43e
L
9566 dp = &bad_opcode;
9567 return dp;
c0f3af97 9568 case 0x1:
f88c9eb0 9569 vex_table_index = VEX_0F;
c0f3af97
L
9570 break;
9571 case 0x2:
f88c9eb0 9572 vex_table_index = VEX_0F38;
c0f3af97
L
9573 break;
9574 case 0x3:
f88c9eb0 9575 vex_table_index = VEX_0F3A;
c0f3af97
L
9576 break;
9577 }
9578 codep++;
9579 vex.w = *codep & 0x80;
9889cbb1 9580 if (address_mode == mode_64bit)
f07af43e 9581 {
9889cbb1
L
9582 if (vex.w)
9583 rex |= REX_W;
9889cbb1
L
9584 }
9585 else
9586 {
9587 /* For the 3-byte VEX prefix in 32-bit mode, the REX_B bit
9588 is ignored, other REX bits are 0 and the highest bit in
5f847646 9589 VEX.vvvv is also ignored (but we mustn't clear it here). */
9889cbb1 9590 rex = 0;
f07af43e 9591 }
5f847646 9592 vex.register_specifier = (~(*codep >> 3)) & 0xf;
c0f3af97
L
9593 vex.length = (*codep & 0x4) ? 256 : 128;
9594 switch ((*codep & 0x3))
9595 {
9596 case 0:
c0f3af97
L
9597 break;
9598 case 1:
9599 vex.prefix = DATA_PREFIX_OPCODE;
9600 break;
9601 case 2:
9602 vex.prefix = REPE_PREFIX_OPCODE;
9603 break;
9604 case 3:
9605 vex.prefix = REPNE_PREFIX_OPCODE;
9606 break;
9607 }
9608 need_vex = 1;
c0f3af97 9609 codep++;
91d6fa6a
NC
9610 vindex = *codep++;
9611 dp = &vex_table[vex_table_index][vindex];
285ca992 9612 end_codep = codep;
53c4d625
JB
9613 /* There is no MODRM byte for VEX0F 77. */
9614 if (vex_table_index != VEX_0F || vindex != 0x77)
c0f3af97
L
9615 {
9616 FETCH_DATA (info, codep + 1);
9617 modrm.mod = (*codep >> 6) & 3;
9618 modrm.reg = (*codep >> 3) & 7;
9619 modrm.rm = *codep & 7;
9620 }
9621 break;
9622
9623 case USE_VEX_C5_TABLE:
43234a1e 9624 /* VEX prefix. */
c0f3af97 9625 FETCH_DATA (info, codep + 2);
c0f3af97
L
9626 rex = (*codep & 0x80) ? 0 : REX_R;
9627
9889cbb1
L
9628 /* For the 2-byte VEX prefix in 32-bit mode, the highest bit in
9629 VEX.vvvv is 1. */
c0f3af97 9630 vex.register_specifier = (~(*codep >> 3)) & 0xf;
c0f3af97
L
9631 vex.length = (*codep & 0x4) ? 256 : 128;
9632 switch ((*codep & 0x3))
9633 {
9634 case 0:
c0f3af97
L
9635 break;
9636 case 1:
9637 vex.prefix = DATA_PREFIX_OPCODE;
9638 break;
9639 case 2:
9640 vex.prefix = REPE_PREFIX_OPCODE;
9641 break;
9642 case 3:
9643 vex.prefix = REPNE_PREFIX_OPCODE;
9644 break;
9645 }
9646 need_vex = 1;
c0f3af97 9647 codep++;
91d6fa6a
NC
9648 vindex = *codep++;
9649 dp = &vex_table[dp->op[1].bytemode][vindex];
285ca992 9650 end_codep = codep;
53c4d625
JB
9651 /* There is no MODRM byte for VEX 77. */
9652 if (vindex != 0x77)
c0f3af97
L
9653 {
9654 FETCH_DATA (info, codep + 1);
9655 modrm.mod = (*codep >> 6) & 3;
9656 modrm.reg = (*codep >> 3) & 7;
9657 modrm.rm = *codep & 7;
9658 }
9659 break;
9660
9e30b8e0
L
9661 case USE_VEX_W_TABLE:
9662 if (!need_vex)
9663 abort ();
9664
9665 dp = &vex_w_table[dp->op[1].bytemode][vex.w ? 1 : 0];
9666 break;
9667
43234a1e
L
9668 case USE_EVEX_TABLE:
9669 two_source_ops = 0;
9670 /* EVEX prefix. */
9671 vex.evex = 1;
9672 FETCH_DATA (info, codep + 4);
43234a1e
L
9673 /* The first byte after 0x62. */
9674 rex = ~(*codep >> 5) & 0x7;
9675 vex.r = *codep & 0x10;
9676 switch ((*codep & 0xf))
9677 {
9678 default:
9679 return &bad_opcode;
9680 case 0x1:
9681 vex_table_index = EVEX_0F;
9682 break;
9683 case 0x2:
9684 vex_table_index = EVEX_0F38;
9685 break;
9686 case 0x3:
9687 vex_table_index = EVEX_0F3A;
9688 break;
9689 }
9690
9691 /* The second byte after 0x62. */
9692 codep++;
9693 vex.w = *codep & 0x80;
9694 if (vex.w && address_mode == mode_64bit)
9695 rex |= REX_W;
9696
9697 vex.register_specifier = (~(*codep >> 3)) & 0xf;
43234a1e
L
9698
9699 /* The U bit. */
9700 if (!(*codep & 0x4))
9701 return &bad_opcode;
9702
9703 switch ((*codep & 0x3))
9704 {
9705 case 0:
43234a1e
L
9706 break;
9707 case 1:
9708 vex.prefix = DATA_PREFIX_OPCODE;
9709 break;
9710 case 2:
9711 vex.prefix = REPE_PREFIX_OPCODE;
9712 break;
9713 case 3:
9714 vex.prefix = REPNE_PREFIX_OPCODE;
9715 break;
9716 }
9717
9718 /* The third byte after 0x62. */
9719 codep++;
9720
9721 /* Remember the static rounding bits. */
9722 vex.ll = (*codep >> 5) & 3;
9723 vex.b = (*codep & 0x10) != 0;
9724
9725 vex.v = *codep & 0x8;
9726 vex.mask_register_specifier = *codep & 0x7;
9727 vex.zeroing = *codep & 0x80;
9728
5f847646
JB
9729 if (address_mode != mode_64bit)
9730 {
9731 /* In 16/32-bit mode silently ignore following bits. */
9732 rex &= ~REX_B;
9733 vex.r = 1;
9734 vex.v = 1;
9735 }
9736
43234a1e 9737 need_vex = 1;
43234a1e
L
9738 codep++;
9739 vindex = *codep++;
9740 dp = &evex_table[vex_table_index][vindex];
285ca992 9741 end_codep = codep;
43234a1e
L
9742 FETCH_DATA (info, codep + 1);
9743 modrm.mod = (*codep >> 6) & 3;
9744 modrm.reg = (*codep >> 3) & 7;
9745 modrm.rm = *codep & 7;
9746
9747 /* Set vector length. */
9748 if (modrm.mod == 3 && vex.b)
9749 vex.length = 512;
9750 else
9751 {
9752 switch (vex.ll)
9753 {
9754 case 0x0:
9755 vex.length = 128;
9756 break;
9757 case 0x1:
9758 vex.length = 256;
9759 break;
9760 case 0x2:
9761 vex.length = 512;
9762 break;
9763 default:
9764 return &bad_opcode;
9765 }
9766 }
9767 break;
9768
592d1631
L
9769 case 0:
9770 dp = &bad_opcode;
9771 break;
9772
b844680a 9773 default:
d34b5006 9774 abort ();
b844680a
L
9775 }
9776
9777 if (dp->name != NULL)
9778 return dp;
9779 else
8bb15339 9780 return get_valid_dis386 (dp, info);
b844680a
L
9781}
9782
dfc8cf43 9783static void
55cf16e1 9784get_sib (disassemble_info *info, int sizeflag)
dfc8cf43
L
9785{
9786 /* If modrm.mod == 3, operand must be register. */
9787 if (need_modrm
55cf16e1 9788 && ((sizeflag & AFLAG) || address_mode == mode_64bit)
dfc8cf43
L
9789 && modrm.mod != 3
9790 && modrm.rm == 4)
9791 {
9792 FETCH_DATA (info, codep + 2);
9793 sib.index = (codep [1] >> 3) & 7;
9794 sib.scale = (codep [1] >> 6) & 3;
9795 sib.base = codep [1] & 7;
9796 }
9797}
9798
e396998b 9799static int
26ca5450 9800print_insn (bfd_vma pc, disassemble_info *info)
252b5132 9801{
2da11e11 9802 const struct dis386 *dp;
252b5132 9803 int i;
ce518a5f 9804 char *op_txt[MAX_OPERANDS];
252b5132 9805 int needcomma;
df18fdba 9806 int sizeflag, orig_sizeflag;
e396998b 9807 const char *p;
252b5132 9808 struct dis_private priv;
f16cd0d5 9809 int prefix_length;
252b5132 9810
d7921315
L
9811 priv.orig_sizeflag = AFLAG | DFLAG;
9812 if ((info->mach & bfd_mach_i386_i386) != 0)
cb712a9e 9813 address_mode = mode_32bit;
2da11e11 9814 else if (info->mach == bfd_mach_i386_i8086)
d7921315
L
9815 {
9816 address_mode = mode_16bit;
9817 priv.orig_sizeflag = 0;
9818 }
2da11e11 9819 else
d7921315
L
9820 address_mode = mode_64bit;
9821
9822 if (intel_syntax == (char) -1)
9823 intel_syntax = (info->mach & bfd_mach_i386_intel_syntax) != 0;
e396998b
AM
9824
9825 for (p = info->disassembler_options; p != NULL; )
9826 {
5db04b09
L
9827 if (CONST_STRNEQ (p, "amd64"))
9828 isa64 = amd64;
9829 else if (CONST_STRNEQ (p, "intel64"))
9830 isa64 = intel64;
9831 else if (CONST_STRNEQ (p, "x86-64"))
e396998b 9832 {
cb712a9e 9833 address_mode = mode_64bit;
2a1bb84c 9834 priv.orig_sizeflag |= AFLAG | DFLAG;
e396998b 9835 }
0112cd26 9836 else if (CONST_STRNEQ (p, "i386"))
e396998b 9837 {
cb712a9e 9838 address_mode = mode_32bit;
2a1bb84c 9839 priv.orig_sizeflag |= AFLAG | DFLAG;
e396998b 9840 }
0112cd26 9841 else if (CONST_STRNEQ (p, "i8086"))
e396998b 9842 {
cb712a9e 9843 address_mode = mode_16bit;
2a1bb84c 9844 priv.orig_sizeflag &= ~(AFLAG | DFLAG);
e396998b 9845 }
0112cd26 9846 else if (CONST_STRNEQ (p, "intel"))
e396998b
AM
9847 {
9848 intel_syntax = 1;
9d141669
L
9849 if (CONST_STRNEQ (p + 5, "-mnemonic"))
9850 intel_mnemonic = 1;
e396998b 9851 }
0112cd26 9852 else if (CONST_STRNEQ (p, "att"))
e396998b
AM
9853 {
9854 intel_syntax = 0;
9d141669
L
9855 if (CONST_STRNEQ (p + 3, "-mnemonic"))
9856 intel_mnemonic = 0;
e396998b 9857 }
0112cd26 9858 else if (CONST_STRNEQ (p, "addr"))
e396998b 9859 {
f59a29b9
L
9860 if (address_mode == mode_64bit)
9861 {
9862 if (p[4] == '3' && p[5] == '2')
9863 priv.orig_sizeflag &= ~AFLAG;
9864 else if (p[4] == '6' && p[5] == '4')
9865 priv.orig_sizeflag |= AFLAG;
9866 }
9867 else
9868 {
9869 if (p[4] == '1' && p[5] == '6')
9870 priv.orig_sizeflag &= ~AFLAG;
9871 else if (p[4] == '3' && p[5] == '2')
9872 priv.orig_sizeflag |= AFLAG;
9873 }
e396998b 9874 }
0112cd26 9875 else if (CONST_STRNEQ (p, "data"))
e396998b
AM
9876 {
9877 if (p[4] == '1' && p[5] == '6')
9878 priv.orig_sizeflag &= ~DFLAG;
9879 else if (p[4] == '3' && p[5] == '2')
9880 priv.orig_sizeflag |= DFLAG;
9881 }
0112cd26 9882 else if (CONST_STRNEQ (p, "suffix"))
e396998b
AM
9883 priv.orig_sizeflag |= SUFFIX_ALWAYS;
9884
9885 p = strchr (p, ',');
9886 if (p != NULL)
9887 p++;
9888 }
9889
c0f92bf9
L
9890 if (address_mode == mode_64bit && sizeof (bfd_vma) < 8)
9891 {
9892 (*info->fprintf_func) (info->stream,
9893 _("64-bit address is disabled"));
9894 return -1;
9895 }
9896
e396998b
AM
9897 if (intel_syntax)
9898 {
9899 names64 = intel_names64;
9900 names32 = intel_names32;
9901 names16 = intel_names16;
9902 names8 = intel_names8;
9903 names8rex = intel_names8rex;
9904 names_seg = intel_names_seg;
b9733481 9905 names_mm = intel_names_mm;
7e8b059b 9906 names_bnd = intel_names_bnd;
b9733481
L
9907 names_xmm = intel_names_xmm;
9908 names_ymm = intel_names_ymm;
43234a1e 9909 names_zmm = intel_names_zmm;
260cd341 9910 names_tmm = intel_names_tmm;
db51cc60
L
9911 index64 = intel_index64;
9912 index32 = intel_index32;
43234a1e 9913 names_mask = intel_names_mask;
e396998b
AM
9914 index16 = intel_index16;
9915 open_char = '[';
9916 close_char = ']';
9917 separator_char = '+';
9918 scale_char = '*';
9919 }
9920 else
9921 {
9922 names64 = att_names64;
9923 names32 = att_names32;
9924 names16 = att_names16;
9925 names8 = att_names8;
9926 names8rex = att_names8rex;
9927 names_seg = att_names_seg;
b9733481 9928 names_mm = att_names_mm;
7e8b059b 9929 names_bnd = att_names_bnd;
b9733481
L
9930 names_xmm = att_names_xmm;
9931 names_ymm = att_names_ymm;
43234a1e 9932 names_zmm = att_names_zmm;
260cd341 9933 names_tmm = att_names_tmm;
db51cc60
L
9934 index64 = att_index64;
9935 index32 = att_index32;
43234a1e 9936 names_mask = att_names_mask;
e396998b
AM
9937 index16 = att_index16;
9938 open_char = '(';
9939 close_char = ')';
9940 separator_char = ',';
9941 scale_char = ',';
9942 }
2da11e11 9943
4fe53c98 9944 /* The output looks better if we put 7 bytes on a line, since that
8a9036a4
L
9945 puts most long word instructions on a single line. Use 8 bytes
9946 for Intel L1OM. */
d7921315 9947 if ((info->mach & bfd_mach_l1om) != 0)
8a9036a4
L
9948 info->bytes_per_line = 8;
9949 else
9950 info->bytes_per_line = 7;
252b5132 9951
26ca5450 9952 info->private_data = &priv;
252b5132
RH
9953 priv.max_fetched = priv.the_buffer;
9954 priv.insn_start = pc;
252b5132
RH
9955
9956 obuf[0] = 0;
ce518a5f
L
9957 for (i = 0; i < MAX_OPERANDS; ++i)
9958 {
9959 op_out[i][0] = 0;
9960 op_index[i] = -1;
9961 }
252b5132
RH
9962
9963 the_info = info;
9964 start_pc = pc;
e396998b
AM
9965 start_codep = priv.the_buffer;
9966 codep = priv.the_buffer;
252b5132 9967
8df14d78 9968 if (OPCODES_SIGSETJMP (priv.bailout) != 0)
5076851f 9969 {
7d421014
ILT
9970 const char *name;
9971
5076851f 9972 /* Getting here means we tried for data but didn't get it. That
e396998b
AM
9973 means we have an incomplete instruction of some sort. Just
9974 print the first byte as a prefix or a .byte pseudo-op. */
9975 if (codep > priv.the_buffer)
5076851f 9976 {
e396998b 9977 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
7d421014
ILT
9978 if (name != NULL)
9979 (*info->fprintf_func) (info->stream, "%s", name);
9980 else
5076851f 9981 {
7d421014
ILT
9982 /* Just print the first byte as a .byte instruction. */
9983 (*info->fprintf_func) (info->stream, ".byte 0x%x",
e396998b 9984 (unsigned int) priv.the_buffer[0]);
5076851f 9985 }
5076851f 9986
7d421014 9987 return 1;
5076851f
ILT
9988 }
9989
9990 return -1;
9991 }
9992
52b15da3 9993 obufp = obuf;
f16cd0d5
L
9994 sizeflag = priv.orig_sizeflag;
9995
9996 if (!ckprefix () || rex_used)
9997 {
9998 /* Too many prefixes or unused REX prefixes. */
9999 for (i = 0;
f6dd4781 10000 i < (int) ARRAY_SIZE (all_prefixes) && all_prefixes[i];
f16cd0d5 10001 i++)
de882298 10002 (*info->fprintf_func) (info->stream, "%s%s",
6c067bbb 10003 i == 0 ? "" : " ",
f16cd0d5 10004 prefix_name (all_prefixes[i], sizeflag));
de882298 10005 return i;
f16cd0d5 10006 }
252b5132
RH
10007
10008 insn_codep = codep;
10009
10010 FETCH_DATA (info, codep + 1);
10011 two_source_ops = (*codep == 0x62) || (*codep == 0xc8);
10012
3e7d61b2 10013 if (((prefixes & PREFIX_FWAIT)
f16cd0d5 10014 && ((*codep < 0xd8) || (*codep > 0xdf))))
252b5132 10015 {
86a80a50 10016 /* Handle prefixes before fwait. */
d9949a36 10017 for (i = 0; i < fwait_prefix && all_prefixes[i];
86a80a50
L
10018 i++)
10019 (*info->fprintf_func) (info->stream, "%s ",
10020 prefix_name (all_prefixes[i], sizeflag));
f16cd0d5 10021 (*info->fprintf_func) (info->stream, "fwait");
86a80a50 10022 return i + 1;
252b5132
RH
10023 }
10024
252b5132
RH
10025 if (*codep == 0x0f)
10026 {
eec0f4ca 10027 unsigned char threebyte;
5f40e14d
JS
10028
10029 codep++;
10030 FETCH_DATA (info, codep + 1);
10031 threebyte = *codep;
eec0f4ca 10032 dp = &dis386_twobyte[threebyte];
0e9f3bf1 10033 need_modrm = twobyte_has_modrm[threebyte];
eec0f4ca 10034 codep++;
252b5132
RH
10035 }
10036 else
10037 {
6439fc28 10038 dp = &dis386[*codep];
252b5132 10039 need_modrm = onebyte_has_modrm[*codep];
eec0f4ca 10040 codep++;
252b5132 10041 }
246c51aa 10042
df18fdba
L
10043 /* Save sizeflag for printing the extra prefixes later before updating
10044 it for mnemonic and operand processing. The prefix names depend
10045 only on the address mode. */
10046 orig_sizeflag = sizeflag;
c608c12e 10047 if (prefixes & PREFIX_ADDR)
df18fdba 10048 sizeflag ^= AFLAG;
b844680a 10049 if ((prefixes & PREFIX_DATA))
df18fdba 10050 sizeflag ^= DFLAG;
3ffd33cf 10051
285ca992 10052 end_codep = codep;
8bb15339 10053 if (need_modrm)
252b5132
RH
10054 {
10055 FETCH_DATA (info, codep + 1);
7967e09e
L
10056 modrm.mod = (*codep >> 6) & 3;
10057 modrm.reg = (*codep >> 3) & 7;
10058 modrm.rm = *codep & 7;
252b5132 10059 }
0e9f3bf1
L
10060 else
10061 memset (&modrm, 0, sizeof (modrm));
252b5132 10062
42d5f9c6 10063 need_vex = 0;
caf0678c 10064 memset (&vex, 0, sizeof (vex));
55b126d4 10065
ce518a5f 10066 if (dp->name == NULL && dp->op[0].bytemode == FLOATCODE)
252b5132 10067 {
55cf16e1 10068 get_sib (info, sizeflag);
252b5132
RH
10069 dofloat (sizeflag);
10070 }
10071 else
10072 {
8bb15339 10073 dp = get_valid_dis386 (dp, info);
b844680a 10074 if (dp != NULL && putop (dp->name, sizeflag) == 0)
6c067bbb 10075 {
55cf16e1 10076 get_sib (info, sizeflag);
ce518a5f
L
10077 for (i = 0; i < MAX_OPERANDS; ++i)
10078 {
246c51aa 10079 obufp = op_out[i];
ce518a5f
L
10080 op_ad = MAX_OPERANDS - 1 - i;
10081 if (dp->op[i].rtn)
10082 (*dp->op[i].rtn) (dp->op[i].bytemode, sizeflag);
43234a1e
L
10083 /* For EVEX instruction after the last operand masking
10084 should be printed. */
10085 if (i == 0 && vex.evex)
10086 {
10087 /* Don't print {%k0}. */
10088 if (vex.mask_register_specifier)
10089 {
10090 oappend ("{");
10091 oappend (names_mask[vex.mask_register_specifier]);
10092 oappend ("}");
10093 }
10094 if (vex.zeroing)
10095 oappend ("{z}");
10096 }
ce518a5f 10097 }
6439fc28 10098 }
252b5132
RH
10099 }
10100
1d67fe3b
TT
10101 /* Clear instruction information. */
10102 if (the_info)
10103 {
10104 the_info->insn_info_valid = 0;
10105 the_info->branch_delay_insns = 0;
10106 the_info->data_size = 0;
10107 the_info->insn_type = dis_noninsn;
10108 the_info->target = 0;
10109 the_info->target2 = 0;
10110 }
10111
10112 /* Reset jump operation indicator. */
10113 op_is_jump = FALSE;
10114
10115 {
10116 int jump_detection = 0;
10117
10118 /* Extract flags. */
10119 for (i = 0; i < MAX_OPERANDS; ++i)
10120 {
10121 if ((dp->op[i].rtn == OP_J)
10122 || (dp->op[i].rtn == OP_indirE))
10123 jump_detection |= 1;
10124 else if ((dp->op[i].rtn == BND_Fixup)
10125 || (!dp->op[i].rtn && !dp->op[i].bytemode))
10126 jump_detection |= 2;
10127 else if ((dp->op[i].bytemode == cond_jump_mode)
10128 || (dp->op[i].bytemode == loop_jcxz_mode))
10129 jump_detection |= 4;
10130 }
10131
10132 /* Determine if this is a jump or branch. */
10133 if ((jump_detection & 0x3) == 0x3)
10134 {
10135 op_is_jump = TRUE;
10136 if (jump_detection & 0x4)
10137 the_info->insn_type = dis_condbranch;
10138 else
10139 the_info->insn_type =
10140 (dp->name && !strncmp(dp->name, "call", 4))
10141 ? dis_jsr : dis_branch;
10142 }
10143 }
10144
63c6fc6c
L
10145 /* If VEX.vvvv and EVEX.vvvv are unused, they must be all 1s, which
10146 are all 0s in inverted form. */
10147 if (need_vex && vex.register_specifier != 0)
10148 {
10149 (*info->fprintf_func) (info->stream, "(bad)");
10150 return end_codep - priv.the_buffer;
10151 }
10152
7531c613
JB
10153 switch (dp->prefix_requirement)
10154 {
10155 case PREFIX_DATA:
10156 /* If only the data prefix is marked as mandatory, its absence renders
10157 the encoding invalid. Most other PREFIX_OPCODE rules still apply. */
10158 if (need_vex ? !vex.prefix : !(prefixes & PREFIX_DATA))
10159 {
10160 (*info->fprintf_func) (info->stream, "(bad)");
10161 return end_codep - priv.the_buffer;
10162 }
10163 used_prefixes |= PREFIX_DATA;
10164 /* Fall through. */
10165 case PREFIX_OPCODE:
10166 /* If the mandatory PREFIX_REPZ/PREFIX_REPNZ/PREFIX_DATA prefix is
10167 unused, opcode is invalid. Since the PREFIX_DATA prefix may be
10168 used by putop and MMX/SSE operand and may be overridden by the
10169 PREFIX_REPZ/PREFIX_REPNZ fix, we check the PREFIX_DATA prefix
10170 separately. */
10171 if (((need_vex
10172 ? vex.prefix == REPE_PREFIX_OPCODE
10173 || vex.prefix == REPNE_PREFIX_OPCODE
10174 : (prefixes
10175 & (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
10176 && (used_prefixes
10177 & (PREFIX_REPZ | PREFIX_REPNZ)) == 0)
10178 || (((need_vex
10179 ? vex.prefix == DATA_PREFIX_OPCODE
10180 : ((prefixes
10181 & (PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA))
10182 == PREFIX_DATA))
10183 && (used_prefixes & PREFIX_DATA) == 0))
10184 || (vex.evex && dp->prefix_requirement != PREFIX_DATA
10185 && !vex.w != !(used_prefixes & PREFIX_DATA)))
10186 {
10187 (*info->fprintf_func) (info->stream, "(bad)");
10188 return end_codep - priv.the_buffer;
10189 }
10190 break;
31941983
JB
10191
10192 case PREFIX_IGNORED:
10193 /* Zap data size and rep prefixes from used_prefixes and reinstate their
10194 origins in all_prefixes. */
10195 used_prefixes &= ~PREFIX_OPCODE;
10196 if (last_data_prefix >= 0)
10197 all_prefixes[last_repz_prefix] = 0x66;
10198 if (last_repz_prefix >= 0)
10199 all_prefixes[last_repz_prefix] = 0xf3;
10200 if (last_repnz_prefix >= 0)
10201 all_prefixes[last_repnz_prefix] = 0xf2;
10202 break;
7531c613
JB
10203 }
10204
d869730d 10205 /* Check if the REX prefix is used. */
73239888 10206 if ((rex ^ rex_used) == 0 && !need_vex && last_rex_prefix >= 0)
f16cd0d5
L
10207 all_prefixes[last_rex_prefix] = 0;
10208
5e6718e4 10209 /* Check if the SEG prefix is used. */
f16cd0d5
L
10210 if ((prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS | PREFIX_ES
10211 | PREFIX_FS | PREFIX_GS)) != 0
285ca992 10212 && (used_prefixes & active_seg_prefix) != 0)
f16cd0d5
L
10213 all_prefixes[last_seg_prefix] = 0;
10214
5e6718e4 10215 /* Check if the ADDR prefix is used. */
f16cd0d5
L
10216 if ((prefixes & PREFIX_ADDR) != 0
10217 && (used_prefixes & PREFIX_ADDR) != 0)
10218 all_prefixes[last_addr_prefix] = 0;
10219
df18fdba
L
10220 /* Check if the DATA prefix is used. */
10221 if ((prefixes & PREFIX_DATA) != 0
73239888
JB
10222 && (used_prefixes & PREFIX_DATA) != 0
10223 && !need_vex)
df18fdba 10224 all_prefixes[last_data_prefix] = 0;
f16cd0d5 10225
df18fdba 10226 /* Print the extra prefixes. */
f16cd0d5 10227 prefix_length = 0;
f310f33d 10228 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
f16cd0d5
L
10229 if (all_prefixes[i])
10230 {
10231 const char *name;
df18fdba 10232 name = prefix_name (all_prefixes[i], orig_sizeflag);
f16cd0d5
L
10233 if (name == NULL)
10234 abort ();
10235 prefix_length += strlen (name) + 1;
10236 (*info->fprintf_func) (info->stream, "%s ", name);
10237 }
b844680a 10238
f16cd0d5
L
10239 /* Check maximum code length. */
10240 if ((codep - start_codep) > MAX_CODE_LENGTH)
10241 {
10242 (*info->fprintf_func) (info->stream, "(bad)");
10243 return MAX_CODE_LENGTH;
10244 }
b844680a 10245
ea397f5b 10246 obufp = mnemonicendp;
f16cd0d5 10247 for (i = strlen (obuf) + prefix_length; i < 6; i++)
252b5132
RH
10248 oappend (" ");
10249 oappend (" ");
10250 (*info->fprintf_func) (info->stream, "%s", obuf);
10251
10252 /* The enter and bound instructions are printed with operands in the same
10253 order as the intel book; everything else is printed in reverse order. */
2da11e11 10254 if (intel_syntax || two_source_ops)
252b5132 10255 {
185b1163
L
10256 bfd_vma riprel;
10257
ce518a5f 10258 for (i = 0; i < MAX_OPERANDS; ++i)
6c067bbb 10259 op_txt[i] = op_out[i];
246c51aa 10260
3a8547d2
JB
10261 if (intel_syntax && dp && dp->op[2].rtn == OP_Rounding
10262 && dp->op[3].rtn == OP_E && dp->op[4].rtn == NULL)
10263 {
10264 op_txt[2] = op_out[3];
10265 op_txt[3] = op_out[2];
10266 }
10267
ce518a5f
L
10268 for (i = 0; i < (MAX_OPERANDS >> 1); ++i)
10269 {
6c067bbb
RM
10270 op_ad = op_index[i];
10271 op_index[i] = op_index[MAX_OPERANDS - 1 - i];
10272 op_index[MAX_OPERANDS - 1 - i] = op_ad;
185b1163
L
10273 riprel = op_riprel[i];
10274 op_riprel[i] = op_riprel [MAX_OPERANDS - 1 - i];
10275 op_riprel[MAX_OPERANDS - 1 - i] = riprel;
ce518a5f 10276 }
252b5132
RH
10277 }
10278 else
10279 {
ce518a5f 10280 for (i = 0; i < MAX_OPERANDS; ++i)
6c067bbb 10281 op_txt[MAX_OPERANDS - 1 - i] = op_out[i];
050dfa73
MM
10282 }
10283
ce518a5f
L
10284 needcomma = 0;
10285 for (i = 0; i < MAX_OPERANDS; ++i)
10286 if (*op_txt[i])
10287 {
10288 if (needcomma)
10289 (*info->fprintf_func) (info->stream, ",");
10290 if (op_index[i] != -1 && !op_riprel[i])
1d67fe3b
TT
10291 {
10292 bfd_vma target = (bfd_vma) op_address[op_index[i]];
10293
10294 if (the_info && op_is_jump)
10295 {
10296 the_info->insn_info_valid = 1;
10297 the_info->branch_delay_insns = 0;
10298 the_info->data_size = 0;
10299 the_info->target = target;
10300 the_info->target2 = 0;
10301 }
10302 (*info->print_address_func) (target, info);
10303 }
ce518a5f
L
10304 else
10305 (*info->fprintf_func) (info->stream, "%s", op_txt[i]);
10306 needcomma = 1;
10307 }
050dfa73 10308
ce518a5f 10309 for (i = 0; i < MAX_OPERANDS; i++)
52b15da3
JH
10310 if (op_index[i] != -1 && op_riprel[i])
10311 {
10312 (*info->fprintf_func) (info->stream, " # ");
4fd7268a 10313 (*info->print_address_func) ((bfd_vma) (start_pc + (codep - start_codep)
52b15da3 10314 + op_address[op_index[i]]), info);
185b1163 10315 break;
52b15da3 10316 }
e396998b 10317 return codep - priv.the_buffer;
252b5132
RH
10318}
10319
6439fc28 10320static const char *float_mem[] = {
252b5132 10321 /* d8 */
7c52e0e8
L
10322 "fadd{s|}",
10323 "fmul{s|}",
10324 "fcom{s|}",
10325 "fcomp{s|}",
10326 "fsub{s|}",
10327 "fsubr{s|}",
10328 "fdiv{s|}",
10329 "fdivr{s|}",
db6eb5be 10330 /* d9 */
7c52e0e8 10331 "fld{s|}",
252b5132 10332 "(bad)",
7c52e0e8
L
10333 "fst{s|}",
10334 "fstp{s|}",
d1c36125 10335 "fldenv{C|C}",
252b5132 10336 "fldcw",
d1c36125 10337 "fNstenv{C|C}",
252b5132
RH
10338 "fNstcw",
10339 /* da */
7c52e0e8
L
10340 "fiadd{l|}",
10341 "fimul{l|}",
10342 "ficom{l|}",
10343 "ficomp{l|}",
10344 "fisub{l|}",
10345 "fisubr{l|}",
10346 "fidiv{l|}",
10347 "fidivr{l|}",
252b5132 10348 /* db */
7c52e0e8
L
10349 "fild{l|}",
10350 "fisttp{l|}",
10351 "fist{l|}",
10352 "fistp{l|}",
252b5132 10353 "(bad)",
464dc4af 10354 "fld{t|}",
252b5132 10355 "(bad)",
464dc4af 10356 "fstp{t|}",
252b5132 10357 /* dc */
7c52e0e8
L
10358 "fadd{l|}",
10359 "fmul{l|}",
10360 "fcom{l|}",
10361 "fcomp{l|}",
10362 "fsub{l|}",
10363 "fsubr{l|}",
10364 "fdiv{l|}",
10365 "fdivr{l|}",
252b5132 10366 /* dd */
7c52e0e8
L
10367 "fld{l|}",
10368 "fisttp{ll|}",
10369 "fst{l||}",
10370 "fstp{l|}",
d1c36125 10371 "frstor{C|C}",
252b5132 10372 "(bad)",
d1c36125 10373 "fNsave{C|C}",
252b5132
RH
10374 "fNstsw",
10375 /* de */
ac465521
JB
10376 "fiadd{s|}",
10377 "fimul{s|}",
10378 "ficom{s|}",
10379 "ficomp{s|}",
10380 "fisub{s|}",
10381 "fisubr{s|}",
10382 "fidiv{s|}",
10383 "fidivr{s|}",
252b5132 10384 /* df */
ac465521
JB
10385 "fild{s|}",
10386 "fisttp{s|}",
10387 "fist{s|}",
10388 "fistp{s|}",
252b5132 10389 "fbld",
7c52e0e8 10390 "fild{ll|}",
252b5132 10391 "fbstp",
7c52e0e8 10392 "fistp{ll|}",
1d9f512f
AM
10393};
10394
10395static const unsigned char float_mem_mode[] = {
10396 /* d8 */
10397 d_mode,
10398 d_mode,
10399 d_mode,
10400 d_mode,
10401 d_mode,
10402 d_mode,
10403 d_mode,
10404 d_mode,
10405 /* d9 */
10406 d_mode,
10407 0,
10408 d_mode,
10409 d_mode,
10410 0,
10411 w_mode,
10412 0,
10413 w_mode,
10414 /* da */
10415 d_mode,
10416 d_mode,
10417 d_mode,
10418 d_mode,
10419 d_mode,
10420 d_mode,
10421 d_mode,
10422 d_mode,
10423 /* db */
10424 d_mode,
10425 d_mode,
10426 d_mode,
10427 d_mode,
10428 0,
9306ca4a 10429 t_mode,
1d9f512f 10430 0,
9306ca4a 10431 t_mode,
1d9f512f
AM
10432 /* dc */
10433 q_mode,
10434 q_mode,
10435 q_mode,
10436 q_mode,
10437 q_mode,
10438 q_mode,
10439 q_mode,
10440 q_mode,
10441 /* dd */
10442 q_mode,
10443 q_mode,
10444 q_mode,
10445 q_mode,
10446 0,
10447 0,
10448 0,
10449 w_mode,
10450 /* de */
10451 w_mode,
10452 w_mode,
10453 w_mode,
10454 w_mode,
10455 w_mode,
10456 w_mode,
10457 w_mode,
10458 w_mode,
10459 /* df */
10460 w_mode,
10461 w_mode,
10462 w_mode,
10463 w_mode,
9306ca4a 10464 t_mode,
1d9f512f 10465 q_mode,
9306ca4a 10466 t_mode,
1d9f512f 10467 q_mode
252b5132
RH
10468};
10469
ce518a5f
L
10470#define ST { OP_ST, 0 }
10471#define STi { OP_STi, 0 }
252b5132 10472
48c97fa1
L
10473#define FGRPd9_2 NULL, { { NULL, 1 } }, 0
10474#define FGRPd9_4 NULL, { { NULL, 2 } }, 0
10475#define FGRPd9_5 NULL, { { NULL, 3 } }, 0
10476#define FGRPd9_6 NULL, { { NULL, 4 } }, 0
10477#define FGRPd9_7 NULL, { { NULL, 5 } }, 0
10478#define FGRPda_5 NULL, { { NULL, 6 } }, 0
10479#define FGRPdb_4 NULL, { { NULL, 7 } }, 0
10480#define FGRPde_3 NULL, { { NULL, 8 } }, 0
10481#define FGRPdf_4 NULL, { { NULL, 9 } }, 0
252b5132 10482
2da11e11 10483static const struct dis386 float_reg[][8] = {
252b5132
RH
10484 /* d8 */
10485 {
bf890a93
IT
10486 { "fadd", { ST, STi }, 0 },
10487 { "fmul", { ST, STi }, 0 },
10488 { "fcom", { STi }, 0 },
10489 { "fcomp", { STi }, 0 },
10490 { "fsub", { ST, STi }, 0 },
10491 { "fsubr", { ST, STi }, 0 },
10492 { "fdiv", { ST, STi }, 0 },
10493 { "fdivr", { ST, STi }, 0 },
252b5132
RH
10494 },
10495 /* d9 */
10496 {
bf890a93
IT
10497 { "fld", { STi }, 0 },
10498 { "fxch", { STi }, 0 },
252b5132 10499 { FGRPd9_2 },
592d1631 10500 { Bad_Opcode },
252b5132
RH
10501 { FGRPd9_4 },
10502 { FGRPd9_5 },
10503 { FGRPd9_6 },
10504 { FGRPd9_7 },
10505 },
10506 /* da */
10507 {
bf890a93
IT
10508 { "fcmovb", { ST, STi }, 0 },
10509 { "fcmove", { ST, STi }, 0 },
10510 { "fcmovbe",{ ST, STi }, 0 },
10511 { "fcmovu", { ST, STi }, 0 },
592d1631 10512 { Bad_Opcode },
252b5132 10513 { FGRPda_5 },
592d1631
L
10514 { Bad_Opcode },
10515 { Bad_Opcode },
252b5132
RH
10516 },
10517 /* db */
10518 {
bf890a93
IT
10519 { "fcmovnb",{ ST, STi }, 0 },
10520 { "fcmovne",{ ST, STi }, 0 },
10521 { "fcmovnbe",{ ST, STi }, 0 },
10522 { "fcmovnu",{ ST, STi }, 0 },
252b5132 10523 { FGRPdb_4 },
bf890a93
IT
10524 { "fucomi", { ST, STi }, 0 },
10525 { "fcomi", { ST, STi }, 0 },
592d1631 10526 { Bad_Opcode },
252b5132
RH
10527 },
10528 /* dc */
10529 {
bf890a93
IT
10530 { "fadd", { STi, ST }, 0 },
10531 { "fmul", { STi, ST }, 0 },
592d1631
L
10532 { Bad_Opcode },
10533 { Bad_Opcode },
d53e6b98
JB
10534 { "fsub{!M|r}", { STi, ST }, 0 },
10535 { "fsub{M|}", { STi, ST }, 0 },
10536 { "fdiv{!M|r}", { STi, ST }, 0 },
10537 { "fdiv{M|}", { STi, ST }, 0 },
252b5132
RH
10538 },
10539 /* dd */
10540 {
bf890a93 10541 { "ffree", { STi }, 0 },
592d1631 10542 { Bad_Opcode },
bf890a93
IT
10543 { "fst", { STi }, 0 },
10544 { "fstp", { STi }, 0 },
10545 { "fucom", { STi }, 0 },
10546 { "fucomp", { STi }, 0 },
592d1631
L
10547 { Bad_Opcode },
10548 { Bad_Opcode },
252b5132
RH
10549 },
10550 /* de */
10551 {
bf890a93
IT
10552 { "faddp", { STi, ST }, 0 },
10553 { "fmulp", { STi, ST }, 0 },
592d1631 10554 { Bad_Opcode },
252b5132 10555 { FGRPde_3 },
d53e6b98
JB
10556 { "fsub{!M|r}p", { STi, ST }, 0 },
10557 { "fsub{M|}p", { STi, ST }, 0 },
10558 { "fdiv{!M|r}p", { STi, ST }, 0 },
10559 { "fdiv{M|}p", { STi, ST }, 0 },
252b5132
RH
10560 },
10561 /* df */
10562 {
bf890a93 10563 { "ffreep", { STi }, 0 },
592d1631
L
10564 { Bad_Opcode },
10565 { Bad_Opcode },
10566 { Bad_Opcode },
252b5132 10567 { FGRPdf_4 },
bf890a93
IT
10568 { "fucomip", { ST, STi }, 0 },
10569 { "fcomip", { ST, STi }, 0 },
592d1631 10570 { Bad_Opcode },
252b5132
RH
10571 },
10572};
10573
252b5132 10574static char *fgrps[][8] = {
48c97fa1
L
10575 /* Bad opcode 0 */
10576 {
10577 "(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
10578 },
10579
10580 /* d9_2 1 */
252b5132
RH
10581 {
10582 "fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
10583 },
10584
48c97fa1 10585 /* d9_4 2 */
252b5132
RH
10586 {
10587 "fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
10588 },
10589
48c97fa1 10590 /* d9_5 3 */
252b5132
RH
10591 {
10592 "fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
10593 },
10594
48c97fa1 10595 /* d9_6 4 */
252b5132
RH
10596 {
10597 "f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
10598 },
10599
48c97fa1 10600 /* d9_7 5 */
252b5132
RH
10601 {
10602 "fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
10603 },
10604
48c97fa1 10605 /* da_5 6 */
252b5132
RH
10606 {
10607 "(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
10608 },
10609
48c97fa1 10610 /* db_4 7 */
252b5132 10611 {
309d3373
JB
10612 "fNeni(8087 only)","fNdisi(8087 only)","fNclex","fNinit",
10613 "fNsetpm(287 only)","frstpm(287 only)","(bad)","(bad)",
252b5132
RH
10614 },
10615
48c97fa1 10616 /* de_3 8 */
252b5132
RH
10617 {
10618 "(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
10619 },
10620
48c97fa1 10621 /* df_4 9 */
252b5132
RH
10622 {
10623 "fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
10624 },
10625};
10626
b6169b20
L
10627static void
10628swap_operand (void)
10629{
10630 mnemonicendp[0] = '.';
10631 mnemonicendp[1] = 's';
10632 mnemonicendp += 2;
10633}
10634
b844680a
L
10635static void
10636OP_Skip_MODRM (int bytemode ATTRIBUTE_UNUSED,
10637 int sizeflag ATTRIBUTE_UNUSED)
10638{
10639 /* Skip mod/rm byte. */
10640 MODRM_CHECK;
10641 codep++;
10642}
10643
252b5132 10644static void
26ca5450 10645dofloat (int sizeflag)
252b5132 10646{
2da11e11 10647 const struct dis386 *dp;
252b5132
RH
10648 unsigned char floatop;
10649
10650 floatop = codep[-1];
10651
7967e09e 10652 if (modrm.mod != 3)
252b5132 10653 {
7967e09e 10654 int fp_indx = (floatop - 0xd8) * 8 + modrm.reg;
1d9f512f
AM
10655
10656 putop (float_mem[fp_indx], sizeflag);
ce518a5f 10657 obufp = op_out[0];
6e50d963 10658 op_ad = 2;
1d9f512f 10659 OP_E (float_mem_mode[fp_indx], sizeflag);
252b5132
RH
10660 return;
10661 }
6608db57 10662 /* Skip mod/rm byte. */
4bba6815 10663 MODRM_CHECK;
252b5132
RH
10664 codep++;
10665
7967e09e 10666 dp = &float_reg[floatop - 0xd8][modrm.reg];
252b5132
RH
10667 if (dp->name == NULL)
10668 {
7967e09e 10669 putop (fgrps[dp->op[0].bytemode][modrm.rm], sizeflag);
252b5132 10670
6608db57 10671 /* Instruction fnstsw is only one with strange arg. */
252b5132 10672 if (floatop == 0xdf && codep[-1] == 0xe0)
ce518a5f 10673 strcpy (op_out[0], names16[0]);
252b5132
RH
10674 }
10675 else
10676 {
10677 putop (dp->name, sizeflag);
10678
ce518a5f 10679 obufp = op_out[0];
6e50d963 10680 op_ad = 2;
ce518a5f
L
10681 if (dp->op[0].rtn)
10682 (*dp->op[0].rtn) (dp->op[0].bytemode, sizeflag);
6e50d963 10683
ce518a5f 10684 obufp = op_out[1];
6e50d963 10685 op_ad = 1;
ce518a5f
L
10686 if (dp->op[1].rtn)
10687 (*dp->op[1].rtn) (dp->op[1].bytemode, sizeflag);
252b5132
RH
10688 }
10689}
10690
9ce09ba2
RM
10691/* Like oappend (below), but S is a string starting with '%'.
10692 In Intel syntax, the '%' is elided. */
10693static void
10694oappend_maybe_intel (const char *s)
10695{
10696 oappend (s + intel_syntax);
10697}
10698
252b5132 10699static void
26ca5450 10700OP_ST (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 10701{
9ce09ba2 10702 oappend_maybe_intel ("%st");
252b5132
RH
10703}
10704
252b5132 10705static void
26ca5450 10706OP_STi (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 10707{
7967e09e 10708 sprintf (scratchbuf, "%%st(%d)", modrm.rm);
9ce09ba2 10709 oappend_maybe_intel (scratchbuf);
252b5132
RH
10710}
10711
6608db57 10712/* Capital letters in template are macros. */
6439fc28 10713static int
d3ce72d0 10714putop (const char *in_template, int sizeflag)
252b5132 10715{
2da11e11 10716 const char *p;
9306ca4a 10717 int alt = 0;
9d141669 10718 int cond = 1;
21a3faeb 10719 unsigned int l = 0, len = 0;
98b528ac
L
10720 char last[4];
10721
d3ce72d0 10722 for (p = in_template; *p; p++)
252b5132 10723 {
21a3faeb
JB
10724 if (len > l)
10725 {
10726 if (l >= sizeof (last) || !ISUPPER (*p))
10727 abort ();
10728 last[l++] = *p;
10729 continue;
10730 }
252b5132
RH
10731 switch (*p)
10732 {
10733 default:
10734 *obufp++ = *p;
10735 break;
98b528ac
L
10736 case '%':
10737 len++;
10738 break;
9d141669
L
10739 case '!':
10740 cond = 0;
10741 break;
6439fc28 10742 case '{':
6439fc28 10743 if (intel_syntax)
6439fc28
AM
10744 {
10745 while (*++p != '|')
7c52e0e8
L
10746 if (*p == '}' || *p == '\0')
10747 abort ();
d1c36125 10748 alt = 1;
6439fc28 10749 }
d1c36125 10750 break;
6439fc28
AM
10751 case '|':
10752 while (*++p != '}')
10753 {
10754 if (*p == '\0')
10755 abort ();
10756 }
10757 break;
10758 case '}':
d1c36125 10759 alt = 0;
6439fc28 10760 break;
252b5132 10761 case 'A':
db6eb5be
AM
10762 if (intel_syntax)
10763 break;
0e9f3bf1
L
10764 if ((need_modrm && modrm.mod != 3)
10765 || (sizeflag & SUFFIX_ALWAYS))
252b5132
RH
10766 *obufp++ = 'b';
10767 break;
10768 case 'B':
21a3faeb 10769 if (l == 0)
4b06377f 10770 {
dc1e8a47 10771 case_B:
4b06377f
L
10772 if (intel_syntax)
10773 break;
10774 if (sizeflag & SUFFIX_ALWAYS)
10775 *obufp++ = 'b';
10776 }
21a3faeb 10777 else if (l == 1 && last[0] == 'L')
4b06377f 10778 {
4b06377f
L
10779 if (address_mode == mode_64bit
10780 && !(prefixes & PREFIX_ADDR))
10781 {
10782 *obufp++ = 'a';
10783 *obufp++ = 'b';
10784 *obufp++ = 's';
10785 }
10786
10787 goto case_B;
10788 }
21a3faeb
JB
10789 else
10790 abort ();
252b5132 10791 break;
9306ca4a
JB
10792 case 'C':
10793 if (intel_syntax && !alt)
10794 break;
10795 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
10796 {
10797 if (sizeflag & DFLAG)
10798 *obufp++ = intel_syntax ? 'd' : 'l';
10799 else
10800 *obufp++ = intel_syntax ? 'w' : 's';
10801 used_prefixes |= (prefixes & PREFIX_DATA);
10802 }
10803 break;
ed7841b3
JB
10804 case 'D':
10805 if (intel_syntax || !(sizeflag & SUFFIX_ALWAYS))
10806 break;
161a04f6 10807 USED_REX (REX_W);
7967e09e 10808 if (modrm.mod == 3)
ed7841b3 10809 {
161a04f6 10810 if (rex & REX_W)
ed7841b3 10811 *obufp++ = 'q';
ed7841b3 10812 else
f16cd0d5
L
10813 {
10814 if (sizeflag & DFLAG)
10815 *obufp++ = intel_syntax ? 'd' : 'l';
10816 else
10817 *obufp++ = 'w';
10818 used_prefixes |= (prefixes & PREFIX_DATA);
10819 }
ed7841b3
JB
10820 }
10821 else
10822 *obufp++ = 'w';
10823 break;
252b5132 10824 case 'E': /* For jcxz/jecxz */
cb712a9e 10825 if (address_mode == mode_64bit)
c1a64871
JH
10826 {
10827 if (sizeflag & AFLAG)
10828 *obufp++ = 'r';
10829 else
10830 *obufp++ = 'e';
10831 }
10832 else
10833 if (sizeflag & AFLAG)
10834 *obufp++ = 'e';
3ffd33cf
AM
10835 used_prefixes |= (prefixes & PREFIX_ADDR);
10836 break;
10837 case 'F':
db6eb5be
AM
10838 if (intel_syntax)
10839 break;
e396998b 10840 if ((prefixes & PREFIX_ADDR) || (sizeflag & SUFFIX_ALWAYS))
3ffd33cf
AM
10841 {
10842 if (sizeflag & AFLAG)
cb712a9e 10843 *obufp++ = address_mode == mode_64bit ? 'q' : 'l';
3ffd33cf 10844 else
cb712a9e 10845 *obufp++ = address_mode == mode_64bit ? 'l' : 'w';
3ffd33cf
AM
10846 used_prefixes |= (prefixes & PREFIX_ADDR);
10847 }
252b5132 10848 break;
52fd6d94
JB
10849 case 'G':
10850 if (intel_syntax || (obufp[-1] != 's' && !(sizeflag & SUFFIX_ALWAYS)))
10851 break;
161a04f6 10852 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
10853 *obufp++ = 'l';
10854 else
10855 *obufp++ = 'w';
161a04f6 10856 if (!(rex & REX_W))
52fd6d94
JB
10857 used_prefixes |= (prefixes & PREFIX_DATA);
10858 break;
5dd0794d 10859 case 'H':
db6eb5be
AM
10860 if (intel_syntax)
10861 break;
5dd0794d
AM
10862 if ((prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_CS
10863 || (prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_DS)
10864 {
10865 used_prefixes |= prefixes & (PREFIX_CS | PREFIX_DS);
10866 *obufp++ = ',';
10867 *obufp++ = 'p';
632ee6fd
BP
10868
10869 /* Set active_seg_prefix even if not set in 64-bit mode
10870 because here it is a valid branch hint. */
5dd0794d 10871 if (prefixes & PREFIX_DS)
632ee6fd
BP
10872 {
10873 active_seg_prefix = PREFIX_DS;
10874 *obufp++ = 't';
10875 }
5dd0794d 10876 else
632ee6fd
BP
10877 {
10878 active_seg_prefix = PREFIX_CS;
10879 *obufp++ = 'n';
10880 }
5dd0794d
AM
10881 }
10882 break;
42903f7f
L
10883 case 'K':
10884 USED_REX (REX_W);
10885 if (rex & REX_W)
10886 *obufp++ = 'q';
10887 else
10888 *obufp++ = 'd';
10889 break;
252b5132 10890 case 'L':
78467458 10891 abort ();
9d141669
L
10892 case 'M':
10893 if (intel_mnemonic != cond)
10894 *obufp++ = 'r';
10895 break;
252b5132
RH
10896 case 'N':
10897 if ((prefixes & PREFIX_FWAIT) == 0)
10898 *obufp++ = 'n';
7d421014
ILT
10899 else
10900 used_prefixes |= PREFIX_FWAIT;
252b5132 10901 break;
52b15da3 10902 case 'O':
161a04f6
L
10903 USED_REX (REX_W);
10904 if (rex & REX_W)
6439fc28 10905 *obufp++ = 'o';
a35ca55a
JB
10906 else if (intel_syntax && (sizeflag & DFLAG))
10907 *obufp++ = 'q';
52b15da3
JH
10908 else
10909 *obufp++ = 'd';
161a04f6 10910 if (!(rex & REX_W))
a35ca55a 10911 used_prefixes |= (prefixes & PREFIX_DATA);
52b15da3 10912 break;
36938cab
JB
10913 case '@':
10914 if (address_mode == mode_64bit
10915 && (isa64 == intel64 || (rex & REX_W)
10916 || !(prefixes & PREFIX_DATA)))
6439fc28 10917 {
36938cab
JB
10918 if (sizeflag & SUFFIX_ALWAYS)
10919 *obufp++ = 'q';
6439fc28
AM
10920 break;
10921 }
6608db57 10922 /* Fall through. */
252b5132 10923 case 'P':
21a3faeb 10924 if (l == 0)
d9e3625e 10925 {
0e9f3bf1 10926 if ((modrm.mod == 3 || !cond)
c3f5525f 10927 && !(sizeflag & SUFFIX_ALWAYS))
36938cab
JB
10928 break;
10929 /* Fall through. */
10930 case 'T':
10931 if ((!(rex & REX_W) && (prefixes & PREFIX_DATA))
10932 || ((sizeflag & SUFFIX_ALWAYS)
10933 && address_mode != mode_64bit))
4b4c407a 10934 {
36938cab
JB
10935 *obufp++ = (sizeflag & DFLAG) ?
10936 intel_syntax ? 'd' : 'l' : 'w';
10937 used_prefixes |= (prefixes & PREFIX_DATA);
d9e3625e 10938 }
36938cab
JB
10939 else if (sizeflag & SUFFIX_ALWAYS)
10940 *obufp++ = 'q';
d9e3625e 10941 }
21a3faeb 10942 else if (l == 1 && last[0] == 'L')
252b5132 10943 {
4b4c407a
L
10944 if ((prefixes & PREFIX_DATA)
10945 || (rex & REX_W)
10946 || (sizeflag & SUFFIX_ALWAYS))
52b15da3 10947 {
4b4c407a
L
10948 USED_REX (REX_W);
10949 if (rex & REX_W)
10950 *obufp++ = 'q';
10951 else
10952 {
10953 if (sizeflag & DFLAG)
10954 *obufp++ = intel_syntax ? 'd' : 'l';
10955 else
10956 *obufp++ = 'w';
10957 used_prefixes |= (prefixes & PREFIX_DATA);
10958 }
52b15da3 10959 }
252b5132 10960 }
21a3faeb
JB
10961 else
10962 abort ();
252b5132
RH
10963 break;
10964 case 'Q':
21a3faeb 10965 if (l == 0)
252b5132 10966 {
98b528ac
L
10967 if (intel_syntax && !alt)
10968 break;
10969 USED_REX (REX_W);
0e9f3bf1
L
10970 if ((need_modrm && modrm.mod != 3)
10971 || (sizeflag & SUFFIX_ALWAYS))
52b15da3 10972 {
98b528ac
L
10973 if (rex & REX_W)
10974 *obufp++ = 'q';
52b15da3 10975 else
98b528ac
L
10976 {
10977 if (sizeflag & DFLAG)
10978 *obufp++ = intel_syntax ? 'd' : 'l';
10979 else
10980 *obufp++ = 'w';
f16cd0d5 10981 used_prefixes |= (prefixes & PREFIX_DATA);
98b528ac 10982 }
52b15da3 10983 }
98b528ac 10984 }
492a76aa
JB
10985 else if (l == 1 && last[0] == 'D')
10986 *obufp++ = vex.w ? 'q' : 'd';
21a3faeb 10987 else if (l == 1 && last[0] == 'L')
98b528ac 10988 {
b24d668c
JB
10989 if (cond ? modrm.mod == 3 && !(sizeflag & SUFFIX_ALWAYS)
10990 : address_mode != mode_64bit)
98b528ac
L
10991 break;
10992 if ((rex & REX_W))
10993 {
10994 USED_REX (REX_W);
10995 *obufp++ = 'q';
10996 }
5b316d90 10997 else if((address_mode == mode_64bit && cond)
589958d6
JB
10998 || (sizeflag & SUFFIX_ALWAYS))
10999 *obufp++ = intel_syntax? 'd' : 'l';
252b5132 11000 }
21a3faeb
JB
11001 else
11002 abort ();
252b5132
RH
11003 break;
11004 case 'R':
161a04f6
L
11005 USED_REX (REX_W);
11006 if (rex & REX_W)
a35ca55a
JB
11007 *obufp++ = 'q';
11008 else if (sizeflag & DFLAG)
c608c12e 11009 {
a35ca55a 11010 if (intel_syntax)
c608c12e 11011 *obufp++ = 'd';
c608c12e 11012 else
a35ca55a 11013 *obufp++ = 'l';
c608c12e 11014 }
252b5132 11015 else
a35ca55a
JB
11016 *obufp++ = 'w';
11017 if (intel_syntax && !p[1]
161a04f6 11018 && ((rex & REX_W) || (sizeflag & DFLAG)))
a35ca55a 11019 *obufp++ = 'e';
161a04f6 11020 if (!(rex & REX_W))
52b15da3 11021 used_prefixes |= (prefixes & PREFIX_DATA);
252b5132
RH
11022 break;
11023 case 'S':
21a3faeb 11024 if (l == 0)
252b5132 11025 {
dc1e8a47 11026 case_S:
4b06377f
L
11027 if (intel_syntax)
11028 break;
11029 if (sizeflag & SUFFIX_ALWAYS)
52b15da3 11030 {
4b06377f
L
11031 if (rex & REX_W)
11032 *obufp++ = 'q';
52b15da3 11033 else
4b06377f
L
11034 {
11035 if (sizeflag & DFLAG)
11036 *obufp++ = 'l';
11037 else
11038 *obufp++ = 'w';
11039 used_prefixes |= (prefixes & PREFIX_DATA);
11040 }
11041 }
11042 }
21a3faeb 11043 else if (l == 1 && last[0] == 'L')
4b06377f 11044 {
4b06377f
L
11045 if (address_mode == mode_64bit
11046 && !(prefixes & PREFIX_ADDR))
11047 {
11048 *obufp++ = 'a';
11049 *obufp++ = 'b';
11050 *obufp++ = 's';
11051 }
11052
11053 goto case_S;
252b5132 11054 }
21a3faeb
JB
11055 else
11056 abort ();
252b5132 11057 break;
f0e8d0ba
JB
11058 case 'V':
11059 if (l == 0)
11060 abort ();
58bf9b6a
L
11061 else if (l == 1
11062 && (last[0] == 'L' || last[0] == 'X'))
f0e8d0ba 11063 {
58bf9b6a
L
11064 if (last[0] == 'X')
11065 {
11066 *obufp++ = '{';
11067 *obufp++ = 'v';
11068 *obufp++ = 'e';
11069 *obufp++ = 'x';
58bf9b6a
L
11070 *obufp++ = '}';
11071 }
11072 else if (rex & REX_W)
f0e8d0ba
JB
11073 {
11074 *obufp++ = 'a';
11075 *obufp++ = 'b';
11076 *obufp++ = 's';
11077 }
11078 }
11079 else
11080 abort ();
11081 goto case_S;
11082 case 'W':
11083 if (l == 0)
11084 {
11085 /* operand size flag for cwtl, cbtw */
11086 USED_REX (REX_W);
11087 if (rex & REX_W)
11088 {
11089 if (intel_syntax)
11090 *obufp++ = 'd';
11091 else
11092 *obufp++ = 'l';
11093 }
11094 else if (sizeflag & DFLAG)
11095 *obufp++ = 'w';
11096 else
11097 *obufp++ = 'b';
11098 if (!(rex & REX_W))
11099 used_prefixes |= (prefixes & PREFIX_DATA);
11100 }
11101 else if (l == 1)
11102 {
11103 if (!need_vex)
11104 abort ();
11105 if (last[0] == 'X')
11106 *obufp++ = vex.w ? 'd': 's';
11107 else if (last[0] == 'B')
11108 *obufp++ = vex.w ? 'w': 'b';
11109 else
11110 abort ();
11111 }
11112 else
11113 abort ();
11114 break;
041bd2e0 11115 case 'X':
21a3faeb
JB
11116 if (l != 0)
11117 abort ();
bf926894
JB
11118 if (need_vex
11119 ? vex.prefix == DATA_PREFIX_OPCODE
11120 : prefixes & PREFIX_DATA)
c0f3af97 11121 {
bf926894
JB
11122 *obufp++ = 'd';
11123 used_prefixes |= PREFIX_DATA;
c0f3af97 11124 }
041bd2e0 11125 else
bf926894 11126 *obufp++ = 's';
041bd2e0 11127 break;
76f227a5 11128 case 'Y':
21a3faeb 11129 if (l == 1 && last[0] == 'X')
c0f3af97 11130 {
c0f3af97
L
11131 if (!need_vex)
11132 abort ();
11133 if (intel_syntax
04d824a4 11134 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
c0f3af97
L
11135 break;
11136 switch (vex.length)
11137 {
11138 case 128:
11139 *obufp++ = 'x';
11140 break;
11141 case 256:
11142 *obufp++ = 'y';
11143 break;
04d824a4
JB
11144 case 512:
11145 if (!vex.evex)
c0f3af97 11146 default:
04d824a4 11147 abort ();
c0f3af97 11148 }
76f227a5 11149 }
21a3faeb
JB
11150 else
11151 abort ();
76f227a5 11152 break;
78467458
JB
11153 case 'Z':
11154 if (l == 0)
11155 {
11156 /* These insns ignore ModR/M.mod: Force it to 3 for OP_E(). */
11157 modrm.mod = 3;
11158 if (!intel_syntax && (sizeflag & SUFFIX_ALWAYS))
11159 *obufp++ = address_mode == mode_64bit ? 'q' : 'l';
11160 }
11161 else if (l == 1 && last[0] == 'X')
11162 {
11163 if (!need_vex || !vex.evex)
11164 abort ();
11165 if (intel_syntax
11166 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
11167 break;
11168 switch (vex.length)
11169 {
11170 case 128:
11171 *obufp++ = 'x';
11172 break;
11173 case 256:
11174 *obufp++ = 'y';
11175 break;
11176 case 512:
11177 *obufp++ = 'z';
11178 break;
11179 default:
11180 abort ();
11181 }
11182 }
11183 else
11184 abort ();
11185 break;
a72d2af2
L
11186 case '^':
11187 if (intel_syntax)
11188 break;
5990e377
JB
11189 if (isa64 == intel64 && (rex & REX_W))
11190 {
11191 USED_REX (REX_W);
11192 *obufp++ = 'q';
11193 break;
11194 }
a72d2af2
L
11195 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
11196 {
11197 if (sizeflag & DFLAG)
11198 *obufp++ = 'l';
11199 else
11200 *obufp++ = 'w';
11201 used_prefixes |= (prefixes & PREFIX_DATA);
11202 }
11203 break;
252b5132 11204 }
21a3faeb
JB
11205
11206 if (len == l)
11207 len = l = 0;
252b5132
RH
11208 }
11209 *obufp = 0;
ea397f5b 11210 mnemonicendp = obufp;
6439fc28 11211 return 0;
252b5132
RH
11212}
11213
11214static void
26ca5450 11215oappend (const char *s)
252b5132 11216{
ea397f5b 11217 obufp = stpcpy (obufp, s);
252b5132
RH
11218}
11219
11220static void
26ca5450 11221append_seg (void)
252b5132 11222{
285ca992
L
11223 /* Only print the active segment register. */
11224 if (!active_seg_prefix)
11225 return;
11226
11227 used_prefixes |= active_seg_prefix;
11228 switch (active_seg_prefix)
7d421014 11229 {
285ca992 11230 case PREFIX_CS:
9ce09ba2 11231 oappend_maybe_intel ("%cs:");
285ca992
L
11232 break;
11233 case PREFIX_DS:
9ce09ba2 11234 oappend_maybe_intel ("%ds:");
285ca992
L
11235 break;
11236 case PREFIX_SS:
9ce09ba2 11237 oappend_maybe_intel ("%ss:");
285ca992
L
11238 break;
11239 case PREFIX_ES:
9ce09ba2 11240 oappend_maybe_intel ("%es:");
285ca992
L
11241 break;
11242 case PREFIX_FS:
9ce09ba2 11243 oappend_maybe_intel ("%fs:");
285ca992
L
11244 break;
11245 case PREFIX_GS:
9ce09ba2 11246 oappend_maybe_intel ("%gs:");
285ca992
L
11247 break;
11248 default:
11249 break;
7d421014 11250 }
252b5132
RH
11251}
11252
11253static void
26ca5450 11254OP_indirE (int bytemode, int sizeflag)
252b5132
RH
11255{
11256 if (!intel_syntax)
11257 oappend ("*");
11258 OP_E (bytemode, sizeflag);
11259}
11260
52b15da3 11261static void
26ca5450 11262print_operand_value (char *buf, int hex, bfd_vma disp)
52b15da3 11263{
cb712a9e 11264 if (address_mode == mode_64bit)
52b15da3
JH
11265 {
11266 if (hex)
11267 {
11268 char tmp[30];
11269 int i;
11270 buf[0] = '0';
11271 buf[1] = 'x';
11272 sprintf_vma (tmp, disp);
6608db57 11273 for (i = 0; tmp[i] == '0' && tmp[i + 1]; i++);
52b15da3
JH
11274 strcpy (buf + 2, tmp + i);
11275 }
11276 else
11277 {
11278 bfd_signed_vma v = disp;
11279 char tmp[30];
11280 int i;
11281 if (v < 0)
11282 {
11283 *(buf++) = '-';
11284 v = -disp;
6608db57 11285 /* Check for possible overflow on 0x8000000000000000. */
52b15da3
JH
11286 if (v < 0)
11287 {
11288 strcpy (buf, "9223372036854775808");
11289 return;
11290 }
11291 }
11292 if (!v)
11293 {
11294 strcpy (buf, "0");
11295 return;
11296 }
11297
11298 i = 0;
11299 tmp[29] = 0;
11300 while (v)
11301 {
6608db57 11302 tmp[28 - i] = (v % 10) + '0';
52b15da3
JH
11303 v /= 10;
11304 i++;
11305 }
11306 strcpy (buf, tmp + 29 - i);
11307 }
11308 }
11309 else
11310 {
11311 if (hex)
11312 sprintf (buf, "0x%x", (unsigned int) disp);
11313 else
11314 sprintf (buf, "%d", (int) disp);
11315 }
11316}
11317
5d669648
L
11318/* Put DISP in BUF as signed hex number. */
11319
11320static void
11321print_displacement (char *buf, bfd_vma disp)
11322{
11323 bfd_signed_vma val = disp;
11324 char tmp[30];
11325 int i, j = 0;
11326
11327 if (val < 0)
11328 {
11329 buf[j++] = '-';
11330 val = -disp;
11331
11332 /* Check for possible overflow. */
11333 if (val < 0)
11334 {
11335 switch (address_mode)
11336 {
11337 case mode_64bit:
11338 strcpy (buf + j, "0x8000000000000000");
11339 break;
11340 case mode_32bit:
11341 strcpy (buf + j, "0x80000000");
11342 break;
11343 case mode_16bit:
11344 strcpy (buf + j, "0x8000");
11345 break;
11346 }
11347 return;
11348 }
11349 }
11350
11351 buf[j++] = '0';
11352 buf[j++] = 'x';
11353
0af1713e 11354 sprintf_vma (tmp, (bfd_vma) val);
5d669648
L
11355 for (i = 0; tmp[i] == '0'; i++)
11356 continue;
11357 if (tmp[i] == '\0')
11358 i--;
11359 strcpy (buf + j, tmp + i);
11360}
11361
3f31e633
JB
11362static void
11363intel_operand_size (int bytemode, int sizeflag)
11364{
43234a1e
L
11365 if (vex.evex
11366 && vex.b
11367 && (bytemode == x_mode
11368 || bytemode == evex_half_bcst_xmmq_mode))
11369 {
11370 if (vex.w)
11371 oappend ("QWORD PTR ");
11372 else
11373 oappend ("DWORD PTR ");
11374 return;
11375 }
3f31e633
JB
11376 switch (bytemode)
11377 {
11378 case b_mode:
b6169b20 11379 case b_swap_mode:
42903f7f 11380 case dqb_mode:
1ba585e8 11381 case db_mode:
3f31e633
JB
11382 oappend ("BYTE PTR ");
11383 break;
11384 case w_mode:
1ba585e8 11385 case dw_mode:
3f31e633
JB
11386 case dqw_mode:
11387 oappend ("WORD PTR ");
11388 break;
07f5af7d
L
11389 case indir_v_mode:
11390 if (address_mode == mode_64bit && isa64 == intel64)
11391 {
11392 oappend ("QWORD PTR ");
11393 break;
11394 }
1a0670f3 11395 /* Fall through. */
1a114b12 11396 case stack_v_mode:
7bb15c6f 11397 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
3f31e633
JB
11398 {
11399 oappend ("QWORD PTR ");
3f31e633
JB
11400 break;
11401 }
1a0670f3 11402 /* Fall through. */
3f31e633 11403 case v_mode:
b6169b20 11404 case v_swap_mode:
3f31e633 11405 case dq_mode:
161a04f6
L
11406 USED_REX (REX_W);
11407 if (rex & REX_W)
3f31e633 11408 oappend ("QWORD PTR ");
035e7389
JB
11409 else if (bytemode == dq_mode)
11410 oappend ("DWORD PTR ");
3f31e633 11411 else
f16cd0d5 11412 {
035e7389 11413 if (sizeflag & DFLAG)
f16cd0d5
L
11414 oappend ("DWORD PTR ");
11415 else
11416 oappend ("WORD PTR ");
11417 used_prefixes |= (prefixes & PREFIX_DATA);
11418 }
3f31e633 11419 break;
52fd6d94 11420 case z_mode:
161a04f6 11421 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
11422 *obufp++ = 'D';
11423 oappend ("WORD PTR ");
161a04f6 11424 if (!(rex & REX_W))
52fd6d94
JB
11425 used_prefixes |= (prefixes & PREFIX_DATA);
11426 break;
34b772a6
JB
11427 case a_mode:
11428 if (sizeflag & DFLAG)
11429 oappend ("QWORD PTR ");
11430 else
11431 oappend ("DWORD PTR ");
11432 used_prefixes |= (prefixes & PREFIX_DATA);
11433 break;
bc31405e
L
11434 case movsxd_mode:
11435 if (!(sizeflag & DFLAG) && isa64 == intel64)
11436 oappend ("WORD PTR ");
11437 else
11438 oappend ("DWORD PTR ");
11439 used_prefixes |= (prefixes & PREFIX_DATA);
11440 break;
3f31e633 11441 case d_mode:
fa99fab2 11442 case d_swap_mode:
42903f7f 11443 case dqd_mode:
3f31e633
JB
11444 oappend ("DWORD PTR ");
11445 break;
11446 case q_mode:
b6169b20 11447 case q_swap_mode:
3f31e633
JB
11448 oappend ("QWORD PTR ");
11449 break;
11450 case m_mode:
cb712a9e 11451 if (address_mode == mode_64bit)
3f31e633
JB
11452 oappend ("QWORD PTR ");
11453 else
11454 oappend ("DWORD PTR ");
11455 break;
11456 case f_mode:
11457 if (sizeflag & DFLAG)
11458 oappend ("FWORD PTR ");
11459 else
11460 oappend ("DWORD PTR ");
11461 used_prefixes |= (prefixes & PREFIX_DATA);
11462 break;
11463 case t_mode:
11464 oappend ("TBYTE PTR ");
11465 break;
11466 case x_mode:
b6169b20 11467 case x_swap_mode:
43234a1e
L
11468 case evex_x_gscat_mode:
11469 case evex_x_nobcst_mode:
4726e9a4 11470 case bw_unit_mode:
c0f3af97
L
11471 if (need_vex)
11472 {
11473 switch (vex.length)
11474 {
11475 case 128:
11476 oappend ("XMMWORD PTR ");
11477 break;
11478 case 256:
11479 oappend ("YMMWORD PTR ");
11480 break;
43234a1e
L
11481 case 512:
11482 oappend ("ZMMWORD PTR ");
11483 break;
c0f3af97
L
11484 default:
11485 abort ();
11486 }
11487 }
11488 else
11489 oappend ("XMMWORD PTR ");
11490 break;
11491 case xmm_mode:
3f31e633
JB
11492 oappend ("XMMWORD PTR ");
11493 break;
43234a1e
L
11494 case ymm_mode:
11495 oappend ("YMMWORD PTR ");
11496 break;
c0f3af97 11497 case xmmq_mode:
43234a1e 11498 case evex_half_bcst_xmmq_mode:
c0f3af97
L
11499 if (!need_vex)
11500 abort ();
11501
11502 switch (vex.length)
11503 {
11504 case 128:
11505 oappend ("QWORD PTR ");
11506 break;
11507 case 256:
11508 oappend ("XMMWORD PTR ");
11509 break;
43234a1e
L
11510 case 512:
11511 oappend ("YMMWORD PTR ");
11512 break;
c0f3af97
L
11513 default:
11514 abort ();
11515 }
11516 break;
6c30d220
L
11517 case xmm_mb_mode:
11518 if (!need_vex)
11519 abort ();
11520
11521 switch (vex.length)
11522 {
11523 case 128:
11524 case 256:
43234a1e 11525 case 512:
6c30d220
L
11526 oappend ("BYTE PTR ");
11527 break;
11528 default:
11529 abort ();
11530 }
11531 break;
11532 case xmm_mw_mode:
11533 if (!need_vex)
11534 abort ();
11535
11536 switch (vex.length)
11537 {
11538 case 128:
11539 case 256:
43234a1e 11540 case 512:
6c30d220
L
11541 oappend ("WORD PTR ");
11542 break;
11543 default:
11544 abort ();
11545 }
11546 break;
11547 case xmm_md_mode:
11548 if (!need_vex)
11549 abort ();
11550
11551 switch (vex.length)
11552 {
11553 case 128:
11554 case 256:
43234a1e 11555 case 512:
6c30d220
L
11556 oappend ("DWORD PTR ");
11557 break;
11558 default:
11559 abort ();
11560 }
11561 break;
11562 case xmm_mq_mode:
11563 if (!need_vex)
11564 abort ();
11565
11566 switch (vex.length)
11567 {
11568 case 128:
11569 case 256:
43234a1e 11570 case 512:
6c30d220
L
11571 oappend ("QWORD PTR ");
11572 break;
11573 default:
11574 abort ();
11575 }
11576 break;
11577 case xmmdw_mode:
11578 if (!need_vex)
11579 abort ();
11580
11581 switch (vex.length)
11582 {
11583 case 128:
11584 oappend ("WORD PTR ");
11585 break;
11586 case 256:
11587 oappend ("DWORD PTR ");
11588 break;
43234a1e
L
11589 case 512:
11590 oappend ("QWORD PTR ");
11591 break;
6c30d220
L
11592 default:
11593 abort ();
11594 }
11595 break;
11596 case xmmqd_mode:
11597 if (!need_vex)
11598 abort ();
11599
11600 switch (vex.length)
11601 {
11602 case 128:
11603 oappend ("DWORD PTR ");
11604 break;
11605 case 256:
11606 oappend ("QWORD PTR ");
11607 break;
43234a1e
L
11608 case 512:
11609 oappend ("XMMWORD PTR ");
11610 break;
6c30d220
L
11611 default:
11612 abort ();
11613 }
11614 break;
c0f3af97
L
11615 case ymmq_mode:
11616 if (!need_vex)
11617 abort ();
11618
11619 switch (vex.length)
11620 {
11621 case 128:
11622 oappend ("QWORD PTR ");
11623 break;
11624 case 256:
11625 oappend ("YMMWORD PTR ");
11626 break;
43234a1e
L
11627 case 512:
11628 oappend ("ZMMWORD PTR ");
11629 break;
c0f3af97
L
11630 default:
11631 abort ();
11632 }
11633 break;
6c30d220
L
11634 case ymmxmm_mode:
11635 if (!need_vex)
11636 abort ();
11637
11638 switch (vex.length)
11639 {
11640 case 128:
11641 case 256:
11642 oappend ("XMMWORD PTR ");
11643 break;
11644 default:
11645 abort ();
11646 }
11647 break;
fb9c77c7
L
11648 case o_mode:
11649 oappend ("OWORD PTR ");
11650 break;
1c480963 11651 case vex_scalar_w_dq_mode:
0bfee649
L
11652 if (!need_vex)
11653 abort ();
11654
11655 if (vex.w)
11656 oappend ("QWORD PTR ");
11657 else
11658 oappend ("DWORD PTR ");
11659 break;
43234a1e
L
11660 case vex_vsib_d_w_dq_mode:
11661 case vex_vsib_q_w_dq_mode:
11662 if (!need_vex)
11663 abort ();
11664
11665 if (!vex.evex)
11666 {
11667 if (vex.w)
11668 oappend ("QWORD PTR ");
11669 else
11670 oappend ("DWORD PTR ");
11671 }
11672 else
11673 {
b28d1bda
IT
11674 switch (vex.length)
11675 {
11676 case 128:
11677 oappend ("XMMWORD PTR ");
11678 break;
11679 case 256:
11680 oappend ("YMMWORD PTR ");
11681 break;
11682 case 512:
11683 oappend ("ZMMWORD PTR ");
11684 break;
11685 default:
11686 abort ();
11687 }
43234a1e
L
11688 }
11689 break;
5fc35d96
IT
11690 case vex_vsib_q_w_d_mode:
11691 case vex_vsib_d_w_d_mode:
b28d1bda 11692 if (!need_vex || !vex.evex)
5fc35d96
IT
11693 abort ();
11694
b28d1bda
IT
11695 switch (vex.length)
11696 {
11697 case 128:
11698 oappend ("QWORD PTR ");
11699 break;
11700 case 256:
11701 oappend ("XMMWORD PTR ");
11702 break;
11703 case 512:
11704 oappend ("YMMWORD PTR ");
11705 break;
11706 default:
11707 abort ();
11708 }
5fc35d96
IT
11709
11710 break;
1ba585e8
IT
11711 case mask_bd_mode:
11712 if (!need_vex || vex.length != 128)
11713 abort ();
11714 if (vex.w)
11715 oappend ("DWORD PTR ");
11716 else
11717 oappend ("BYTE PTR ");
11718 break;
43234a1e
L
11719 case mask_mode:
11720 if (!need_vex)
11721 abort ();
1ba585e8
IT
11722 if (vex.w)
11723 oappend ("QWORD PTR ");
11724 else
11725 oappend ("WORD PTR ");
43234a1e 11726 break;
6c75cc62 11727 case v_bnd_mode:
d276ec69 11728 case v_bndmk_mode:
3f31e633
JB
11729 default:
11730 break;
11731 }
11732}
11733
252b5132 11734static void
c0f3af97 11735OP_E_register (int bytemode, int sizeflag)
252b5132 11736{
c0f3af97
L
11737 int reg = modrm.rm;
11738 const char **names;
252b5132 11739
c0f3af97
L
11740 USED_REX (REX_B);
11741 if ((rex & REX_B))
11742 reg += 8;
252b5132 11743
b6169b20 11744 if ((sizeflag & SUFFIX_ALWAYS)
1ba585e8 11745 && (bytemode == b_swap_mode
9f79e886 11746 || bytemode == bnd_swap_mode
60227d64 11747 || bytemode == v_swap_mode))
b6169b20
L
11748 swap_operand ();
11749
c0f3af97 11750 switch (bytemode)
252b5132 11751 {
c0f3af97 11752 case b_mode:
b6169b20 11753 case b_swap_mode:
e184e611
JB
11754 if (reg & 4)
11755 USED_REX (0);
c0f3af97
L
11756 if (rex)
11757 names = names8rex;
11758 else
11759 names = names8;
11760 break;
11761 case w_mode:
11762 names = names16;
11763 break;
11764 case d_mode:
1ba585e8
IT
11765 case dw_mode:
11766 case db_mode:
c0f3af97
L
11767 names = names32;
11768 break;
11769 case q_mode:
11770 names = names64;
11771 break;
11772 case m_mode:
6c75cc62 11773 case v_bnd_mode:
c0f3af97
L
11774 names = address_mode == mode_64bit ? names64 : names32;
11775 break;
7e8b059b 11776 case bnd_mode:
9f79e886 11777 case bnd_swap_mode:
0d96e4df
L
11778 if (reg > 0x3)
11779 {
11780 oappend ("(bad)");
11781 return;
11782 }
7e8b059b
L
11783 names = names_bnd;
11784 break;
07f5af7d
L
11785 case indir_v_mode:
11786 if (address_mode == mode_64bit && isa64 == intel64)
11787 {
11788 names = names64;
11789 break;
11790 }
1a0670f3 11791 /* Fall through. */
c0f3af97 11792 case stack_v_mode:
7bb15c6f 11793 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
252b5132 11794 {
c0f3af97 11795 names = names64;
252b5132 11796 break;
252b5132 11797 }
c0f3af97 11798 bytemode = v_mode;
1a0670f3 11799 /* Fall through. */
c0f3af97 11800 case v_mode:
b6169b20 11801 case v_swap_mode:
c0f3af97
L
11802 case dq_mode:
11803 case dqb_mode:
11804 case dqd_mode:
11805 case dqw_mode:
11806 USED_REX (REX_W);
11807 if (rex & REX_W)
11808 names = names64;
035e7389
JB
11809 else if (bytemode != v_mode && bytemode != v_swap_mode)
11810 names = names32;
c0f3af97 11811 else
f16cd0d5 11812 {
035e7389 11813 if (sizeflag & DFLAG)
f16cd0d5
L
11814 names = names32;
11815 else
11816 names = names16;
11817 used_prefixes |= (prefixes & PREFIX_DATA);
11818 }
c0f3af97 11819 break;
bc31405e
L
11820 case movsxd_mode:
11821 if (!(sizeflag & DFLAG) && isa64 == intel64)
11822 names = names16;
11823 else
11824 names = names32;
11825 used_prefixes |= (prefixes & PREFIX_DATA);
11826 break;
de89d0a3
IT
11827 case va_mode:
11828 names = (address_mode == mode_64bit
11829 ? names64 : names32);
11830 if (!(prefixes & PREFIX_ADDR))
aa178437
IT
11831 names = (address_mode == mode_16bit
11832 ? names16 : names);
de89d0a3
IT
11833 else
11834 {
11835 /* Remove "addr16/addr32". */
11836 all_prefixes[last_addr_prefix] = 0;
11837 names = (address_mode != mode_32bit
11838 ? names32 : names16);
11839 used_prefixes |= PREFIX_ADDR;
11840 }
11841 break;
1ba585e8 11842 case mask_bd_mode:
43234a1e 11843 case mask_mode:
9889cbb1
L
11844 if (reg > 0x7)
11845 {
11846 oappend ("(bad)");
11847 return;
11848 }
43234a1e
L
11849 names = names_mask;
11850 break;
c0f3af97
L
11851 case 0:
11852 return;
11853 default:
11854 oappend (INTERNAL_DISASSEMBLER_ERROR);
252b5132
RH
11855 return;
11856 }
c0f3af97
L
11857 oappend (names[reg]);
11858}
11859
11860static void
c1e679ec 11861OP_E_memory (int bytemode, int sizeflag)
c0f3af97
L
11862{
11863 bfd_vma disp = 0;
11864 int add = (rex & REX_B) ? 8 : 0;
11865 int riprel = 0;
43234a1e
L
11866 int shift;
11867
11868 if (vex.evex)
11869 {
11870 /* In EVEX, if operand doesn't allow broadcast, vex.b should be 0. */
11871 if (vex.b
11872 && bytemode != x_mode
90a915bf 11873 && bytemode != xmmq_mode
43234a1e
L
11874 && bytemode != evex_half_bcst_xmmq_mode)
11875 {
11876 BadOp ();
11877 return;
11878 }
11879 switch (bytemode)
11880 {
1ba585e8
IT
11881 case dqw_mode:
11882 case dw_mode:
059edf8b 11883 case xmm_mw_mode:
1ba585e8
IT
11884 shift = 1;
11885 break;
11886 case dqb_mode:
11887 case db_mode:
059edf8b 11888 case xmm_mb_mode:
1ba585e8
IT
11889 shift = 0;
11890 break;
b50c9f31
JB
11891 case dq_mode:
11892 if (address_mode != mode_64bit)
11893 {
059edf8b
JB
11894 case dqd_mode:
11895 case xmm_md_mode:
11896 case d_mode:
11897 case d_swap_mode:
b50c9f31
JB
11898 shift = 2;
11899 break;
11900 }
11901 /* fall through */
4102be5c 11902 case vex_scalar_w_dq_mode:
43234a1e 11903 case vex_vsib_d_w_dq_mode:
5fc35d96 11904 case vex_vsib_d_w_d_mode:
eaa9d1ad 11905 case vex_vsib_q_w_dq_mode:
5fc35d96 11906 case vex_vsib_q_w_d_mode:
43234a1e 11907 case evex_x_gscat_mode:
43234a1e
L
11908 shift = vex.w ? 3 : 2;
11909 break;
43234a1e
L
11910 case x_mode:
11911 case evex_half_bcst_xmmq_mode:
90a915bf 11912 case xmmq_mode:
43234a1e
L
11913 if (vex.b)
11914 {
11915 shift = vex.w ? 3 : 2;
11916 break;
11917 }
1a0670f3 11918 /* Fall through. */
43234a1e
L
11919 case xmmqd_mode:
11920 case xmmdw_mode:
43234a1e
L
11921 case ymmq_mode:
11922 case evex_x_nobcst_mode:
11923 case x_swap_mode:
11924 switch (vex.length)
11925 {
11926 case 128:
11927 shift = 4;
11928 break;
11929 case 256:
11930 shift = 5;
11931 break;
11932 case 512:
11933 shift = 6;
11934 break;
11935 default:
11936 abort ();
11937 }
059edf8b
JB
11938 /* Make necessary corrections to shift for modes that need it. */
11939 if (bytemode == xmmq_mode
11940 || bytemode == evex_half_bcst_xmmq_mode
11941 || (bytemode == ymmq_mode && vex.length == 128))
11942 shift -= 1;
11943 else if (bytemode == xmmqd_mode)
11944 shift -= 2;
11945 else if (bytemode == xmmdw_mode)
11946 shift -= 3;
43234a1e
L
11947 break;
11948 case ymm_mode:
11949 shift = 5;
11950 break;
11951 case xmm_mode:
11952 shift = 4;
11953 break;
11954 case xmm_mq_mode:
11955 case q_mode:
43234a1e 11956 case q_swap_mode:
43234a1e
L
11957 shift = 3;
11958 break;
4726e9a4
JB
11959 case bw_unit_mode:
11960 shift = vex.w ? 1 : 0;
11961 break;
43234a1e
L
11962 default:
11963 abort ();
11964 }
43234a1e
L
11965 }
11966 else
11967 shift = 0;
252b5132 11968
c0f3af97 11969 USED_REX (REX_B);
3f31e633
JB
11970 if (intel_syntax)
11971 intel_operand_size (bytemode, sizeflag);
252b5132
RH
11972 append_seg ();
11973
5d669648 11974 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
252b5132 11975 {
5d669648
L
11976 /* 32/64 bit address mode */
11977 int havedisp;
252b5132
RH
11978 int havesib;
11979 int havebase;
0f7da397 11980 int haveindex;
20afcfb7 11981 int needindex;
1bc60e56 11982 int needaddr32;
82c18208 11983 int base, rbase;
91d6fa6a 11984 int vindex = 0;
252b5132 11985 int scale = 0;
7e8b059b
L
11986 int addr32flag = !((sizeflag & AFLAG)
11987 || bytemode == v_bnd_mode
d276ec69 11988 || bytemode == v_bndmk_mode
9f79e886
JB
11989 || bytemode == bnd_mode
11990 || bytemode == bnd_swap_mode);
6c30d220
L
11991 const char **indexes64 = names64;
11992 const char **indexes32 = names32;
252b5132
RH
11993
11994 havesib = 0;
11995 havebase = 1;
0f7da397 11996 haveindex = 0;
7967e09e 11997 base = modrm.rm;
252b5132
RH
11998
11999 if (base == 4)
12000 {
12001 havesib = 1;
dfc8cf43 12002 vindex = sib.index;
161a04f6
L
12003 USED_REX (REX_X);
12004 if (rex & REX_X)
91d6fa6a 12005 vindex += 8;
6c30d220
L
12006 switch (bytemode)
12007 {
12008 case vex_vsib_d_w_dq_mode:
5fc35d96 12009 case vex_vsib_d_w_d_mode:
6c30d220 12010 case vex_vsib_q_w_dq_mode:
5fc35d96 12011 case vex_vsib_q_w_d_mode:
6c30d220
L
12012 if (!need_vex)
12013 abort ();
43234a1e
L
12014 if (vex.evex)
12015 {
12016 if (!vex.v)
12017 vindex += 16;
12018 }
6c30d220
L
12019
12020 haveindex = 1;
12021 switch (vex.length)
12022 {
12023 case 128:
7bb15c6f 12024 indexes64 = indexes32 = names_xmm;
6c30d220
L
12025 break;
12026 case 256:
5fc35d96
IT
12027 if (!vex.w
12028 || bytemode == vex_vsib_q_w_dq_mode
12029 || bytemode == vex_vsib_q_w_d_mode)
7bb15c6f 12030 indexes64 = indexes32 = names_ymm;
6c30d220 12031 else
7bb15c6f 12032 indexes64 = indexes32 = names_xmm;
6c30d220 12033 break;
43234a1e 12034 case 512:
5fc35d96
IT
12035 if (!vex.w
12036 || bytemode == vex_vsib_q_w_dq_mode
12037 || bytemode == vex_vsib_q_w_d_mode)
43234a1e
L
12038 indexes64 = indexes32 = names_zmm;
12039 else
12040 indexes64 = indexes32 = names_ymm;
12041 break;
6c30d220
L
12042 default:
12043 abort ();
12044 }
12045 break;
12046 default:
12047 haveindex = vindex != 4;
12048 break;
12049 }
12050 scale = sib.scale;
12051 base = sib.base;
252b5132
RH
12052 codep++;
12053 }
260cd341
LC
12054 else
12055 {
12056 /* mandatory non-vector SIB must have sib */
12057 if (bytemode == vex_sibmem_mode)
12058 {
12059 oappend ("(bad)");
12060 return;
12061 }
12062 }
82c18208 12063 rbase = base + add;
252b5132 12064
7967e09e 12065 switch (modrm.mod)
252b5132
RH
12066 {
12067 case 0:
82c18208 12068 if (base == 5)
252b5132
RH
12069 {
12070 havebase = 0;
cb712a9e 12071 if (address_mode == mode_64bit && !havesib)
52b15da3
JH
12072 riprel = 1;
12073 disp = get32s ();
d276ec69
JB
12074 if (riprel && bytemode == v_bndmk_mode)
12075 {
12076 oappend ("(bad)");
12077 return;
12078 }
252b5132
RH
12079 }
12080 break;
12081 case 1:
12082 FETCH_DATA (the_info, codep + 1);
12083 disp = *codep++;
12084 if ((disp & 0x80) != 0)
12085 disp -= 0x100;
43234a1e
L
12086 if (vex.evex && shift > 0)
12087 disp <<= shift;
252b5132
RH
12088 break;
12089 case 2:
52b15da3 12090 disp = get32s ();
252b5132
RH
12091 break;
12092 }
12093
1bc60e56
L
12094 needindex = 0;
12095 needaddr32 = 0;
12096 if (havesib
12097 && !havebase
12098 && !haveindex
12099 && address_mode != mode_16bit)
12100 {
12101 if (address_mode == mode_64bit)
12102 {
8e58ef80
L
12103 if (addr32flag)
12104 {
12105 /* Without base nor index registers, zero-extend the
12106 lower 32-bit displacement to 64 bits. */
12107 disp = (unsigned int) disp;
bf4ba07c 12108 needindex = 1;
8e58ef80 12109 }
1bc60e56
L
12110 needaddr32 = 1;
12111 }
12112 else
12113 {
12114 /* In 32-bit mode, we need index register to tell [offset]
12115 from [eiz*1 + offset]. */
12116 needindex = 1;
12117 }
12118 }
12119
20afcfb7
L
12120 havedisp = (havebase
12121 || needindex
12122 || (havesib && (haveindex || scale != 0)));
5d669648 12123
252b5132 12124 if (!intel_syntax)
82c18208 12125 if (modrm.mod != 0 || base == 5)
db6eb5be 12126 {
5d669648
L
12127 if (havedisp || riprel)
12128 print_displacement (scratchbuf, disp);
12129 else
12130 print_operand_value (scratchbuf, 1, disp);
db6eb5be 12131 oappend (scratchbuf);
52b15da3
JH
12132 if (riprel)
12133 {
12134 set_op (disp, 1);
28596323 12135 oappend (!addr32flag ? "(%rip)" : "(%eip)");
52b15da3 12136 }
db6eb5be 12137 }
2da11e11 12138
c1dc7af5 12139 if ((havebase || haveindex || needindex || needaddr32 || riprel)
a23b33b3
JB
12140 && (address_mode != mode_64bit
12141 || ((bytemode != v_bnd_mode)
12142 && (bytemode != v_bndmk_mode)
12143 && (bytemode != bnd_mode)
12144 && (bytemode != bnd_swap_mode))))
87767711
JB
12145 used_prefixes |= PREFIX_ADDR;
12146
5d669648 12147 if (havedisp || (intel_syntax && riprel))
252b5132 12148 {
252b5132 12149 *obufp++ = open_char;
52b15da3 12150 if (intel_syntax && riprel)
185b1163
L
12151 {
12152 set_op (disp, 1);
28596323 12153 oappend (!addr32flag ? "rip" : "eip");
185b1163 12154 }
db6eb5be 12155 *obufp = '\0';
252b5132 12156 if (havebase)
7e8b059b 12157 oappend (address_mode == mode_64bit && !addr32flag
82c18208 12158 ? names64[rbase] : names32[rbase]);
252b5132
RH
12159 if (havesib)
12160 {
db51cc60
L
12161 /* ESP/RSP won't allow index. If base isn't ESP/RSP,
12162 print index to tell base + index from base. */
12163 if (scale != 0
20afcfb7 12164 || needindex
db51cc60
L
12165 || haveindex
12166 || (havebase && base != ESP_REG_NUM))
252b5132 12167 {
9306ca4a 12168 if (!intel_syntax || havebase)
db6eb5be 12169 {
9306ca4a
JB
12170 *obufp++ = separator_char;
12171 *obufp = '\0';
db6eb5be 12172 }
db51cc60 12173 if (haveindex)
7e8b059b 12174 oappend (address_mode == mode_64bit && !addr32flag
6c30d220 12175 ? indexes64[vindex] : indexes32[vindex]);
db51cc60 12176 else
7e8b059b 12177 oappend (address_mode == mode_64bit && !addr32flag
db51cc60
L
12178 ? index64 : index32);
12179
db6eb5be
AM
12180 *obufp++ = scale_char;
12181 *obufp = '\0';
12182 sprintf (scratchbuf, "%d", 1 << scale);
12183 oappend (scratchbuf);
12184 }
252b5132 12185 }
185b1163 12186 if (intel_syntax
82c18208 12187 && (disp || modrm.mod != 0 || base == 5))
3d456fa1 12188 {
db51cc60 12189 if (!havedisp || (bfd_signed_vma) disp >= 0)
3d456fa1
JB
12190 {
12191 *obufp++ = '+';
12192 *obufp = '\0';
12193 }
05203043 12194 else if (modrm.mod != 1 && disp != -disp)
3d456fa1
JB
12195 {
12196 *obufp++ = '-';
12197 *obufp = '\0';
b4b39349 12198 disp = -disp;
3d456fa1
JB
12199 }
12200
db51cc60
L
12201 if (havedisp)
12202 print_displacement (scratchbuf, disp);
12203 else
12204 print_operand_value (scratchbuf, 1, disp);
3d456fa1
JB
12205 oappend (scratchbuf);
12206 }
252b5132
RH
12207
12208 *obufp++ = close_char;
db6eb5be 12209 *obufp = '\0';
252b5132
RH
12210 }
12211 else if (intel_syntax)
db6eb5be 12212 {
82c18208 12213 if (modrm.mod != 0 || base == 5)
db6eb5be 12214 {
285ca992 12215 if (!active_seg_prefix)
252b5132 12216 {
d708bcba 12217 oappend (names_seg[ds_reg - es_reg]);
252b5132
RH
12218 oappend (":");
12219 }
52b15da3 12220 print_operand_value (scratchbuf, 1, disp);
db6eb5be
AM
12221 oappend (scratchbuf);
12222 }
12223 }
252b5132 12224 }
a23b33b3
JB
12225 else if (bytemode == v_bnd_mode
12226 || bytemode == v_bndmk_mode
12227 || bytemode == bnd_mode
12228 || bytemode == bnd_swap_mode)
12229 {
12230 oappend ("(bad)");
12231 return;
12232 }
252b5132 12233 else
f16cd0d5
L
12234 {
12235 /* 16 bit address mode */
12236 used_prefixes |= prefixes & PREFIX_ADDR;
7967e09e 12237 switch (modrm.mod)
252b5132
RH
12238 {
12239 case 0:
7967e09e 12240 if (modrm.rm == 6)
252b5132
RH
12241 {
12242 disp = get16 ();
12243 if ((disp & 0x8000) != 0)
12244 disp -= 0x10000;
12245 }
12246 break;
12247 case 1:
12248 FETCH_DATA (the_info, codep + 1);
12249 disp = *codep++;
12250 if ((disp & 0x80) != 0)
12251 disp -= 0x100;
65f3ed04
JB
12252 if (vex.evex && shift > 0)
12253 disp <<= shift;
252b5132
RH
12254 break;
12255 case 2:
12256 disp = get16 ();
12257 if ((disp & 0x8000) != 0)
12258 disp -= 0x10000;
12259 break;
12260 }
12261
12262 if (!intel_syntax)
7967e09e 12263 if (modrm.mod != 0 || modrm.rm == 6)
db6eb5be 12264 {
5d669648 12265 print_displacement (scratchbuf, disp);
db6eb5be
AM
12266 oappend (scratchbuf);
12267 }
252b5132 12268
7967e09e 12269 if (modrm.mod != 0 || modrm.rm != 6)
252b5132
RH
12270 {
12271 *obufp++ = open_char;
db6eb5be 12272 *obufp = '\0';
7967e09e 12273 oappend (index16[modrm.rm]);
5d669648
L
12274 if (intel_syntax
12275 && (disp || modrm.mod != 0 || modrm.rm == 6))
3d456fa1 12276 {
5d669648 12277 if ((bfd_signed_vma) disp >= 0)
3d456fa1
JB
12278 {
12279 *obufp++ = '+';
12280 *obufp = '\0';
12281 }
7967e09e 12282 else if (modrm.mod != 1)
3d456fa1
JB
12283 {
12284 *obufp++ = '-';
12285 *obufp = '\0';
b4b39349 12286 disp = -disp;
3d456fa1
JB
12287 }
12288
5d669648 12289 print_displacement (scratchbuf, disp);
3d456fa1
JB
12290 oappend (scratchbuf);
12291 }
12292
db6eb5be
AM
12293 *obufp++ = close_char;
12294 *obufp = '\0';
252b5132 12295 }
3d456fa1
JB
12296 else if (intel_syntax)
12297 {
285ca992 12298 if (!active_seg_prefix)
3d456fa1
JB
12299 {
12300 oappend (names_seg[ds_reg - es_reg]);
12301 oappend (":");
12302 }
12303 print_operand_value (scratchbuf, 1, disp & 0xffff);
12304 oappend (scratchbuf);
12305 }
252b5132 12306 }
43234a1e
L
12307 if (vex.evex && vex.b
12308 && (bytemode == x_mode
90a915bf 12309 || bytemode == xmmq_mode
43234a1e
L
12310 || bytemode == evex_half_bcst_xmmq_mode))
12311 {
90a915bf
IT
12312 if (vex.w
12313 || bytemode == xmmq_mode
12314 || bytemode == evex_half_bcst_xmmq_mode)
b28d1bda
IT
12315 {
12316 switch (vex.length)
12317 {
12318 case 128:
12319 oappend ("{1to2}");
12320 break;
12321 case 256:
12322 oappend ("{1to4}");
12323 break;
12324 case 512:
12325 oappend ("{1to8}");
12326 break;
12327 default:
12328 abort ();
12329 }
12330 }
43234a1e 12331 else
b28d1bda
IT
12332 {
12333 switch (vex.length)
12334 {
12335 case 128:
12336 oappend ("{1to4}");
12337 break;
12338 case 256:
12339 oappend ("{1to8}");
12340 break;
12341 case 512:
12342 oappend ("{1to16}");
12343 break;
12344 default:
12345 abort ();
12346 }
12347 }
43234a1e 12348 }
252b5132
RH
12349}
12350
c0f3af97 12351static void
8b3f93e7 12352OP_E (int bytemode, int sizeflag)
c0f3af97
L
12353{
12354 /* Skip mod/rm byte. */
12355 MODRM_CHECK;
12356 codep++;
12357
12358 if (modrm.mod == 3)
12359 OP_E_register (bytemode, sizeflag);
12360 else
c1e679ec 12361 OP_E_memory (bytemode, sizeflag);
c0f3af97
L
12362}
12363
252b5132 12364static void
26ca5450 12365OP_G (int bytemode, int sizeflag)
252b5132 12366{
52b15da3 12367 int add = 0;
c0a30a9f 12368 const char **names;
161a04f6
L
12369 USED_REX (REX_R);
12370 if (rex & REX_R)
52b15da3 12371 add += 8;
252b5132
RH
12372 switch (bytemode)
12373 {
12374 case b_mode:
e184e611
JB
12375 if (modrm.reg & 4)
12376 USED_REX (0);
52b15da3 12377 if (rex)
7967e09e 12378 oappend (names8rex[modrm.reg + add]);
52b15da3 12379 else
7967e09e 12380 oappend (names8[modrm.reg + add]);
252b5132
RH
12381 break;
12382 case w_mode:
7967e09e 12383 oappend (names16[modrm.reg + add]);
252b5132
RH
12384 break;
12385 case d_mode:
1ba585e8
IT
12386 case db_mode:
12387 case dw_mode:
7967e09e 12388 oappend (names32[modrm.reg + add]);
52b15da3
JH
12389 break;
12390 case q_mode:
7967e09e 12391 oappend (names64[modrm.reg + add]);
252b5132 12392 break;
7e8b059b 12393 case bnd_mode:
0d96e4df
L
12394 if (modrm.reg > 0x3)
12395 {
12396 oappend ("(bad)");
12397 return;
12398 }
7e8b059b
L
12399 oappend (names_bnd[modrm.reg]);
12400 break;
252b5132 12401 case v_mode:
9306ca4a 12402 case dq_mode:
42903f7f
L
12403 case dqb_mode:
12404 case dqd_mode:
9306ca4a 12405 case dqw_mode:
bc31405e 12406 case movsxd_mode:
161a04f6
L
12407 USED_REX (REX_W);
12408 if (rex & REX_W)
7967e09e 12409 oappend (names64[modrm.reg + add]);
035e7389
JB
12410 else if (bytemode != v_mode && bytemode != movsxd_mode)
12411 oappend (names32[modrm.reg + add]);
252b5132 12412 else
f16cd0d5 12413 {
035e7389 12414 if (sizeflag & DFLAG)
f16cd0d5
L
12415 oappend (names32[modrm.reg + add]);
12416 else
12417 oappend (names16[modrm.reg + add]);
12418 used_prefixes |= (prefixes & PREFIX_DATA);
12419 }
252b5132 12420 break;
c0a30a9f
L
12421 case va_mode:
12422 names = (address_mode == mode_64bit
12423 ? names64 : names32);
12424 if (!(prefixes & PREFIX_ADDR))
12425 {
12426 if (address_mode == mode_16bit)
12427 names = names16;
12428 }
12429 else
12430 {
12431 /* Remove "addr16/addr32". */
12432 all_prefixes[last_addr_prefix] = 0;
12433 names = (address_mode != mode_32bit
12434 ? names32 : names16);
12435 used_prefixes |= PREFIX_ADDR;
12436 }
12437 oappend (names[modrm.reg + add]);
12438 break;
90700ea2 12439 case m_mode:
cb712a9e 12440 if (address_mode == mode_64bit)
7967e09e 12441 oappend (names64[modrm.reg + add]);
90700ea2 12442 else
7967e09e 12443 oappend (names32[modrm.reg + add]);
90700ea2 12444 break;
1ba585e8 12445 case mask_bd_mode:
43234a1e 12446 case mask_mode:
9889cbb1
L
12447 if ((modrm.reg + add) > 0x7)
12448 {
12449 oappend ("(bad)");
12450 return;
12451 }
43234a1e
L
12452 oappend (names_mask[modrm.reg + add]);
12453 break;
252b5132
RH
12454 default:
12455 oappend (INTERNAL_DISASSEMBLER_ERROR);
12456 break;
12457 }
12458}
12459
52b15da3 12460static bfd_vma
26ca5450 12461get64 (void)
52b15da3 12462{
5dd0794d 12463 bfd_vma x;
52b15da3 12464#ifdef BFD64
5dd0794d
AM
12465 unsigned int a;
12466 unsigned int b;
12467
52b15da3
JH
12468 FETCH_DATA (the_info, codep + 8);
12469 a = *codep++ & 0xff;
12470 a |= (*codep++ & 0xff) << 8;
12471 a |= (*codep++ & 0xff) << 16;
070fe95d 12472 a |= (*codep++ & 0xffu) << 24;
5dd0794d 12473 b = *codep++ & 0xff;
52b15da3
JH
12474 b |= (*codep++ & 0xff) << 8;
12475 b |= (*codep++ & 0xff) << 16;
070fe95d 12476 b |= (*codep++ & 0xffu) << 24;
52b15da3
JH
12477 x = a + ((bfd_vma) b << 32);
12478#else
6608db57 12479 abort ();
5dd0794d 12480 x = 0;
52b15da3
JH
12481#endif
12482 return x;
12483}
12484
12485static bfd_signed_vma
26ca5450 12486get32 (void)
252b5132 12487{
b4b39349 12488 bfd_vma x = 0;
252b5132
RH
12489
12490 FETCH_DATA (the_info, codep + 4);
b4b39349
AM
12491 x = *codep++ & (bfd_vma) 0xff;
12492 x |= (*codep++ & (bfd_vma) 0xff) << 8;
12493 x |= (*codep++ & (bfd_vma) 0xff) << 16;
12494 x |= (*codep++ & (bfd_vma) 0xff) << 24;
52b15da3
JH
12495 return x;
12496}
12497
12498static bfd_signed_vma
26ca5450 12499get32s (void)
52b15da3 12500{
b4b39349 12501 bfd_vma x = 0;
52b15da3
JH
12502
12503 FETCH_DATA (the_info, codep + 4);
b4b39349
AM
12504 x = *codep++ & (bfd_vma) 0xff;
12505 x |= (*codep++ & (bfd_vma) 0xff) << 8;
12506 x |= (*codep++ & (bfd_vma) 0xff) << 16;
12507 x |= (*codep++ & (bfd_vma) 0xff) << 24;
52b15da3 12508
b4b39349 12509 x = (x ^ ((bfd_vma) 1 << 31)) - ((bfd_vma) 1 << 31);
52b15da3 12510
252b5132
RH
12511 return x;
12512}
12513
12514static int
26ca5450 12515get16 (void)
252b5132
RH
12516{
12517 int x = 0;
12518
12519 FETCH_DATA (the_info, codep + 2);
12520 x = *codep++ & 0xff;
12521 x |= (*codep++ & 0xff) << 8;
12522 return x;
12523}
12524
12525static void
26ca5450 12526set_op (bfd_vma op, int riprel)
252b5132
RH
12527{
12528 op_index[op_ad] = op_ad;
cb712a9e 12529 if (address_mode == mode_64bit)
7081ff04
AJ
12530 {
12531 op_address[op_ad] = op;
12532 op_riprel[op_ad] = riprel;
12533 }
12534 else
12535 {
12536 /* Mask to get a 32-bit address. */
12537 op_address[op_ad] = op & 0xffffffff;
12538 op_riprel[op_ad] = riprel & 0xffffffff;
12539 }
252b5132
RH
12540}
12541
12542static void
26ca5450 12543OP_REG (int code, int sizeflag)
252b5132 12544{
2da11e11 12545 const char *s;
9b60702d 12546 int add;
de882298
RM
12547
12548 switch (code)
12549 {
12550 case es_reg: case ss_reg: case cs_reg:
12551 case ds_reg: case fs_reg: case gs_reg:
12552 oappend (names_seg[code - es_reg]);
12553 return;
12554 }
12555
161a04f6
L
12556 USED_REX (REX_B);
12557 if (rex & REX_B)
52b15da3 12558 add = 8;
9b60702d
L
12559 else
12560 add = 0;
52b15da3
JH
12561
12562 switch (code)
12563 {
52b15da3
JH
12564 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
12565 case sp_reg: case bp_reg: case si_reg: case di_reg:
12566 s = names16[code - ax_reg + add];
12567 break;
e184e611 12568 case ah_reg: case ch_reg: case dh_reg: case bh_reg:
52b15da3 12569 USED_REX (0);
e184e611
JB
12570 /* Fall through. */
12571 case al_reg: case cl_reg: case dl_reg: case bl_reg:
52b15da3
JH
12572 if (rex)
12573 s = names8rex[code - al_reg + add];
12574 else
12575 s = names8[code - al_reg];
12576 break;
6439fc28
AM
12577 case rAX_reg: case rCX_reg: case rDX_reg: case rBX_reg:
12578 case rSP_reg: case rBP_reg: case rSI_reg: case rDI_reg:
7bb15c6f 12579 if (address_mode == mode_64bit
6c067bbb 12580 && ((sizeflag & DFLAG) || (rex & REX_W)))
6439fc28
AM
12581 {
12582 s = names64[code - rAX_reg + add];
12583 break;
12584 }
12585 code += eAX_reg - rAX_reg;
6608db57 12586 /* Fall through. */
52b15da3
JH
12587 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
12588 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
161a04f6
L
12589 USED_REX (REX_W);
12590 if (rex & REX_W)
52b15da3 12591 s = names64[code - eAX_reg + add];
52b15da3 12592 else
f16cd0d5
L
12593 {
12594 if (sizeflag & DFLAG)
12595 s = names32[code - eAX_reg + add];
12596 else
12597 s = names16[code - eAX_reg + add];
12598 used_prefixes |= (prefixes & PREFIX_DATA);
12599 }
52b15da3 12600 break;
52b15da3
JH
12601 default:
12602 s = INTERNAL_DISASSEMBLER_ERROR;
12603 break;
12604 }
12605 oappend (s);
12606}
12607
12608static void
26ca5450 12609OP_IMREG (int code, int sizeflag)
52b15da3
JH
12610{
12611 const char *s;
252b5132
RH
12612
12613 switch (code)
12614 {
12615 case indir_dx_reg:
d708bcba 12616 if (intel_syntax)
52fd6d94 12617 s = "dx";
d708bcba 12618 else
db6eb5be 12619 s = "(%dx)";
252b5132 12620 break;
e8b5d5f9
JB
12621 case al_reg: case cl_reg:
12622 s = names8[code - al_reg];
252b5132 12623 break;
e8b5d5f9 12624 case eAX_reg:
161a04f6
L
12625 USED_REX (REX_W);
12626 if (rex & REX_W)
f16cd0d5 12627 {
e8b5d5f9
JB
12628 s = *names64;
12629 break;
f16cd0d5 12630 }
e8b5d5f9 12631 /* Fall through. */
52fd6d94 12632 case z_mode_ax_reg:
161a04f6 12633 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
12634 s = *names32;
12635 else
12636 s = *names16;
161a04f6 12637 if (!(rex & REX_W))
52fd6d94
JB
12638 used_prefixes |= (prefixes & PREFIX_DATA);
12639 break;
252b5132
RH
12640 default:
12641 s = INTERNAL_DISASSEMBLER_ERROR;
12642 break;
12643 }
12644 oappend (s);
12645}
12646
12647static void
26ca5450 12648OP_I (int bytemode, int sizeflag)
252b5132 12649{
52b15da3
JH
12650 bfd_signed_vma op;
12651 bfd_signed_vma mask = -1;
252b5132
RH
12652
12653 switch (bytemode)
12654 {
12655 case b_mode:
12656 FETCH_DATA (the_info, codep + 1);
52b15da3
JH
12657 op = *codep++;
12658 mask = 0xff;
12659 break;
252b5132 12660 case v_mode:
161a04f6
L
12661 USED_REX (REX_W);
12662 if (rex & REX_W)
52b15da3 12663 op = get32s ();
252b5132 12664 else
52b15da3 12665 {
f16cd0d5
L
12666 if (sizeflag & DFLAG)
12667 {
12668 op = get32 ();
12669 mask = 0xffffffff;
12670 }
12671 else
12672 {
12673 op = get16 ();
12674 mask = 0xfffff;
12675 }
12676 used_prefixes |= (prefixes & PREFIX_DATA);
52b15da3 12677 }
252b5132 12678 break;
c1dc7af5
JB
12679 case d_mode:
12680 mask = 0xffffffff;
12681 op = get32 ();
12682 break;
252b5132 12683 case w_mode:
52b15da3 12684 mask = 0xfffff;
252b5132
RH
12685 op = get16 ();
12686 break;
9306ca4a
JB
12687 case const_1_mode:
12688 if (intel_syntax)
6c067bbb 12689 oappend ("1");
9306ca4a 12690 return;
252b5132
RH
12691 default:
12692 oappend (INTERNAL_DISASSEMBLER_ERROR);
12693 return;
12694 }
12695
52b15da3
JH
12696 op &= mask;
12697 scratchbuf[0] = '$';
d708bcba 12698 print_operand_value (scratchbuf + 1, 1, op);
9ce09ba2 12699 oappend_maybe_intel (scratchbuf);
52b15da3
JH
12700 scratchbuf[0] = '\0';
12701}
12702
12703static void
26ca5450 12704OP_I64 (int bytemode, int sizeflag)
52b15da3 12705{
a280ab8e 12706 if (bytemode != v_mode || address_mode != mode_64bit || !(rex & REX_W))
6439fc28
AM
12707 {
12708 OP_I (bytemode, sizeflag);
12709 return;
12710 }
12711
a280ab8e 12712 USED_REX (REX_W);
52b15da3 12713
52b15da3 12714 scratchbuf[0] = '$';
a280ab8e 12715 print_operand_value (scratchbuf + 1, 1, get64 ());
9ce09ba2 12716 oappend_maybe_intel (scratchbuf);
252b5132
RH
12717 scratchbuf[0] = '\0';
12718}
12719
12720static void
26ca5450 12721OP_sI (int bytemode, int sizeflag)
252b5132 12722{
52b15da3 12723 bfd_signed_vma op;
252b5132
RH
12724
12725 switch (bytemode)
12726 {
12727 case b_mode:
e3949f17 12728 case b_T_mode:
252b5132
RH
12729 FETCH_DATA (the_info, codep + 1);
12730 op = *codep++;
12731 if ((op & 0x80) != 0)
12732 op -= 0x100;
e3949f17
L
12733 if (bytemode == b_T_mode)
12734 {
12735 if (address_mode != mode_64bit
7bb15c6f 12736 || !((sizeflag & DFLAG) || (rex & REX_W)))
e3949f17 12737 {
6c067bbb
RM
12738 /* The operand-size prefix is overridden by a REX prefix. */
12739 if ((sizeflag & DFLAG) || (rex & REX_W))
e3949f17
L
12740 op &= 0xffffffff;
12741 else
12742 op &= 0xffff;
12743 }
12744 }
12745 else
12746 {
12747 if (!(rex & REX_W))
12748 {
12749 if (sizeflag & DFLAG)
12750 op &= 0xffffffff;
12751 else
12752 op &= 0xffff;
12753 }
12754 }
252b5132
RH
12755 break;
12756 case v_mode:
7bb15c6f
RM
12757 /* The operand-size prefix is overridden by a REX prefix. */
12758 if ((sizeflag & DFLAG) || (rex & REX_W))
52b15da3 12759 op = get32s ();
252b5132 12760 else
d9e3625e 12761 op = get16 ();
252b5132
RH
12762 break;
12763 default:
12764 oappend (INTERNAL_DISASSEMBLER_ERROR);
12765 return;
12766 }
52b15da3
JH
12767
12768 scratchbuf[0] = '$';
12769 print_operand_value (scratchbuf + 1, 1, op);
9ce09ba2 12770 oappend_maybe_intel (scratchbuf);
252b5132
RH
12771}
12772
12773static void
26ca5450 12774OP_J (int bytemode, int sizeflag)
252b5132 12775{
52b15da3 12776 bfd_vma disp;
7081ff04 12777 bfd_vma mask = -1;
65ca155d 12778 bfd_vma segment = 0;
252b5132
RH
12779
12780 switch (bytemode)
12781 {
12782 case b_mode:
12783 FETCH_DATA (the_info, codep + 1);
12784 disp = *codep++;
12785 if ((disp & 0x80) != 0)
12786 disp -= 0x100;
12787 break;
12788 case v_mode:
376cd056 12789 case dqw_mode:
5db04b09
L
12790 if ((sizeflag & DFLAG)
12791 || (address_mode == mode_64bit
d835a58b 12792 && ((isa64 == intel64 && bytemode != dqw_mode)
376cd056 12793 || (rex & REX_W))))
52b15da3 12794 disp = get32s ();
252b5132
RH
12795 else
12796 {
12797 disp = get16 ();
206717e8
L
12798 if ((disp & 0x8000) != 0)
12799 disp -= 0x10000;
65ca155d
L
12800 /* In 16bit mode, address is wrapped around at 64k within
12801 the same segment. Otherwise, a data16 prefix on a jump
12802 instruction means that the pc is masked to 16 bits after
12803 the displacement is added! */
12804 mask = 0xffff;
12805 if ((prefixes & PREFIX_DATA) == 0)
4fd7268a 12806 segment = ((start_pc + (codep - start_codep))
65ca155d 12807 & ~((bfd_vma) 0xffff));
252b5132 12808 }
5db04b09 12809 if (address_mode != mode_64bit
d835a58b 12810 || (isa64 != intel64 && !(rex & REX_W)))
f16cd0d5 12811 used_prefixes |= (prefixes & PREFIX_DATA);
252b5132
RH
12812 break;
12813 default:
12814 oappend (INTERNAL_DISASSEMBLER_ERROR);
12815 return;
12816 }
42d5f9c6 12817 disp = ((start_pc + (codep - start_codep) + disp) & mask) | segment;
52b15da3
JH
12818 set_op (disp, 0);
12819 print_operand_value (scratchbuf, 1, disp);
252b5132
RH
12820 oappend (scratchbuf);
12821}
12822
252b5132 12823static void
ed7841b3 12824OP_SEG (int bytemode, int sizeflag)
252b5132 12825{
ed7841b3 12826 if (bytemode == w_mode)
7967e09e 12827 oappend (names_seg[modrm.reg]);
ed7841b3 12828 else
7967e09e 12829 OP_E (modrm.mod == 3 ? bytemode : w_mode, sizeflag);
252b5132
RH
12830}
12831
12832static void
26ca5450 12833OP_DIR (int dummy ATTRIBUTE_UNUSED, int sizeflag)
252b5132
RH
12834{
12835 int seg, offset;
12836
c608c12e 12837 if (sizeflag & DFLAG)
252b5132 12838 {
c608c12e
AM
12839 offset = get32 ();
12840 seg = get16 ();
252b5132 12841 }
c608c12e
AM
12842 else
12843 {
12844 offset = get16 ();
12845 seg = get16 ();
12846 }
7d421014 12847 used_prefixes |= (prefixes & PREFIX_DATA);
d708bcba 12848 if (intel_syntax)
3f31e633 12849 sprintf (scratchbuf, "0x%x:0x%x", seg, offset);
d708bcba
AM
12850 else
12851 sprintf (scratchbuf, "$0x%x,$0x%x", seg, offset);
c608c12e 12852 oappend (scratchbuf);
252b5132
RH
12853}
12854
252b5132 12855static void
3f31e633 12856OP_OFF (int bytemode, int sizeflag)
252b5132 12857{
52b15da3 12858 bfd_vma off;
252b5132 12859
3f31e633
JB
12860 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
12861 intel_operand_size (bytemode, sizeflag);
252b5132
RH
12862 append_seg ();
12863
cb712a9e 12864 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
252b5132
RH
12865 off = get32 ();
12866 else
12867 off = get16 ();
12868
12869 if (intel_syntax)
12870 {
285ca992 12871 if (!active_seg_prefix)
252b5132 12872 {
d708bcba 12873 oappend (names_seg[ds_reg - es_reg]);
252b5132
RH
12874 oappend (":");
12875 }
12876 }
52b15da3
JH
12877 print_operand_value (scratchbuf, 1, off);
12878 oappend (scratchbuf);
12879}
6439fc28 12880
52b15da3 12881static void
3f31e633 12882OP_OFF64 (int bytemode, int sizeflag)
52b15da3
JH
12883{
12884 bfd_vma off;
12885
539e75ad
L
12886 if (address_mode != mode_64bit
12887 || (prefixes & PREFIX_ADDR))
6439fc28
AM
12888 {
12889 OP_OFF (bytemode, sizeflag);
12890 return;
12891 }
12892
3f31e633
JB
12893 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
12894 intel_operand_size (bytemode, sizeflag);
52b15da3
JH
12895 append_seg ();
12896
6608db57 12897 off = get64 ();
52b15da3
JH
12898
12899 if (intel_syntax)
12900 {
285ca992 12901 if (!active_seg_prefix)
52b15da3 12902 {
d708bcba 12903 oappend (names_seg[ds_reg - es_reg]);
52b15da3
JH
12904 oappend (":");
12905 }
12906 }
12907 print_operand_value (scratchbuf, 1, off);
252b5132
RH
12908 oappend (scratchbuf);
12909}
12910
12911static void
26ca5450 12912ptr_reg (int code, int sizeflag)
252b5132 12913{
2da11e11 12914 const char *s;
d708bcba 12915
1d9f512f 12916 *obufp++ = open_char;
20f0a1fc 12917 used_prefixes |= (prefixes & PREFIX_ADDR);
cb712a9e 12918 if (address_mode == mode_64bit)
c1a64871
JH
12919 {
12920 if (!(sizeflag & AFLAG))
db6eb5be 12921 s = names32[code - eAX_reg];
c1a64871 12922 else
db6eb5be 12923 s = names64[code - eAX_reg];
c1a64871 12924 }
52b15da3 12925 else if (sizeflag & AFLAG)
252b5132
RH
12926 s = names32[code - eAX_reg];
12927 else
12928 s = names16[code - eAX_reg];
12929 oappend (s);
1d9f512f
AM
12930 *obufp++ = close_char;
12931 *obufp = 0;
252b5132
RH
12932}
12933
12934static void
26ca5450 12935OP_ESreg (int code, int sizeflag)
252b5132 12936{
9306ca4a 12937 if (intel_syntax)
52fd6d94
JB
12938 {
12939 switch (codep[-1])
12940 {
12941 case 0x6d: /* insw/insl */
12942 intel_operand_size (z_mode, sizeflag);
12943 break;
12944 case 0xa5: /* movsw/movsl/movsq */
12945 case 0xa7: /* cmpsw/cmpsl/cmpsq */
12946 case 0xab: /* stosw/stosl */
12947 case 0xaf: /* scasw/scasl */
12948 intel_operand_size (v_mode, sizeflag);
12949 break;
12950 default:
12951 intel_operand_size (b_mode, sizeflag);
12952 }
12953 }
9ce09ba2 12954 oappend_maybe_intel ("%es:");
252b5132
RH
12955 ptr_reg (code, sizeflag);
12956}
12957
12958static void
26ca5450 12959OP_DSreg (int code, int sizeflag)
252b5132 12960{
9306ca4a 12961 if (intel_syntax)
52fd6d94
JB
12962 {
12963 switch (codep[-1])
12964 {
12965 case 0x6f: /* outsw/outsl */
12966 intel_operand_size (z_mode, sizeflag);
12967 break;
12968 case 0xa5: /* movsw/movsl/movsq */
12969 case 0xa7: /* cmpsw/cmpsl/cmpsq */
12970 case 0xad: /* lodsw/lodsl/lodsq */
12971 intel_operand_size (v_mode, sizeflag);
12972 break;
12973 default:
12974 intel_operand_size (b_mode, sizeflag);
12975 }
12976 }
285ca992
L
12977 /* Set active_seg_prefix to PREFIX_DS if it is unset so that the
12978 default segment register DS is printed. */
12979 if (!active_seg_prefix)
12980 active_seg_prefix = PREFIX_DS;
6608db57 12981 append_seg ();
252b5132
RH
12982 ptr_reg (code, sizeflag);
12983}
12984
252b5132 12985static void
26ca5450 12986OP_C (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 12987{
9b60702d 12988 int add;
161a04f6 12989 if (rex & REX_R)
c4a530c5 12990 {
161a04f6 12991 USED_REX (REX_R);
c4a530c5
JB
12992 add = 8;
12993 }
cb712a9e 12994 else if (address_mode != mode_64bit && (prefixes & PREFIX_LOCK))
c4a530c5 12995 {
f16cd0d5 12996 all_prefixes[last_lock_prefix] = 0;
c4a530c5
JB
12997 used_prefixes |= PREFIX_LOCK;
12998 add = 8;
12999 }
9b60702d
L
13000 else
13001 add = 0;
7967e09e 13002 sprintf (scratchbuf, "%%cr%d", modrm.reg + add);
9ce09ba2 13003 oappend_maybe_intel (scratchbuf);
252b5132
RH
13004}
13005
252b5132 13006static void
26ca5450 13007OP_D (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 13008{
9b60702d 13009 int add;
161a04f6
L
13010 USED_REX (REX_R);
13011 if (rex & REX_R)
52b15da3 13012 add = 8;
9b60702d
L
13013 else
13014 add = 0;
d708bcba 13015 if (intel_syntax)
bfbd9438 13016 sprintf (scratchbuf, "dr%d", modrm.reg + add);
d708bcba 13017 else
7967e09e 13018 sprintf (scratchbuf, "%%db%d", modrm.reg + add);
252b5132
RH
13019 oappend (scratchbuf);
13020}
13021
252b5132 13022static void
26ca5450 13023OP_T (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 13024{
7967e09e 13025 sprintf (scratchbuf, "%%tr%d", modrm.reg);
9ce09ba2 13026 oappend_maybe_intel (scratchbuf);
252b5132
RH
13027}
13028
252b5132 13029static void
26ca5450 13030OP_MMX (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 13031{
b9733481
L
13032 int reg = modrm.reg;
13033 const char **names;
13034
041bd2e0
JH
13035 used_prefixes |= (prefixes & PREFIX_DATA);
13036 if (prefixes & PREFIX_DATA)
20f0a1fc 13037 {
b9733481 13038 names = names_xmm;
161a04f6
L
13039 USED_REX (REX_R);
13040 if (rex & REX_R)
b9733481 13041 reg += 8;
20f0a1fc 13042 }
041bd2e0 13043 else
b9733481
L
13044 names = names_mm;
13045 oappend (names[reg]);
252b5132
RH
13046}
13047
c608c12e 13048static void
c0f3af97 13049OP_XMM (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
c608c12e 13050{
b9733481
L
13051 int reg = modrm.reg;
13052 const char **names;
13053
161a04f6
L
13054 USED_REX (REX_R);
13055 if (rex & REX_R)
b9733481 13056 reg += 8;
43234a1e
L
13057 if (vex.evex)
13058 {
13059 if (!vex.r)
13060 reg += 16;
13061 }
13062
539f890d
L
13063 if (need_vex
13064 && bytemode != xmm_mode
43234a1e
L
13065 && bytemode != xmmq_mode
13066 && bytemode != evex_half_bcst_xmmq_mode
13067 && bytemode != ymm_mode
260cd341 13068 && bytemode != tmm_mode
539f890d 13069 && bytemode != scalar_mode)
c0f3af97
L
13070 {
13071 switch (vex.length)
13072 {
13073 case 128:
b9733481 13074 names = names_xmm;
c0f3af97
L
13075 break;
13076 case 256:
5fc35d96
IT
13077 if (vex.w
13078 || (bytemode != vex_vsib_q_w_dq_mode
13079 && bytemode != vex_vsib_q_w_d_mode))
6c30d220
L
13080 names = names_ymm;
13081 else
13082 names = names_xmm;
c0f3af97 13083 break;
43234a1e
L
13084 case 512:
13085 names = names_zmm;
13086 break;
c0f3af97
L
13087 default:
13088 abort ();
13089 }
13090 }
43234a1e
L
13091 else if (bytemode == xmmq_mode
13092 || bytemode == evex_half_bcst_xmmq_mode)
13093 {
13094 switch (vex.length)
13095 {
13096 case 128:
13097 case 256:
13098 names = names_xmm;
13099 break;
13100 case 512:
13101 names = names_ymm;
13102 break;
13103 default:
13104 abort ();
13105 }
13106 }
260cd341
LC
13107 else if (bytemode == tmm_mode)
13108 {
13109 modrm.reg = reg;
13110 if (reg >= 8)
13111 {
13112 oappend ("(bad)");
13113 return;
13114 }
13115 names = names_tmm;
13116 }
43234a1e
L
13117 else if (bytemode == ymm_mode)
13118 names = names_ymm;
c0f3af97 13119 else
b9733481
L
13120 names = names_xmm;
13121 oappend (names[reg]);
c608c12e
AM
13122}
13123
252b5132 13124static void
26ca5450 13125OP_EM (int bytemode, int sizeflag)
252b5132 13126{
b9733481
L
13127 int reg;
13128 const char **names;
13129
7967e09e 13130 if (modrm.mod != 3)
252b5132 13131 {
b6169b20
L
13132 if (intel_syntax
13133 && (bytemode == v_mode || bytemode == v_swap_mode))
9306ca4a
JB
13134 {
13135 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
13136 used_prefixes |= (prefixes & PREFIX_DATA);
6c067bbb 13137 }
252b5132
RH
13138 OP_E (bytemode, sizeflag);
13139 return;
13140 }
13141
b6169b20
L
13142 if ((sizeflag & SUFFIX_ALWAYS) && bytemode == v_swap_mode)
13143 swap_operand ();
13144
6608db57 13145 /* Skip mod/rm byte. */
4bba6815 13146 MODRM_CHECK;
252b5132 13147 codep++;
041bd2e0 13148 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 13149 reg = modrm.rm;
041bd2e0 13150 if (prefixes & PREFIX_DATA)
20f0a1fc 13151 {
b9733481 13152 names = names_xmm;
161a04f6
L
13153 USED_REX (REX_B);
13154 if (rex & REX_B)
b9733481 13155 reg += 8;
20f0a1fc 13156 }
041bd2e0 13157 else
b9733481
L
13158 names = names_mm;
13159 oappend (names[reg]);
252b5132
RH
13160}
13161
246c51aa
L
13162/* cvt* are the only instructions in sse2 which have
13163 both SSE and MMX operands and also have 0x66 prefix
13164 in their opcode. 0x66 was originally used to differentiate
13165 between SSE and MMX instruction(operands). So we have to handle the
4d9567e0
MM
13166 cvt* separately using OP_EMC and OP_MXC */
13167static void
13168OP_EMC (int bytemode, int sizeflag)
13169{
7967e09e 13170 if (modrm.mod != 3)
4d9567e0
MM
13171 {
13172 if (intel_syntax && bytemode == v_mode)
13173 {
13174 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
13175 used_prefixes |= (prefixes & PREFIX_DATA);
6c067bbb 13176 }
4d9567e0
MM
13177 OP_E (bytemode, sizeflag);
13178 return;
13179 }
246c51aa 13180
4d9567e0
MM
13181 /* Skip mod/rm byte. */
13182 MODRM_CHECK;
13183 codep++;
13184 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 13185 oappend (names_mm[modrm.rm]);
4d9567e0
MM
13186}
13187
13188static void
13189OP_MXC (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
13190{
13191 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 13192 oappend (names_mm[modrm.reg]);
4d9567e0
MM
13193}
13194
c608c12e 13195static void
26ca5450 13196OP_EX (int bytemode, int sizeflag)
c608c12e 13197{
b9733481
L
13198 int reg;
13199 const char **names;
d6f574e0
L
13200
13201 /* Skip mod/rm byte. */
13202 MODRM_CHECK;
13203 codep++;
13204
7967e09e 13205 if (modrm.mod != 3)
c608c12e 13206 {
c1e679ec 13207 OP_E_memory (bytemode, sizeflag);
c608c12e
AM
13208 return;
13209 }
d6f574e0 13210
b9733481 13211 reg = modrm.rm;
161a04f6
L
13212 USED_REX (REX_B);
13213 if (rex & REX_B)
b9733481 13214 reg += 8;
43234a1e
L
13215 if (vex.evex)
13216 {
13217 USED_REX (REX_X);
13218 if ((rex & REX_X))
13219 reg += 16;
13220 }
c608c12e 13221
b6169b20 13222 if ((sizeflag & SUFFIX_ALWAYS)
fa99fab2
L
13223 && (bytemode == x_swap_mode
13224 || bytemode == d_swap_mode
41f5efc6 13225 || bytemode == q_swap_mode))
b6169b20
L
13226 swap_operand ();
13227
c0f3af97
L
13228 if (need_vex
13229 && bytemode != xmm_mode
6c30d220
L
13230 && bytemode != xmmdw_mode
13231 && bytemode != xmmqd_mode
13232 && bytemode != xmm_mb_mode
13233 && bytemode != xmm_mw_mode
13234 && bytemode != xmm_md_mode
13235 && bytemode != xmm_mq_mode
539f890d 13236 && bytemode != xmmq_mode
43234a1e
L
13237 && bytemode != evex_half_bcst_xmmq_mode
13238 && bytemode != ymm_mode
260cd341 13239 && bytemode != tmm_mode
1c480963 13240 && bytemode != vex_scalar_w_dq_mode)
c0f3af97
L
13241 {
13242 switch (vex.length)
13243 {
13244 case 128:
b9733481 13245 names = names_xmm;
c0f3af97
L
13246 break;
13247 case 256:
b9733481 13248 names = names_ymm;
c0f3af97 13249 break;
43234a1e
L
13250 case 512:
13251 names = names_zmm;
13252 break;
c0f3af97
L
13253 default:
13254 abort ();
13255 }
13256 }
43234a1e
L
13257 else if (bytemode == xmmq_mode
13258 || bytemode == evex_half_bcst_xmmq_mode)
13259 {
13260 switch (vex.length)
13261 {
13262 case 128:
13263 case 256:
13264 names = names_xmm;
13265 break;
13266 case 512:
13267 names = names_ymm;
13268 break;
13269 default:
13270 abort ();
13271 }
13272 }
260cd341
LC
13273 else if (bytemode == tmm_mode)
13274 {
13275 modrm.rm = reg;
13276 if (reg >= 8)
13277 {
13278 oappend ("(bad)");
13279 return;
13280 }
13281 names = names_tmm;
13282 }
43234a1e
L
13283 else if (bytemode == ymm_mode)
13284 names = names_ymm;
c0f3af97 13285 else
b9733481
L
13286 names = names_xmm;
13287 oappend (names[reg]);
c608c12e
AM
13288}
13289
252b5132 13290static void
26ca5450 13291OP_MS (int bytemode, int sizeflag)
252b5132 13292{
7967e09e 13293 if (modrm.mod == 3)
2da11e11
AM
13294 OP_EM (bytemode, sizeflag);
13295 else
6608db57 13296 BadOp ();
252b5132
RH
13297}
13298
992aaec9 13299static void
26ca5450 13300OP_XS (int bytemode, int sizeflag)
992aaec9 13301{
7967e09e 13302 if (modrm.mod == 3)
992aaec9
AM
13303 OP_EX (bytemode, sizeflag);
13304 else
6608db57 13305 BadOp ();
992aaec9
AM
13306}
13307
cc0ec051
AM
13308static void
13309OP_M (int bytemode, int sizeflag)
13310{
7967e09e 13311 if (modrm.mod == 3)
75413a22
L
13312 /* bad bound,lea,lds,les,lfs,lgs,lss,cmpxchg8b,vmptrst modrm */
13313 BadOp ();
cc0ec051
AM
13314 else
13315 OP_E (bytemode, sizeflag);
13316}
13317
13318static void
13319OP_0f07 (int bytemode, int sizeflag)
13320{
7967e09e 13321 if (modrm.mod != 3 || modrm.rm != 0)
cc0ec051
AM
13322 BadOp ();
13323 else
13324 OP_E (bytemode, sizeflag);
13325}
13326
46e883c5 13327/* NOP is an alias of "xchg %ax,%ax" in 16bit mode, "xchg %eax,%eax" in
246c51aa 13328 32bit mode and "xchg %rax,%rax" in 64bit mode. */
46e883c5 13329
cc0ec051 13330static void
46e883c5 13331NOP_Fixup1 (int bytemode, int sizeflag)
cc0ec051 13332{
8b38ad71
L
13333 if ((prefixes & PREFIX_DATA) != 0
13334 || (rex != 0
13335 && rex != 0x48
13336 && address_mode == mode_64bit))
46e883c5
L
13337 OP_REG (bytemode, sizeflag);
13338 else
13339 strcpy (obuf, "nop");
13340}
13341
13342static void
13343NOP_Fixup2 (int bytemode, int sizeflag)
13344{
8b38ad71
L
13345 if ((prefixes & PREFIX_DATA) != 0
13346 || (rex != 0
13347 && rex != 0x48
13348 && address_mode == mode_64bit))
46e883c5 13349 OP_IMREG (bytemode, sizeflag);
cc0ec051
AM
13350}
13351
84037f8c 13352static const char *const Suffix3DNow[] = {
252b5132
RH
13353/* 00 */ NULL, NULL, NULL, NULL,
13354/* 04 */ NULL, NULL, NULL, NULL,
13355/* 08 */ NULL, NULL, NULL, NULL,
9e525108 13356/* 0C */ "pi2fw", "pi2fd", NULL, NULL,
252b5132
RH
13357/* 10 */ NULL, NULL, NULL, NULL,
13358/* 14 */ NULL, NULL, NULL, NULL,
13359/* 18 */ NULL, NULL, NULL, NULL,
9e525108 13360/* 1C */ "pf2iw", "pf2id", NULL, NULL,
252b5132
RH
13361/* 20 */ NULL, NULL, NULL, NULL,
13362/* 24 */ NULL, NULL, NULL, NULL,
13363/* 28 */ NULL, NULL, NULL, NULL,
13364/* 2C */ NULL, NULL, NULL, NULL,
13365/* 30 */ NULL, NULL, NULL, NULL,
13366/* 34 */ NULL, NULL, NULL, NULL,
13367/* 38 */ NULL, NULL, NULL, NULL,
13368/* 3C */ NULL, NULL, NULL, NULL,
13369/* 40 */ NULL, NULL, NULL, NULL,
13370/* 44 */ NULL, NULL, NULL, NULL,
13371/* 48 */ NULL, NULL, NULL, NULL,
13372/* 4C */ NULL, NULL, NULL, NULL,
13373/* 50 */ NULL, NULL, NULL, NULL,
13374/* 54 */ NULL, NULL, NULL, NULL,
13375/* 58 */ NULL, NULL, NULL, NULL,
13376/* 5C */ NULL, NULL, NULL, NULL,
13377/* 60 */ NULL, NULL, NULL, NULL,
13378/* 64 */ NULL, NULL, NULL, NULL,
13379/* 68 */ NULL, NULL, NULL, NULL,
13380/* 6C */ NULL, NULL, NULL, NULL,
13381/* 70 */ NULL, NULL, NULL, NULL,
13382/* 74 */ NULL, NULL, NULL, NULL,
13383/* 78 */ NULL, NULL, NULL, NULL,
13384/* 7C */ NULL, NULL, NULL, NULL,
13385/* 80 */ NULL, NULL, NULL, NULL,
13386/* 84 */ NULL, NULL, NULL, NULL,
9e525108
AM
13387/* 88 */ NULL, NULL, "pfnacc", NULL,
13388/* 8C */ NULL, NULL, "pfpnacc", NULL,
252b5132
RH
13389/* 90 */ "pfcmpge", NULL, NULL, NULL,
13390/* 94 */ "pfmin", NULL, "pfrcp", "pfrsqrt",
13391/* 98 */ NULL, NULL, "pfsub", NULL,
13392/* 9C */ NULL, NULL, "pfadd", NULL,
13393/* A0 */ "pfcmpgt", NULL, NULL, NULL,
13394/* A4 */ "pfmax", NULL, "pfrcpit1", "pfrsqit1",
13395/* A8 */ NULL, NULL, "pfsubr", NULL,
13396/* AC */ NULL, NULL, "pfacc", NULL,
13397/* B0 */ "pfcmpeq", NULL, NULL, NULL,
9beff690 13398/* B4 */ "pfmul", NULL, "pfrcpit2", "pmulhrw",
9e525108 13399/* B8 */ NULL, NULL, NULL, "pswapd",
252b5132
RH
13400/* BC */ NULL, NULL, NULL, "pavgusb",
13401/* C0 */ NULL, NULL, NULL, NULL,
13402/* C4 */ NULL, NULL, NULL, NULL,
13403/* C8 */ NULL, NULL, NULL, NULL,
13404/* CC */ NULL, NULL, NULL, NULL,
13405/* D0 */ NULL, NULL, NULL, NULL,
13406/* D4 */ NULL, NULL, NULL, NULL,
13407/* D8 */ NULL, NULL, NULL, NULL,
13408/* DC */ NULL, NULL, NULL, NULL,
13409/* E0 */ NULL, NULL, NULL, NULL,
13410/* E4 */ NULL, NULL, NULL, NULL,
13411/* E8 */ NULL, NULL, NULL, NULL,
13412/* EC */ NULL, NULL, NULL, NULL,
13413/* F0 */ NULL, NULL, NULL, NULL,
13414/* F4 */ NULL, NULL, NULL, NULL,
13415/* F8 */ NULL, NULL, NULL, NULL,
13416/* FC */ NULL, NULL, NULL, NULL,
13417};
13418
13419static void
26ca5450 13420OP_3DNowSuffix (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132
RH
13421{
13422 const char *mnemonic;
13423
13424 FETCH_DATA (the_info, codep + 1);
13425 /* AMD 3DNow! instructions are specified by an opcode suffix in the
13426 place where an 8-bit immediate would normally go. ie. the last
13427 byte of the instruction. */
ea397f5b 13428 obufp = mnemonicendp;
c608c12e 13429 mnemonic = Suffix3DNow[*codep++ & 0xff];
252b5132 13430 if (mnemonic)
2da11e11 13431 oappend (mnemonic);
252b5132
RH
13432 else
13433 {
13434 /* Since a variable sized modrm/sib chunk is between the start
13435 of the opcode (0x0f0f) and the opcode suffix, we need to do
13436 all the modrm processing first, and don't know until now that
13437 we have a bad opcode. This necessitates some cleaning up. */
ce518a5f
L
13438 op_out[0][0] = '\0';
13439 op_out[1][0] = '\0';
6608db57 13440 BadOp ();
252b5132 13441 }
ea397f5b 13442 mnemonicendp = obufp;
252b5132 13443}
c608c12e 13444
c4de7606 13445static const struct op simd_cmp_op[] =
ea397f5b
L
13446{
13447 { STRING_COMMA_LEN ("eq") },
13448 { STRING_COMMA_LEN ("lt") },
13449 { STRING_COMMA_LEN ("le") },
13450 { STRING_COMMA_LEN ("unord") },
13451 { STRING_COMMA_LEN ("neq") },
13452 { STRING_COMMA_LEN ("nlt") },
13453 { STRING_COMMA_LEN ("nle") },
13454 { STRING_COMMA_LEN ("ord") }
c608c12e
AM
13455};
13456
c4de7606
JB
13457static const struct op vex_cmp_op[] =
13458{
13459 { STRING_COMMA_LEN ("eq_uq") },
13460 { STRING_COMMA_LEN ("nge") },
13461 { STRING_COMMA_LEN ("ngt") },
13462 { STRING_COMMA_LEN ("false") },
13463 { STRING_COMMA_LEN ("neq_oq") },
13464 { STRING_COMMA_LEN ("ge") },
13465 { STRING_COMMA_LEN ("gt") },
13466 { STRING_COMMA_LEN ("true") },
13467 { STRING_COMMA_LEN ("eq_os") },
13468 { STRING_COMMA_LEN ("lt_oq") },
13469 { STRING_COMMA_LEN ("le_oq") },
13470 { STRING_COMMA_LEN ("unord_s") },
13471 { STRING_COMMA_LEN ("neq_us") },
13472 { STRING_COMMA_LEN ("nlt_uq") },
13473 { STRING_COMMA_LEN ("nle_uq") },
13474 { STRING_COMMA_LEN ("ord_s") },
13475 { STRING_COMMA_LEN ("eq_us") },
13476 { STRING_COMMA_LEN ("nge_uq") },
13477 { STRING_COMMA_LEN ("ngt_uq") },
13478 { STRING_COMMA_LEN ("false_os") },
13479 { STRING_COMMA_LEN ("neq_os") },
13480 { STRING_COMMA_LEN ("ge_oq") },
13481 { STRING_COMMA_LEN ("gt_oq") },
13482 { STRING_COMMA_LEN ("true_us") },
13483};
13484
c608c12e 13485static void
ad19981d 13486CMP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
c608c12e
AM
13487{
13488 unsigned int cmp_type;
13489
13490 FETCH_DATA (the_info, codep + 1);
13491 cmp_type = *codep++ & 0xff;
c0f3af97 13492 if (cmp_type < ARRAY_SIZE (simd_cmp_op))
c608c12e 13493 {
ad19981d 13494 char suffix [3];
ea397f5b 13495 char *p = mnemonicendp - 2;
ad19981d
L
13496 suffix[0] = p[0];
13497 suffix[1] = p[1];
13498 suffix[2] = '\0';
ea397f5b
L
13499 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
13500 mnemonicendp += simd_cmp_op[cmp_type].len;
c608c12e 13501 }
c4de7606
JB
13502 else if (need_vex
13503 && cmp_type < ARRAY_SIZE (simd_cmp_op) + ARRAY_SIZE (vex_cmp_op))
13504 {
13505 char suffix [3];
13506 char *p = mnemonicendp - 2;
13507 suffix[0] = p[0];
13508 suffix[1] = p[1];
13509 suffix[2] = '\0';
13510 cmp_type -= ARRAY_SIZE (simd_cmp_op);
13511 sprintf (p, "%s%s", vex_cmp_op[cmp_type].name, suffix);
13512 mnemonicendp += vex_cmp_op[cmp_type].len;
13513 }
c608c12e
AM
13514 else
13515 {
ad19981d
L
13516 /* We have a reserved extension byte. Output it directly. */
13517 scratchbuf[0] = '$';
13518 print_operand_value (scratchbuf + 1, 1, cmp_type);
9ce09ba2 13519 oappend_maybe_intel (scratchbuf);
ad19981d 13520 scratchbuf[0] = '\0';
c608c12e
AM
13521 }
13522}
13523
9916071f 13524static void
7abb8d81 13525OP_Mwait (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
9916071f 13526{
7abb8d81 13527 /* mwait %eax,%ecx / mwaitx %eax,%ecx,%ebx */
b844680a
L
13528 if (!intel_syntax)
13529 {
081e283f
JB
13530 strcpy (op_out[0], names32[0]);
13531 strcpy (op_out[1], names32[1]);
7abb8d81 13532 if (bytemode == eBX_reg)
081e283f 13533 strcpy (op_out[2], names32[3]);
b844680a
L
13534 two_source_ops = 1;
13535 }
13536 /* Skip mod/rm byte. */
13537 MODRM_CHECK;
13538 codep++;
13539}
13540
13541static void
13542OP_Monitor (int bytemode ATTRIBUTE_UNUSED,
13543 int sizeflag ATTRIBUTE_UNUSED)
ca164297 13544{
081e283f 13545 /* monitor %{e,r,}ax,%ecx,%edx" */
b844680a 13546 if (!intel_syntax)
ca164297 13547 {
cb712a9e
L
13548 const char **names = (address_mode == mode_64bit
13549 ? names64 : names32);
1d9f512f 13550
081e283f 13551 if (prefixes & PREFIX_ADDR)
ca164297 13552 {
b844680a 13553 /* Remove "addr16/addr32". */
f16cd0d5 13554 all_prefixes[last_addr_prefix] = 0;
081e283f
JB
13555 names = (address_mode != mode_32bit
13556 ? names32 : names16);
b844680a 13557 used_prefixes |= PREFIX_ADDR;
ca164297 13558 }
081e283f
JB
13559 else if (address_mode == mode_16bit)
13560 names = names16;
13561 strcpy (op_out[0], names[0]);
13562 strcpy (op_out[1], names32[1]);
13563 strcpy (op_out[2], names32[2]);
b844680a 13564 two_source_ops = 1;
ca164297 13565 }
b844680a
L
13566 /* Skip mod/rm byte. */
13567 MODRM_CHECK;
13568 codep++;
30123838
JB
13569}
13570
6608db57
KH
13571static void
13572BadOp (void)
2da11e11 13573{
6608db57
KH
13574 /* Throw away prefixes and 1st. opcode byte. */
13575 codep = insn_codep + 1;
2da11e11
AM
13576 oappend ("(bad)");
13577}
4cc91dba 13578
35c52694
L
13579static void
13580REP_Fixup (int bytemode, int sizeflag)
13581{
13582 /* The 0xf3 prefix should be displayed as "rep" for ins, outs, movs,
13583 lods and stos. */
35c52694 13584 if (prefixes & PREFIX_REPZ)
f16cd0d5 13585 all_prefixes[last_repz_prefix] = REP_PREFIX;
35c52694
L
13586
13587 switch (bytemode)
13588 {
13589 case al_reg:
13590 case eAX_reg:
13591 case indir_dx_reg:
13592 OP_IMREG (bytemode, sizeflag);
13593 break;
13594 case eDI_reg:
13595 OP_ESreg (bytemode, sizeflag);
13596 break;
13597 case eSI_reg:
13598 OP_DSreg (bytemode, sizeflag);
13599 break;
13600 default:
13601 abort ();
13602 break;
13603 }
13604}
f5804c90 13605
d835a58b
JB
13606static void
13607SEP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
13608{
13609 if ( isa64 != amd64 )
13610 return;
13611
13612 obufp = obuf;
13613 BadOp ();
13614 mnemonicendp = obufp;
13615 ++codep;
13616}
13617
7e8b059b
L
13618/* For BND-prefixed instructions 0xF2 prefix should be displayed as
13619 "bnd". */
13620
13621static void
13622BND_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
13623{
13624 if (prefixes & PREFIX_REPNZ)
13625 all_prefixes[last_repnz_prefix] = BND_PREFIX;
13626}
13627
04ef582a
L
13628/* For NOTRACK-prefixed instructions, 0x3E prefix should be displayed as
13629 "notrack". */
13630
13631static void
13632NOTRACK_Fixup (int bytemode ATTRIBUTE_UNUSED,
13633 int sizeflag ATTRIBUTE_UNUSED)
13634{
0fa0fc85
BP
13635
13636 /* Since active_seg_prefix is not set in 64-bit mode, check whether
13637 we've seen a PREFIX_DS. */
13638 if ((prefixes & PREFIX_DS) != 0
04ef582a
L
13639 && (address_mode != mode_64bit || last_data_prefix < 0))
13640 {
4e9ac44a 13641 /* NOTRACK prefix is only valid on indirect branch instructions.
9fef80d6 13642 NB: DATA prefix is unsupported for Intel64. */
04ef582a
L
13643 active_seg_prefix = 0;
13644 all_prefixes[last_seg_prefix] = NOTRACK_PREFIX;
13645 }
13646}
13647
42164a71
L
13648/* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
13649 "xacquire"/"xrelease" for memory operand if there is a LOCK prefix.
13650 */
13651
13652static void
13653HLE_Fixup1 (int bytemode, int sizeflag)
13654{
13655 if (modrm.mod != 3
13656 && (prefixes & PREFIX_LOCK) != 0)
13657 {
13658 if (prefixes & PREFIX_REPZ)
13659 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
13660 if (prefixes & PREFIX_REPNZ)
13661 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
13662 }
13663
13664 OP_E (bytemode, sizeflag);
13665}
13666
13667/* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
13668 "xacquire"/"xrelease" for memory operand. No check for LOCK prefix.
13669 */
13670
13671static void
13672HLE_Fixup2 (int bytemode, int sizeflag)
13673{
13674 if (modrm.mod != 3)
13675 {
13676 if (prefixes & PREFIX_REPZ)
13677 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
13678 if (prefixes & PREFIX_REPNZ)
13679 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
13680 }
13681
13682 OP_E (bytemode, sizeflag);
13683}
13684
13685/* Similar to OP_E. But the 0xf3 prefixes should be displayed as
13686 "xrelease" for memory operand. No check for LOCK prefix. */
13687
13688static void
13689HLE_Fixup3 (int bytemode, int sizeflag)
13690{
13691 if (modrm.mod != 3
13692 && last_repz_prefix > last_repnz_prefix
13693 && (prefixes & PREFIX_REPZ) != 0)
13694 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
13695
13696 OP_E (bytemode, sizeflag);
13697}
13698
f5804c90
L
13699static void
13700CMPXCHG8B_Fixup (int bytemode, int sizeflag)
13701{
161a04f6
L
13702 USED_REX (REX_W);
13703 if (rex & REX_W)
f5804c90
L
13704 {
13705 /* Change cmpxchg8b to cmpxchg16b. */
ea397f5b
L
13706 char *p = mnemonicendp - 2;
13707 mnemonicendp = stpcpy (p, "16b");
fb9c77c7 13708 bytemode = o_mode;
f5804c90 13709 }
42164a71
L
13710 else if ((prefixes & PREFIX_LOCK) != 0)
13711 {
13712 if (prefixes & PREFIX_REPZ)
13713 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
13714 if (prefixes & PREFIX_REPNZ)
13715 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
13716 }
13717
f5804c90
L
13718 OP_M (bytemode, sizeflag);
13719}
42903f7f
L
13720
13721static void
13722XMM_Fixup (int reg, int sizeflag ATTRIBUTE_UNUSED)
13723{
b9733481
L
13724 const char **names;
13725
c0f3af97
L
13726 if (need_vex)
13727 {
13728 switch (vex.length)
13729 {
13730 case 128:
b9733481 13731 names = names_xmm;
c0f3af97
L
13732 break;
13733 case 256:
b9733481 13734 names = names_ymm;
c0f3af97
L
13735 break;
13736 default:
13737 abort ();
13738 }
13739 }
13740 else
b9733481
L
13741 names = names_xmm;
13742 oappend (names[reg]);
42903f7f 13743}
381d071f
L
13744
13745static void
eacc9c89
L
13746FXSAVE_Fixup (int bytemode, int sizeflag)
13747{
13748 /* Add proper suffix to "fxsave" and "fxrstor". */
13749 USED_REX (REX_W);
13750 if (rex & REX_W)
13751 {
13752 char *p = mnemonicendp;
13753 *p++ = '6';
13754 *p++ = '4';
13755 *p = '\0';
13756 mnemonicendp = p;
13757 }
13758 OP_M (bytemode, sizeflag);
15c7c1d8
JB
13759}
13760
c0f3af97
L
13761/* Display the destination register operand for instructions with
13762 VEX. */
13763
13764static void
13765OP_VEX (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
13766{
539f890d 13767 int reg;
b9733481
L
13768 const char **names;
13769
c0f3af97
L
13770 if (!need_vex)
13771 abort ();
13772
539f890d 13773 reg = vex.register_specifier;
63c6fc6c 13774 vex.register_specifier = 0;
5f847646
JB
13775 if (address_mode != mode_64bit)
13776 reg &= 7;
13777 else if (vex.evex && !vex.v)
13778 reg += 16;
43234a1e 13779
539f890d
L
13780 if (bytemode == vex_scalar_mode)
13781 {
13782 oappend (names_xmm[reg]);
13783 return;
13784 }
13785
260cd341
LC
13786 if (bytemode == tmm_mode)
13787 {
13788 /* All 3 TMM registers must be distinct. */
13789 if (reg >= 8)
13790 oappend ("(bad)");
13791 else
13792 {
13793 /* This must be the 3rd operand. */
13794 if (obufp != op_out[2])
13795 abort ();
13796 oappend (names_tmm[reg]);
13797 if (reg == modrm.reg || reg == modrm.rm)
13798 strcpy (obufp, "/(bad)");
13799 }
13800
13801 if (modrm.reg == modrm.rm || modrm.reg == reg || modrm.rm == reg)
13802 {
13803 if (modrm.reg <= 8
13804 && (modrm.reg == modrm.rm || modrm.reg == reg))
13805 strcat (op_out[0], "/(bad)");
13806 if (modrm.rm <= 8
13807 && (modrm.rm == modrm.reg || modrm.rm == reg))
13808 strcat (op_out[1], "/(bad)");
13809 }
13810
13811 return;
13812 }
13813
c0f3af97
L
13814 switch (vex.length)
13815 {
13816 case 128:
13817 switch (bytemode)
13818 {
13819 case vex_mode:
6c30d220 13820 case vex_vsib_q_w_dq_mode:
5fc35d96 13821 case vex_vsib_q_w_d_mode:
cb21baef
L
13822 names = names_xmm;
13823 break;
13824 case dq_mode:
390a6789 13825 if (rex & REX_W)
cb21baef
L
13826 names = names64;
13827 else
13828 names = names32;
c0f3af97 13829 break;
1ba585e8 13830 case mask_bd_mode:
43234a1e 13831 case mask_mode:
9889cbb1
L
13832 if (reg > 0x7)
13833 {
13834 oappend ("(bad)");
13835 return;
13836 }
43234a1e
L
13837 names = names_mask;
13838 break;
c0f3af97
L
13839 default:
13840 abort ();
13841 return;
13842 }
c0f3af97
L
13843 break;
13844 case 256:
13845 switch (bytemode)
13846 {
13847 case vex_mode:
6c30d220
L
13848 names = names_ymm;
13849 break;
13850 case vex_vsib_q_w_dq_mode:
5fc35d96 13851 case vex_vsib_q_w_d_mode:
6c30d220 13852 names = vex.w ? names_ymm : names_xmm;
c0f3af97 13853 break;
1ba585e8 13854 case mask_bd_mode:
43234a1e 13855 case mask_mode:
9889cbb1
L
13856 if (reg > 0x7)
13857 {
13858 oappend ("(bad)");
13859 return;
13860 }
43234a1e
L
13861 names = names_mask;
13862 break;
c0f3af97 13863 default:
a37a2806
NC
13864 /* See PR binutils/20893 for a reproducer. */
13865 oappend ("(bad)");
c0f3af97
L
13866 return;
13867 }
c0f3af97 13868 break;
43234a1e
L
13869 case 512:
13870 names = names_zmm;
13871 break;
c0f3af97
L
13872 default:
13873 abort ();
13874 break;
13875 }
539f890d 13876 oappend (names[reg]);
c0f3af97
L
13877}
13878
41f5efc6
JB
13879static void
13880OP_VexR (int bytemode, int sizeflag)
13881{
13882 if (modrm.mod == 3)
13883 OP_VEX (bytemode, sizeflag);
13884}
13885
5dd85c99 13886static void
e6123d0c 13887OP_VexW (int bytemode, int sizeflag)
5dd85c99 13888{
e6123d0c 13889 OP_VEX (bytemode, sizeflag);
5dd85c99 13890
5dd85c99 13891 if (vex.w)
5f847646 13892 {
e6123d0c
JB
13893 /* Swap 2nd and 3rd operands. */
13894 strcpy (scratchbuf, op_out[2]);
13895 strcpy (op_out[2], op_out[1]);
13896 strcpy (op_out[1], scratchbuf);
5f847646 13897 }
5dd85c99
SP
13898}
13899
c0f3af97
L
13900static void
13901OP_REG_VexI4 (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
13902{
13903 int reg;
6384fd9e 13904 const char **names = names_xmm;
b9733481 13905
c0f3af97
L
13906 FETCH_DATA (the_info, codep + 1);
13907 reg = *codep++;
13908
6384fd9e 13909 if (bytemode != x_mode && bytemode != scalar_mode)
c0f3af97
L
13910 abort ();
13911
c0f3af97 13912 reg >>= 4;
5f847646
JB
13913 if (address_mode != mode_64bit)
13914 reg &= 7;
dae39acc 13915
6384fd9e
JB
13916 if (bytemode == x_mode && vex.length == 256)
13917 names = names_ymm;
13918
b9733481 13919 oappend (names[reg]);
b13b1bc0
JB
13920
13921 if (vex.w)
13922 {
13923 /* Swap 3rd and 4th operands. */
13924 strcpy (scratchbuf, op_out[3]);
13925 strcpy (op_out[3], op_out[2]);
13926 strcpy (op_out[2], scratchbuf);
13927 }
c0f3af97
L
13928}
13929
922d8de8 13930static void
93abb146
JB
13931OP_VexI4 (int bytemode ATTRIBUTE_UNUSED,
13932 int sizeflag ATTRIBUTE_UNUSED)
922d8de8 13933{
93abb146
JB
13934 scratchbuf[0] = '$';
13935 print_operand_value (scratchbuf + 1, 1, codep[-1] & 0xf);
13936 oappend_maybe_intel (scratchbuf);
922d8de8
DR
13937}
13938
43234a1e
L
13939static void
13940VPCMP_Fixup (int bytemode ATTRIBUTE_UNUSED,
13941 int sizeflag ATTRIBUTE_UNUSED)
13942{
13943 unsigned int cmp_type;
13944
13945 if (!vex.evex)
13946 abort ();
13947
13948 FETCH_DATA (the_info, codep + 1);
13949 cmp_type = *codep++ & 0xff;
13950 /* There are aliases for immediates 0, 1, 2, 4, 5, 6.
13951 If it's the case, print suffix, otherwise - print the immediate. */
13952 if (cmp_type < ARRAY_SIZE (simd_cmp_op)
13953 && cmp_type != 3
13954 && cmp_type != 7)
13955 {
13956 char suffix [3];
13957 char *p = mnemonicendp - 2;
13958
13959 /* vpcmp* can have both one- and two-lettered suffix. */
13960 if (p[0] == 'p')
13961 {
13962 p++;
13963 suffix[0] = p[0];
13964 suffix[1] = '\0';
13965 }
13966 else
13967 {
13968 suffix[0] = p[0];
13969 suffix[1] = p[1];
13970 suffix[2] = '\0';
13971 }
13972
13973 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
13974 mnemonicendp += simd_cmp_op[cmp_type].len;
13975 }
be92cb14
JB
13976 else
13977 {
13978 /* We have a reserved extension byte. Output it directly. */
13979 scratchbuf[0] = '$';
13980 print_operand_value (scratchbuf + 1, 1, cmp_type);
13981 oappend_maybe_intel (scratchbuf);
13982 scratchbuf[0] = '\0';
13983 }
13984}
13985
13986static const struct op xop_cmp_op[] =
13987{
13988 { STRING_COMMA_LEN ("lt") },
13989 { STRING_COMMA_LEN ("le") },
13990 { STRING_COMMA_LEN ("gt") },
13991 { STRING_COMMA_LEN ("ge") },
13992 { STRING_COMMA_LEN ("eq") },
13993 { STRING_COMMA_LEN ("neq") },
13994 { STRING_COMMA_LEN ("false") },
13995 { STRING_COMMA_LEN ("true") }
13996};
13997
13998static void
13999VPCOM_Fixup (int bytemode ATTRIBUTE_UNUSED,
14000 int sizeflag ATTRIBUTE_UNUSED)
14001{
14002 unsigned int cmp_type;
14003
14004 FETCH_DATA (the_info, codep + 1);
14005 cmp_type = *codep++ & 0xff;
14006 if (cmp_type < ARRAY_SIZE (xop_cmp_op))
14007 {
14008 char suffix[3];
14009 char *p = mnemonicendp - 2;
14010
14011 /* vpcom* can have both one- and two-lettered suffix. */
14012 if (p[0] == 'm')
14013 {
14014 p++;
14015 suffix[0] = p[0];
14016 suffix[1] = '\0';
14017 }
14018 else
14019 {
14020 suffix[0] = p[0];
14021 suffix[1] = p[1];
14022 suffix[2] = '\0';
14023 }
14024
14025 sprintf (p, "%s%s", xop_cmp_op[cmp_type].name, suffix);
14026 mnemonicendp += xop_cmp_op[cmp_type].len;
14027 }
43234a1e
L
14028 else
14029 {
14030 /* We have a reserved extension byte. Output it directly. */
14031 scratchbuf[0] = '$';
14032 print_operand_value (scratchbuf + 1, 1, cmp_type);
9ce09ba2 14033 oappend_maybe_intel (scratchbuf);
43234a1e
L
14034 scratchbuf[0] = '\0';
14035 }
14036}
14037
ea397f5b
L
14038static const struct op pclmul_op[] =
14039{
14040 { STRING_COMMA_LEN ("lql") },
14041 { STRING_COMMA_LEN ("hql") },
14042 { STRING_COMMA_LEN ("lqh") },
14043 { STRING_COMMA_LEN ("hqh") }
c0f3af97
L
14044};
14045
14046static void
14047PCLMUL_Fixup (int bytemode ATTRIBUTE_UNUSED,
14048 int sizeflag ATTRIBUTE_UNUSED)
14049{
14050 unsigned int pclmul_type;
14051
14052 FETCH_DATA (the_info, codep + 1);
14053 pclmul_type = *codep++ & 0xff;
14054 switch (pclmul_type)
14055 {
14056 case 0x10:
14057 pclmul_type = 2;
14058 break;
14059 case 0x11:
14060 pclmul_type = 3;
14061 break;
14062 default:
14063 break;
7bb15c6f 14064 }
c0f3af97
L
14065 if (pclmul_type < ARRAY_SIZE (pclmul_op))
14066 {
14067 char suffix [4];
ea397f5b 14068 char *p = mnemonicendp - 3;
c0f3af97
L
14069 suffix[0] = p[0];
14070 suffix[1] = p[1];
14071 suffix[2] = p[2];
14072 suffix[3] = '\0';
ea397f5b
L
14073 sprintf (p, "%s%s", pclmul_op[pclmul_type].name, suffix);
14074 mnemonicendp += pclmul_op[pclmul_type].len;
c0f3af97
L
14075 }
14076 else
14077 {
14078 /* We have a reserved extension byte. Output it directly. */
14079 scratchbuf[0] = '$';
14080 print_operand_value (scratchbuf + 1, 1, pclmul_type);
9ce09ba2 14081 oappend_maybe_intel (scratchbuf);
c0f3af97
L
14082 scratchbuf[0] = '\0';
14083 }
14084}
14085
bc31405e
L
14086static void
14087MOVSXD_Fixup (int bytemode, int sizeflag)
14088{
14089 /* Add proper suffix to "movsxd". */
14090 char *p = mnemonicendp;
14091
14092 switch (bytemode)
14093 {
14094 case movsxd_mode:
14095 if (intel_syntax)
14096 {
14097 *p++ = 'x';
14098 *p++ = 'd';
14099 goto skip;
14100 }
14101
14102 USED_REX (REX_W);
14103 if (rex & REX_W)
14104 {
14105 *p++ = 'l';
14106 *p++ = 'q';
14107 }
14108 else
14109 {
14110 *p++ = 'x';
14111 *p++ = 'd';
14112 }
14113 break;
14114 default:
14115 oappend (INTERNAL_DISASSEMBLER_ERROR);
14116 break;
14117 }
14118
dc1e8a47 14119 skip:
bc31405e
L
14120 mnemonicendp = p;
14121 *p = '\0';
14122 OP_E (bytemode, sizeflag);
14123}
14124
43234a1e
L
14125static void
14126OP_Mask (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
14127{
14128 if (!vex.evex
1ba585e8 14129 || (bytemode != mask_mode && bytemode != mask_bd_mode))
43234a1e
L
14130 abort ();
14131
14132 USED_REX (REX_R);
14133 if ((rex & REX_R) != 0 || !vex.r)
14134 {
14135 BadOp ();
14136 return;
14137 }
14138
14139 oappend (names_mask [modrm.reg]);
14140}
14141
14142static void
14143OP_Rounding (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
14144{
43234a1e
L
14145 if (modrm.mod == 3 && vex.b)
14146 switch (bytemode)
14147 {
70df6fc9
L
14148 case evex_rounding_64_mode:
14149 if (address_mode != mode_64bit)
14150 {
14151 oappend ("(bad)");
14152 break;
14153 }
14154 /* Fall through. */
43234a1e
L
14155 case evex_rounding_mode:
14156 oappend (names_rounding[vex.ll]);
14157 break;
14158 case evex_sae_mode:
14159 oappend ("{sae}");
14160 break;
14161 default:
6df22cf6 14162 abort ();
43234a1e
L
14163 break;
14164 }
14165}