]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/m32r-dis.c
Include <array> to declare std::array<>.
[thirdparty/binutils-gdb.git] / opcodes / m32r-dis.c
CommitLineData
4162bb66 1/* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
252b5132
RH
2/* Disassembler interface for targets using CGEN. -*- C -*-
3 CGEN: Cpu tools GENerator
4
47b0e7ad
NC
5 THIS FILE IS MACHINE GENERATED WITH CGEN.
6 - the resultant file is machine generated, cgen-dis.in isn't
252b5132 7
2571583a 8 Copyright (C) 1996-2017 Free Software Foundation, Inc.
252b5132 9
9b201bb5 10 This file is part of libopcodes.
252b5132 11
9b201bb5 12 This library is free software; you can redistribute it and/or modify
47b0e7ad 13 it under the terms of the GNU General Public License as published by
9b201bb5 14 the Free Software Foundation; either version 3, or (at your option)
47b0e7ad 15 any later version.
252b5132 16
9b201bb5
NC
17 It is distributed in the hope that it will be useful, but WITHOUT
18 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 License for more details.
252b5132 21
47b0e7ad
NC
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the Free Software Foundation, Inc.,
24 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
252b5132
RH
25
26/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27 Keep that in mind. */
28
29#include "sysdep.h"
30#include <stdio.h>
31#include "ansidecl.h"
88c1242d 32#include "disassemble.h"
252b5132
RH
33#include "bfd.h"
34#include "symcat.h"
98f70fc4 35#include "libiberty.h"
252b5132
RH
36#include "m32r-desc.h"
37#include "m32r-opc.h"
38#include "opintl.h"
39
40/* Default text to print if an instruction isn't recognized. */
41#define UNKNOWN_INSN_MSG _("*unknown*")
42
43static void print_normal
ffead7ae 44 (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
252b5132 45static void print_address
bf143b25 46 (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
252b5132 47static void print_keyword
bf143b25 48 (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
252b5132 49static void print_insn_normal
ffead7ae 50 (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
fc05c67f 51static int print_insn
33b71eeb 52 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned);
0e2ee3ca 53static int default_print_insn
bf143b25 54 (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
fc05c67f 55static int read_insn
33b71eeb 56 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
ffead7ae 57 unsigned long *);
252b5132 58\f
47b0e7ad 59/* -- disassembler routines inserted here. */
252b5132
RH
60
61/* -- dis.c */
252b5132 62
9468ae89
DE
63/* Print signed operands with '#' prefixes. */
64
65static void
66print_signed_with_hash_prefix (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
67 void * dis_info,
68 long value,
69 unsigned int attrs ATTRIBUTE_UNUSED,
70 bfd_vma pc ATTRIBUTE_UNUSED,
71 int length ATTRIBUTE_UNUSED)
72{
73 disassemble_info *info = (disassemble_info *) dis_info;
74
75 (*info->fprintf_func) (info->stream, "#");
76 (*info->fprintf_func) (info->stream, "%ld", value);
77}
78
79/* Print unsigned operands with '#' prefixes. */
80
81static void
82print_unsigned_with_hash_prefix (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
83 void * dis_info,
84 long value,
85 unsigned int attrs ATTRIBUTE_UNUSED,
86 bfd_vma pc ATTRIBUTE_UNUSED,
87 int length ATTRIBUTE_UNUSED)
88{
89 disassemble_info *info = (disassemble_info *) dis_info;
90
91 (*info->fprintf_func) (info->stream, "#");
92 (*info->fprintf_func) (info->stream, "0x%lx", value);
93}
252b5132
RH
94
95/* Handle '#' prefixes as operands. */
96
97static void
47b0e7ad
NC
98print_hash (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
99 void * dis_info,
100 long value ATTRIBUTE_UNUSED,
101 unsigned int attrs ATTRIBUTE_UNUSED,
102 bfd_vma pc ATTRIBUTE_UNUSED,
103 int length ATTRIBUTE_UNUSED)
252b5132
RH
104{
105 disassemble_info *info = (disassemble_info *) dis_info;
47b0e7ad 106
252b5132
RH
107 (*info->fprintf_func) (info->stream, "#");
108}
109
0e2ee3ca 110#undef CGEN_PRINT_INSN
252b5132
RH
111#define CGEN_PRINT_INSN my_print_insn
112
113static int
47b0e7ad
NC
114my_print_insn (CGEN_CPU_DESC cd,
115 bfd_vma pc,
116 disassemble_info *info)
252b5132 117{
33b71eeb
NC
118 bfd_byte buffer[CGEN_MAX_INSN_SIZE];
119 bfd_byte *buf = buffer;
252b5132
RH
120 int status;
121 int buflen = (pc & 3) == 0 ? 4 : 2;
88845958 122 int big_p = CGEN_CPU_INSN_ENDIAN (cd) == CGEN_ENDIAN_BIG;
33b71eeb 123 bfd_byte *x;
252b5132
RH
124
125 /* Read the base part of the insn. */
126
44d86481 127 status = (*info->read_memory_func) (pc - ((!big_p && (pc & 3) != 0) ? 2 : 0),
1620f33d 128 buf, buflen, info);
252b5132
RH
129 if (status != 0)
130 {
131 (*info->memory_error_func) (status, pc, info);
132 return -1;
133 }
134
135 /* 32 bit insn? */
88845958
NC
136 x = (big_p ? &buf[0] : &buf[3]);
137 if ((pc & 3) == 0 && (*x & 0x80) != 0)
252b5132
RH
138 return print_insn (cd, pc, info, buf, buflen);
139
140 /* Print the first insn. */
141 if ((pc & 3) == 0)
142 {
44d86481 143 buf += (big_p ? 0 : 2);
252b5132
RH
144 if (print_insn (cd, pc, info, buf, 2) == 0)
145 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
44d86481 146 buf += (big_p ? 2 : -2);
252b5132
RH
147 }
148
88845958
NC
149 x = (big_p ? &buf[0] : &buf[1]);
150 if (*x & 0x80)
252b5132
RH
151 {
152 /* Parallel. */
153 (*info->fprintf_func) (info->stream, " || ");
88845958 154 *x &= 0x7f;
252b5132
RH
155 }
156 else
157 (*info->fprintf_func) (info->stream, " -> ");
158
159 /* The "& 3" is to pass a consistent address.
160 Parallel insns arguably both begin on the word boundary.
161 Also, branch insns are calculated relative to the word boundary. */
162 if (print_insn (cd, pc & ~ (bfd_vma) 3, info, buf, 2) == 0)
163 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
164
165 return (pc & 3) ? 2 : 4;
166}
167
168/* -- */
169
0e2ee3ca 170void m32r_cgen_print_operand
47b0e7ad 171 (CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *, void const *, bfd_vma, int);
0e2ee3ca 172
252b5132
RH
173/* Main entry point for printing operands.
174 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
175 of dis-asm.h on cgen.h.
176
177 This function is basically just a big switch statement. Earlier versions
178 used tables to look up the function to use, but
179 - if the table contains both assembler and disassembler functions then
180 the disassembler contains much of the assembler and vice-versa,
181 - there's a lot of inlining possibilities as things grow,
182 - using a switch statement avoids the function call overhead.
183
184 This function could be moved into `print_insn_normal', but keeping it
185 separate makes clear the interface between `print_insn_normal' and each of
9a2e995d 186 the handlers. */
252b5132
RH
187
188void
47b0e7ad
NC
189m32r_cgen_print_operand (CGEN_CPU_DESC cd,
190 int opindex,
191 void * xinfo,
192 CGEN_FIELDS *fields,
193 void const *attrs ATTRIBUTE_UNUSED,
194 bfd_vma pc,
195 int length)
252b5132 196{
47b0e7ad 197 disassemble_info *info = (disassemble_info *) xinfo;
252b5132
RH
198
199 switch (opindex)
200 {
1fa60b5d
DE
201 case M32R_OPERAND_ACC :
202 print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_acc, 0);
203 break;
204 case M32R_OPERAND_ACCD :
205 print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_accd, 0);
206 break;
207 case M32R_OPERAND_ACCS :
208 print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_accs, 0);
209 break;
252b5132
RH
210 case M32R_OPERAND_DCR :
211 print_keyword (cd, info, & m32r_cgen_opval_cr_names, fields->f_r1, 0);
212 break;
213 case M32R_OPERAND_DISP16 :
214 print_address (cd, info, fields->f_disp16, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
215 break;
216 case M32R_OPERAND_DISP24 :
217 print_address (cd, info, fields->f_disp24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
218 break;
219 case M32R_OPERAND_DISP8 :
220 print_address (cd, info, fields->f_disp8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
221 break;
222 case M32R_OPERAND_DR :
223 print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r1, 0);
224 break;
225 case M32R_OPERAND_HASH :
eb1b03df 226 print_hash (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
252b5132
RH
227 break;
228 case M32R_OPERAND_HI16 :
229 print_normal (cd, info, fields->f_hi16, 0|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
230 break;
1fa60b5d 231 case M32R_OPERAND_IMM1 :
9468ae89 232 print_unsigned_with_hash_prefix (cd, info, fields->f_imm1, 0, pc, length);
1fa60b5d 233 break;
252b5132
RH
234 case M32R_OPERAND_SCR :
235 print_keyword (cd, info, & m32r_cgen_opval_cr_names, fields->f_r2, 0);
236 break;
237 case M32R_OPERAND_SIMM16 :
9468ae89 238 print_signed_with_hash_prefix (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
252b5132
RH
239 break;
240 case M32R_OPERAND_SIMM8 :
9468ae89 241 print_signed_with_hash_prefix (cd, info, fields->f_simm8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
252b5132
RH
242 break;
243 case M32R_OPERAND_SLO16 :
244 print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
245 break;
246 case M32R_OPERAND_SR :
247 print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r2, 0);
248 break;
249 case M32R_OPERAND_SRC1 :
250 print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r1, 0);
251 break;
252 case M32R_OPERAND_SRC2 :
253 print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r2, 0);
254 break;
255 case M32R_OPERAND_UIMM16 :
9468ae89 256 print_unsigned_with_hash_prefix (cd, info, fields->f_uimm16, 0, pc, length);
252b5132
RH
257 break;
258 case M32R_OPERAND_UIMM24 :
9468ae89 259 print_address (cd, info, fields->f_uimm24, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
252b5132 260 break;
88845958 261 case M32R_OPERAND_UIMM3 :
9468ae89 262 print_unsigned_with_hash_prefix (cd, info, fields->f_uimm3, 0, pc, length);
88845958 263 break;
252b5132 264 case M32R_OPERAND_UIMM4 :
9468ae89 265 print_unsigned_with_hash_prefix (cd, info, fields->f_uimm4, 0, pc, length);
252b5132
RH
266 break;
267 case M32R_OPERAND_UIMM5 :
9468ae89 268 print_unsigned_with_hash_prefix (cd, info, fields->f_uimm5, 0, pc, length);
252b5132 269 break;
88845958 270 case M32R_OPERAND_UIMM8 :
9468ae89 271 print_unsigned_with_hash_prefix (cd, info, fields->f_uimm8, 0, pc, length);
88845958 272 break;
252b5132
RH
273 case M32R_OPERAND_ULO16 :
274 print_normal (cd, info, fields->f_uimm16, 0, pc, length);
275 break;
276
277 default :
278 /* xgettext:c-format */
279 fprintf (stderr, _("Unrecognized field %d while printing insn.\n"),
280 opindex);
281 abort ();
282 }
283}
284
43e65147 285cgen_print_fn * const m32r_cgen_print_handlers[] =
252b5132
RH
286{
287 print_insn_normal,
288};
289
290
291void
47b0e7ad 292m32r_cgen_init_dis (CGEN_CPU_DESC cd)
252b5132
RH
293{
294 m32r_cgen_init_opcode_table (cd);
295 m32r_cgen_init_ibld_table (cd);
296 cd->print_handlers = & m32r_cgen_print_handlers[0];
297 cd->print_operand = m32r_cgen_print_operand;
298}
299
300\f
301/* Default print handler. */
302
303static void
ffead7ae
MM
304print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
305 void *dis_info,
306 long value,
307 unsigned int attrs,
308 bfd_vma pc ATTRIBUTE_UNUSED,
309 int length ATTRIBUTE_UNUSED)
252b5132
RH
310{
311 disassemble_info *info = (disassemble_info *) dis_info;
312
252b5132
RH
313 /* Print the operand as directed by the attributes. */
314 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
315 ; /* nothing to do */
316 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
317 (*info->fprintf_func) (info->stream, "%ld", value);
318 else
319 (*info->fprintf_func) (info->stream, "0x%lx", value);
320}
321
322/* Default address handler. */
323
324static void
ffead7ae
MM
325print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
326 void *dis_info,
327 bfd_vma value,
328 unsigned int attrs,
329 bfd_vma pc ATTRIBUTE_UNUSED,
330 int length ATTRIBUTE_UNUSED)
252b5132
RH
331{
332 disassemble_info *info = (disassemble_info *) dis_info;
333
252b5132
RH
334 /* Print the operand as directed by the attributes. */
335 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
47b0e7ad 336 ; /* Nothing to do. */
252b5132
RH
337 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
338 (*info->print_address_func) (value, info);
339 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
340 (*info->print_address_func) (value, info);
341 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
342 (*info->fprintf_func) (info->stream, "%ld", (long) value);
343 else
344 (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
345}
346
347/* Keyword print handler. */
348
349static void
ffead7ae
MM
350print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
351 void *dis_info,
352 CGEN_KEYWORD *keyword_table,
353 long value,
354 unsigned int attrs ATTRIBUTE_UNUSED)
252b5132
RH
355{
356 disassemble_info *info = (disassemble_info *) dis_info;
357 const CGEN_KEYWORD_ENTRY *ke;
358
359 ke = cgen_keyword_lookup_value (keyword_table, value);
360 if (ke != NULL)
361 (*info->fprintf_func) (info->stream, "%s", ke->name);
362 else
363 (*info->fprintf_func) (info->stream, "???");
364}
365\f
366/* Default insn printer.
367
ffead7ae 368 DIS_INFO is defined as `void *' so the disassembler needn't know anything
252b5132
RH
369 about disassemble_info. */
370
371static void
ffead7ae
MM
372print_insn_normal (CGEN_CPU_DESC cd,
373 void *dis_info,
374 const CGEN_INSN *insn,
375 CGEN_FIELDS *fields,
376 bfd_vma pc,
377 int length)
252b5132
RH
378{
379 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
380 disassemble_info *info = (disassemble_info *) dis_info;
b3466c39 381 const CGEN_SYNTAX_CHAR_TYPE *syn;
252b5132
RH
382
383 CGEN_INIT_PRINT (cd);
384
385 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
386 {
387 if (CGEN_SYNTAX_MNEMONIC_P (*syn))
388 {
389 (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
390 continue;
391 }
392 if (CGEN_SYNTAX_CHAR_P (*syn))
393 {
394 (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
395 continue;
396 }
397
398 /* We have an operand. */
399 m32r_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
400 fields, CGEN_INSN_ATTRS (insn), pc, length);
401 }
402}
403\f
6bb95a0f
DB
404/* Subroutine of print_insn. Reads an insn into the given buffers and updates
405 the extract info.
406 Returns 0 if all is well, non-zero otherwise. */
0e2ee3ca 407
252b5132 408static int
ffead7ae
MM
409read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
410 bfd_vma pc,
411 disassemble_info *info,
33b71eeb 412 bfd_byte *buf,
ffead7ae
MM
413 int buflen,
414 CGEN_EXTRACT_INFO *ex_info,
415 unsigned long *insn_value)
252b5132 416{
6bb95a0f 417 int status = (*info->read_memory_func) (pc, buf, buflen, info);
47b0e7ad 418
6bb95a0f
DB
419 if (status != 0)
420 {
421 (*info->memory_error_func) (status, pc, info);
422 return -1;
423 }
252b5132 424
6bb95a0f
DB
425 ex_info->dis_info = info;
426 ex_info->valid = (1 << buflen) - 1;
427 ex_info->insn_bytes = buf;
252b5132 428
b3466c39 429 *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
6bb95a0f
DB
430 return 0;
431}
432
433/* Utility to print an insn.
434 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
435 The result is the size of the insn in bytes or zero for an unknown insn
436 or -1 if an error occurs fetching data (memory_error_func will have
437 been called). */
438
439static int
ffead7ae
MM
440print_insn (CGEN_CPU_DESC cd,
441 bfd_vma pc,
442 disassemble_info *info,
33b71eeb 443 bfd_byte *buf,
ffead7ae 444 unsigned int buflen)
6bb95a0f 445{
fc7bc883 446 CGEN_INSN_INT insn_value;
6bb95a0f
DB
447 const CGEN_INSN_LIST *insn_list;
448 CGEN_EXTRACT_INFO ex_info;
2e1ef6b4 449 int basesize;
b3466c39 450
52646233 451 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
2e1ef6b4
DB
452 basesize = cd->base_insn_bitsize < buflen * 8 ?
453 cd->base_insn_bitsize : buflen * 8;
454 insn_value = cgen_get_insn_value (cd, buf, basesize);
455
52646233
FCE
456
457 /* Fill in ex_info fields like read_insn would. Don't actually call
458 read_insn, since the incoming buffer is already read (and possibly
459 modified a la m32r). */
460 ex_info.valid = (1 << buflen) - 1;
461 ex_info.dis_info = info;
462 ex_info.insn_bytes = buf;
6bb95a0f 463
252b5132
RH
464 /* The instructions are stored in hash lists.
465 Pick the first one and keep trying until we find the right one. */
466
33b71eeb 467 insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
252b5132
RH
468 while (insn_list != NULL)
469 {
470 const CGEN_INSN *insn = insn_list->insn;
471 CGEN_FIELDS fields;
472 int length;
52646233 473 unsigned long insn_value_cropped;
252b5132 474
43e65147 475#ifdef CGEN_VALIDATE_INSN_SUPPORTED
0e2ee3ca 476 /* Not needed as insn shouldn't be in hash lists if not supported. */
252b5132
RH
477 /* Supported by this cpu? */
478 if (! m32r_cgen_insn_supported (cd, insn))
cfcdbe97
AH
479 {
480 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
481 continue;
482 }
252b5132
RH
483#endif
484
485 /* Basic bit mask must be correct. */
486 /* ??? May wish to allow target to defer this check until the extract
487 handler. */
52646233
FCE
488
489 /* Base size may exceed this instruction's size. Extract the
490 relevant part from the buffer. */
0e2ee3ca
NC
491 if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
492 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
43e65147 493 insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
52646233
FCE
494 info->endian == BFD_ENDIAN_BIG);
495 else
496 insn_value_cropped = insn_value;
497
498 if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
252b5132
RH
499 == CGEN_INSN_BASE_VALUE (insn))
500 {
501 /* Printing is handled in two passes. The first pass parses the
502 machine insn and extracts the fields. The second pass prints
503 them. */
504
54faae25
NC
505 /* Make sure the entire insn is loaded into insn_value, if it
506 can fit. */
0e2ee3ca
NC
507 if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
508 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
6bb95a0f
DB
509 {
510 unsigned long full_insn_value;
511 int rc = read_insn (cd, pc, info, buf,
512 CGEN_INSN_BITSIZE (insn) / 8,
513 & ex_info, & full_insn_value);
514 if (rc != 0)
515 return rc;
516 length = CGEN_EXTRACT_FN (cd, insn)
517 (cd, insn, &ex_info, full_insn_value, &fields, pc);
518 }
519 else
54faae25 520 length = CGEN_EXTRACT_FN (cd, insn)
fc7bc883 521 (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
b3466c39 522
47b0e7ad 523 /* Length < 0 -> error. */
252b5132
RH
524 if (length < 0)
525 return length;
526 if (length > 0)
527 {
528 CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
47b0e7ad 529 /* Length is in bits, result is in bytes. */
252b5132
RH
530 return length / 8;
531 }
532 }
533
534 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
535 }
536
537 return 0;
538}
539
540/* Default value for CGEN_PRINT_INSN.
541 The result is the size of the insn in bytes or zero for an unknown insn
542 or -1 if an error occured fetching bytes. */
543
544#ifndef CGEN_PRINT_INSN
545#define CGEN_PRINT_INSN default_print_insn
0e2ee3ca 546#endif
252b5132
RH
547
548static int
ffead7ae 549default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
252b5132 550{
33b71eeb 551 bfd_byte buf[CGEN_MAX_INSN_SIZE];
fc7bc883 552 int buflen;
252b5132
RH
553 int status;
554
fc7bc883
RH
555 /* Attempt to read the base part of the insn. */
556 buflen = cd->base_insn_bitsize / 8;
557 status = (*info->read_memory_func) (pc, buf, buflen, info);
558
559 /* Try again with the minimum part, if min < base. */
560 if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
561 {
562 buflen = cd->min_insn_bitsize / 8;
563 status = (*info->read_memory_func) (pc, buf, buflen, info);
564 }
252b5132 565
252b5132
RH
566 if (status != 0)
567 {
568 (*info->memory_error_func) (status, pc, info);
569 return -1;
570 }
571
fc7bc883 572 return print_insn (cd, pc, info, buf, buflen);
252b5132
RH
573}
574
575/* Main entry point.
576 Print one instruction from PC on INFO->STREAM.
577 Return the size of the instruction (in bytes). */
578
47b0e7ad
NC
579typedef struct cpu_desc_list
580{
a978a3e5 581 struct cpu_desc_list *next;
fb53f5a8 582 CGEN_BITSET *isa;
a978a3e5
NC
583 int mach;
584 int endian;
585 CGEN_CPU_DESC cd;
586} cpu_desc_list;
587
252b5132 588int
ffead7ae 589print_insn_m32r (bfd_vma pc, disassemble_info *info)
252b5132 590{
a978a3e5
NC
591 static cpu_desc_list *cd_list = 0;
592 cpu_desc_list *cl = 0;
252b5132 593 static CGEN_CPU_DESC cd = 0;
fb53f5a8 594 static CGEN_BITSET *prev_isa;
6bb95a0f
DB
595 static int prev_mach;
596 static int prev_endian;
252b5132 597 int length;
fb53f5a8
DB
598 CGEN_BITSET *isa;
599 int mach;
252b5132
RH
600 int endian = (info->endian == BFD_ENDIAN_BIG
601 ? CGEN_ENDIAN_BIG
602 : CGEN_ENDIAN_LITTLE);
603 enum bfd_architecture arch;
604
605 /* ??? gdb will set mach but leave the architecture as "unknown" */
606#ifndef CGEN_BFD_ARCH
607#define CGEN_BFD_ARCH bfd_arch_m32r
608#endif
609 arch = info->arch;
610 if (arch == bfd_arch_unknown)
611 arch = CGEN_BFD_ARCH;
43e65147 612
27fca2d8 613 /* There's no standard way to compute the machine or isa number
252b5132 614 so we leave it to the target. */
27fca2d8
PM
615#ifdef CGEN_COMPUTE_MACH
616 mach = CGEN_COMPUTE_MACH (info);
617#else
618 mach = info->mach;
619#endif
620
252b5132 621#ifdef CGEN_COMPUTE_ISA
fb53f5a8
DB
622 {
623 static CGEN_BITSET *permanent_isa;
624
625 if (!permanent_isa)
626 permanent_isa = cgen_bitset_create (MAX_ISAS);
627 isa = permanent_isa;
628 cgen_bitset_clear (isa);
629 cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
630 }
252b5132 631#else
a978a3e5 632 isa = info->insn_sets;
252b5132
RH
633#endif
634
a978a3e5 635 /* If we've switched cpu's, try to find a handle we've used before */
252b5132 636 if (cd
fb53f5a8 637 && (cgen_bitset_compare (isa, prev_isa) != 0
252b5132
RH
638 || mach != prev_mach
639 || endian != prev_endian))
640 {
252b5132 641 cd = 0;
a978a3e5
NC
642 for (cl = cd_list; cl; cl = cl->next)
643 {
fb53f5a8 644 if (cgen_bitset_compare (cl->isa, isa) == 0 &&
a978a3e5
NC
645 cl->mach == mach &&
646 cl->endian == endian)
647 {
648 cd = cl->cd;
fb53f5a8 649 prev_isa = cd->isas;
a978a3e5
NC
650 break;
651 }
652 }
43e65147 653 }
252b5132
RH
654
655 /* If we haven't initialized yet, initialize the opcode table. */
656 if (! cd)
657 {
658 const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
659 const char *mach_name;
660
661 if (!arch_type)
662 abort ();
663 mach_name = arch_type->printable_name;
664
fb53f5a8 665 prev_isa = cgen_bitset_copy (isa);
252b5132
RH
666 prev_mach = mach;
667 prev_endian = endian;
668 cd = m32r_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
669 CGEN_CPU_OPEN_BFDMACH, mach_name,
670 CGEN_CPU_OPEN_ENDIAN, prev_endian,
671 CGEN_CPU_OPEN_END);
672 if (!cd)
673 abort ();
a978a3e5 674
47b0e7ad 675 /* Save this away for future reference. */
a978a3e5
NC
676 cl = xmalloc (sizeof (struct cpu_desc_list));
677 cl->cd = cd;
fb53f5a8 678 cl->isa = prev_isa;
a978a3e5
NC
679 cl->mach = mach;
680 cl->endian = endian;
681 cl->next = cd_list;
682 cd_list = cl;
683
252b5132
RH
684 m32r_cgen_init_dis (cd);
685 }
686
687 /* We try to have as much common code as possible.
688 But at this point some targets need to take over. */
689 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
690 but if not possible try to move this hook elsewhere rather than
691 have two hooks. */
692 length = CGEN_PRINT_INSN (cd, pc, info);
693 if (length > 0)
694 return length;
695 if (length < 0)
696 return -1;
697
698 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
699 return cd->default_insn_bitsize / 8;
700}