]>
Commit | Line | Data |
---|---|---|
f6bcefef HPN |
1 | # Makefile template for Configure for the CRIS simulator, based on a mix |
2 | # of the ones for m32r and i960. | |
3 | # | |
3666a048 | 4 | # Copyright (C) 2004-2021 Free Software Foundation, Inc. |
f6bcefef HPN |
5 | # Contributed by Axis Communications. |
6 | # | |
7 | # This program is free software; you can redistribute it and/or modify | |
8 | # it under the terms of the GNU General Public License as published by | |
4744ac1b | 9 | # the Free Software Foundation; either version 3 of the License, or |
f6bcefef HPN |
10 | # (at your option) any later version. |
11 | # | |
12 | # This program is distributed in the hope that it will be useful, | |
13 | # but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | # GNU General Public License for more details. | |
16 | # | |
4744ac1b JB |
17 | # You should have received a copy of the GNU General Public License |
18 | # along with this program. If not, see <http://www.gnu.org/licenses/>. | |
f6bcefef HPN |
19 | |
20 | ## COMMON_PRE_CONFIG_FRAG | |
21 | ||
530d5813 HPN |
22 | CRISV10F_OBJS = crisv10f.o cpuv10.o decodev10.o modelv10.o mloopv10f.o |
23 | CRISV32F_OBJS = crisv32f.o cpuv32.o decodev32.o modelv32.o mloopv32f.o | |
f6bcefef | 24 | |
f6bcefef HPN |
25 | SIM_OBJS = \ |
26 | $(SIM_NEW_COMMON_OBJS) \ | |
f6bcefef | 27 | cgen-utils.o cgen-trace.o cgen-scache.o \ |
797eee42 | 28 | cgen-run.o \ |
f6bcefef HPN |
29 | sim-if.o arch.o \ |
30 | $(CRISV10F_OBJS) \ | |
31 | $(CRISV32F_OBJS) \ | |
54711280 | 32 | traps.o |
f6bcefef HPN |
33 | |
34 | # Extra headers included by sim-main.h. | |
35 | # FIXME: $(srccom)/cgen-ops.h should be in CGEN_INCLUDE_DEPS. | |
36 | SIM_EXTRA_DEPS = \ | |
37 | $(CGEN_INCLUDE_DEPS) $(srccom)/cgen-ops.h \ | |
54711280 | 38 | arch.h cpuall.h cris-sim.h engv10.h engv32.h |
f6bcefef | 39 | |
f6bcefef HPN |
40 | SIM_EXTRA_CLEAN = cris-clean |
41 | ||
f6bcefef HPN |
42 | ## COMMON_POST_CONFIG_FRAG |
43 | ||
f6bcefef HPN |
44 | arch = cris |
45 | ||
aad3b3cb HPN |
46 | # rvdummy is just used for testing. It does nothing if |
47 | # --enable-sim-hardware isn't active. | |
48 | ||
49 | all: rvdummy$(EXEEXT) | |
50 | ||
51 | check: rvdummy$(EXEEXT) | |
52 | ||
53 | rvdummy$(EXEEXT): rvdummy.o $(EXTRA_LIBDEPS) | |
54 | $(CC) $(ALL_CFLAGS) -o rvdummy$(EXEEXT) rvdummy.o $(EXTRA_LIBS) | |
55 | ||
1b393626 | 56 | rvdummy.o: rvdummy.c config.h $(remote_sim_h) $(callback_h) |
aad3b3cb | 57 | |
f6bcefef HPN |
58 | # CRISV10 objs |
59 | ||
60 | CRISV10F_INCLUDE_DEPS = \ | |
61 | $(CGEN_MAIN_CPU_DEPS) \ | |
62 | cpuv10.h decodev10.h engv10.h | |
63 | ||
f6bcefef HPN |
64 | # FIXME: What is mono and what does "Use of `mono' is wip" mean (other |
65 | # than the apparent; some "mono" feature is work in progress)? | |
66 | mloopv10f.c engv10.h: stamp-v10fmloop | |
67 | stamp-v10fmloop: $(srcdir)/../common/genmloop.sh mloop.in Makefile | |
086c6838 | 68 | $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \ |
f6bcefef HPN |
69 | -mono -no-fast -pbb -switch semcrisv10f-switch.c \ |
70 | -cpu crisv10f -infile $(srcdir)/mloop.in | |
71 | $(SHELL) $(srcroot)/move-if-change eng.hin engv10.h | |
72 | $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv10f.c | |
73 | touch stamp-v10fmloop | |
f6bcefef HPN |
74 | |
75 | # CRISV32 objs | |
76 | ||
77 | CRISV32F_INCLUDE_DEPS = \ | |
78 | $(CGEN_MAIN_CPU_DEPS) \ | |
79 | cpuv32.h decodev32.h engv32.h | |
80 | ||
f6bcefef HPN |
81 | # FIXME: What is mono and what does "Use of `mono' is wip" mean (other |
82 | # than the apparent; some "mono" feature is work in progress)? | |
83 | mloopv32f.c engv32.h: stamp-v32fmloop | |
c3182514 HPN |
84 | # We depend on stamp-v10fmloop to get serialization to avoid |
85 | # racing with it for the same temporary file-names when "make -j". | |
86 | stamp-v32fmloop: stamp-v10fmloop $(srcdir)/../common/genmloop.sh mloop.in Makefile | |
086c6838 | 87 | $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \ |
f6bcefef HPN |
88 | -mono -no-fast -pbb -switch semcrisv32f-switch.c \ |
89 | -cpu crisv32f -infile $(srcdir)/mloop.in | |
90 | $(SHELL) $(srcroot)/move-if-change eng.hin engv32.h | |
91 | $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv32f.c | |
92 | touch stamp-v32fmloop | |
f6bcefef HPN |
93 | |
94 | cris-clean: | |
95 | for v in 10 32; do \ | |
96 | rm -f mloopv$${v}f.c engv$${v}.h stamp-v$${v}fmloop; \ | |
97 | rm -f stamp-v$${v}fcpu; \ | |
98 | done | |
54711280 | 99 | -rm -f stamp-arch |
f6bcefef HPN |
100 | -rm -f tmp-* |
101 | ||
102 | # cgen support, enable with --enable-cgen-maint | |
103 | CGEN_MAINT = ; @true | |
104 | # The following line is commented in or out depending upon --enable-cgen-maint. | |
105 | @CGEN_MAINT@CGEN_MAINT = | |
106 | ||
107 | # Useful when making CGEN-generated files manually, without --enable-cgen-maint. | |
54711280 | 108 | stamps: stamp-v10fmloop stamp-v32fmloop stamp-arch stamp-v10fcpu stamp-v32fcpu |
f6bcefef | 109 | |
23ebf378 | 110 | stamp-arch: $(CGEN_READ_SCM) $(CGEN_ARCH_SCM) $(CPU_DIR)/cris.cpu Makefile |
f6bcefef | 111 | $(MAKE) cgen-arch $(CGEN_FLAGS_TO_PASS) mach=crisv10,crisv32 \ |
23ebf378 | 112 | archfile=$(CPU_DIR)/cris.cpu \ |
f6bcefef HPN |
113 | FLAGS="with-scache with-profile=fn" |
114 | touch stamp-arch | |
115 | arch.h arch.c cpuall.h: $(CGEN_MAINT) stamp-arch | |
116 | ||
cce0efb5 | 117 | # The sed-hack is supposed to be temporary, until we get CGEN to emit it. |
23ebf378 | 118 | stamp-v10fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CPU_DIR)/cris.cpu Makefile |
f6bcefef | 119 | $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \ |
23ebf378 | 120 | archfile=$(CPU_DIR)/cris.cpu \ |
f6bcefef HPN |
121 | cpu=crisv10f mach=crisv10 SUFFIX=v10 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)" |
122 | $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv10-switch.c $(srcdir)/semcrisv10f-switch.c | |
cce0efb5 HPN |
123 | sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev10.c > decodev10.c.tmp |
124 | mv decodev10.c.tmp $(srcdir)/decodev10.c | |
f6bcefef HPN |
125 | touch stamp-v10fcpu |
126 | cpuv10.h cpuv10.c semcrisv10f-switch.c modelv10.c decodev10.c decodev10.h: $(CGEN_MAINT) stamp-v10fcpu | |
127 | ||
23ebf378 | 128 | stamp-v32fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CPU_DIR)/cris.cpu Makefile |
f6bcefef | 129 | $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \ |
23ebf378 | 130 | archfile=$(CPU_DIR)/cris.cpu \ |
f6bcefef HPN |
131 | cpu=crisv32f mach=crisv32 SUFFIX=v32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)" |
132 | $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv32-switch.c $(srcdir)/semcrisv32f-switch.c | |
cce0efb5 HPN |
133 | sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev32.c > decodev32.c.tmp |
134 | mv decodev32.c.tmp $(srcdir)/decodev32.c | |
f6bcefef HPN |
135 | touch stamp-v32fcpu |
136 | cpuv32.h cpuv32.c semcrisv32f-switch.c modelv32.c decodev32.c decodev32.h: $(CGEN_MAINT) stamp-v32fcpu |