]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - gas/doc/c-mips.texi
bfd/
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2 @c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
3 @c Free Software Foundation, Inc.
4 @c This is part of the GAS manual.
5 @c For copying conditions, see the file as.texinfo.
6 @ifset GENERIC
7 @page
8 @node MIPS-Dependent
9 @chapter MIPS Dependent Features
10 @end ifset
11 @ifclear GENERIC
12 @node Machine Dependencies
13 @chapter MIPS Dependent Features
14 @end ifclear
15
16 @cindex MIPS processor
17 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
18 different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
19 and MIPS64. For information about the @sc{mips} instruction set, see
20 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21 For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22 Assembly Language Programming'' in the same work.
23
24 @menu
25 * MIPS Opts:: Assembler options
26 * MIPS Object:: ECOFF object code
27 * MIPS Stabs:: Directives for debugging information
28 * MIPS ISA:: Directives to override the ISA level
29 * MIPS symbol sizes:: Directives to override the size of symbols
30 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31 * MIPS insn:: Directive to mark data as an instruction
32 * MIPS option stack:: Directives to save and restore options
33 * MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
35 * MIPS floating-point:: Directives to override floating-point options
36 * MIPS Syntax:: MIPS specific syntactical considerations
37 @end menu
38
39 @node MIPS Opts
40 @section Assembler options
41
42 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
43 special options:
44
45 @table @code
46 @cindex @code{-G} option (MIPS)
47 @item -G @var{num}
48 This option sets the largest size of an object that can be referenced
49 implicitly with the @code{gp} register. It is only accepted for targets
50 that use @sc{ecoff} format. The default value is 8.
51
52 @cindex @code{-EB} option (MIPS)
53 @cindex @code{-EL} option (MIPS)
54 @cindex MIPS big-endian output
55 @cindex MIPS little-endian output
56 @cindex big-endian output, MIPS
57 @cindex little-endian output, MIPS
58 @item -EB
59 @itemx -EL
60 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
61 little-endian output at run time (unlike the other @sc{gnu} development
62 tools, which must be configured for one or the other). Use @samp{-EB}
63 to select big-endian output, and @samp{-EL} for little-endian.
64
65 @item -KPIC
66 @cindex PIC selection, MIPS
67 @cindex @option{-KPIC} option, MIPS
68 Generate SVR4-style PIC. This option tells the assembler to generate
69 SVR4-style position-independent macro expansions. It also tells the
70 assembler to mark the output file as PIC.
71
72 @item -mvxworks-pic
73 @cindex @option{-mvxworks-pic} option, MIPS
74 Generate VxWorks PIC. This option tells the assembler to generate
75 VxWorks-style position-independent macro expansions.
76
77 @cindex MIPS architecture options
78 @item -mips1
79 @itemx -mips2
80 @itemx -mips3
81 @itemx -mips4
82 @itemx -mips5xo
83 @itemx -mips32
84 @itemx -mips32r2
85 @itemx -mips64
86 @itemx -mips64r2
87 Generate code for a particular MIPS Instruction Set Architecture level.
88 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
89 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
90 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
91 @sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
92 @samp{-mips64}, and @samp{-mips64r2}
93 correspond to generic
94 @sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
95 and @sc{MIPS64 Release 2}
96 ISA processors, respectively. You can also switch
97 instruction sets during the assembly; see @ref{MIPS ISA, Directives to
98 override the ISA level}.
99
100 @item -mgp32
101 @itemx -mfp32
102 Some macros have different expansions for 32-bit and 64-bit registers.
103 The register sizes are normally inferred from the ISA and ABI, but these
104 flags force a certain group of registers to be treated as 32 bits wide at
105 all times. @samp{-mgp32} controls the size of general-purpose registers
106 and @samp{-mfp32} controls the size of floating-point registers.
107
108 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
109 of registers to be changed for parts of an object. The default value is
110 restored by @code{.set gp=default} and @code{.set fp=default}.
111
112 On some MIPS variants there is a 32-bit mode flag; when this flag is
113 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
114 save the 32-bit registers on a context switch, so it is essential never
115 to use the 64-bit registers.
116
117 @item -mgp64
118 @itemx -mfp64
119 Assume that 64-bit registers are available. This is provided in the
120 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
121
122 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
123 of registers to be changed for parts of an object. The default value is
124 restored by @code{.set gp=default} and @code{.set fp=default}.
125
126 @item -mips16
127 @itemx -no-mips16
128 Generate code for the MIPS 16 processor. This is equivalent to putting
129 @code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
130 turns off this option.
131
132 @item -mmicromips
133 @itemx -mno-micromips
134 Generate code for the microMIPS processor. This is equivalent to putting
135 @code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
136 turns off this option. This is equivalent to putting @code{.set nomicromips}
137 at the start of the assembly file.
138
139 @item -msmartmips
140 @itemx -mno-smartmips
141 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
142 provides a number of new instructions which target smartcard and
143 cryptographic applications. This is equivalent to putting
144 @code{.set smartmips} at the start of the assembly file.
145 @samp{-mno-smartmips} turns off this option.
146
147 @item -mips3d
148 @itemx -no-mips3d
149 Generate code for the MIPS-3D Application Specific Extension.
150 This tells the assembler to accept MIPS-3D instructions.
151 @samp{-no-mips3d} turns off this option.
152
153 @item -mdmx
154 @itemx -no-mdmx
155 Generate code for the MDMX Application Specific Extension.
156 This tells the assembler to accept MDMX instructions.
157 @samp{-no-mdmx} turns off this option.
158
159 @item -mdsp
160 @itemx -mno-dsp
161 Generate code for the DSP Release 1 Application Specific Extension.
162 This tells the assembler to accept DSP Release 1 instructions.
163 @samp{-mno-dsp} turns off this option.
164
165 @item -mdspr2
166 @itemx -mno-dspr2
167 Generate code for the DSP Release 2 Application Specific Extension.
168 This option implies -mdsp.
169 This tells the assembler to accept DSP Release 2 instructions.
170 @samp{-mno-dspr2} turns off this option.
171
172 @item -mmt
173 @itemx -mno-mt
174 Generate code for the MT Application Specific Extension.
175 This tells the assembler to accept MT instructions.
176 @samp{-mno-mt} turns off this option.
177
178 @item -mfix7000
179 @itemx -mno-fix7000
180 Cause nops to be inserted if the read of the destination register
181 of an mfhi or mflo instruction occurs in the following two instructions.
182
183 @item -mfix-loongson2f-jump
184 @itemx -mno-fix-loongson2f-jump
185 Eliminate instruction fetch from outside 256M region to work around the
186 Loongson2F @samp{jump} instructions. Without it, under extreme cases,
187 the kernel may crash. The issue has been solved in latest processor
188 batches, but this fix has no side effect to them.
189
190 @item -mfix-loongson2f-nop
191 @itemx -mno-fix-loongson2f-nop
192 Replace nops by @code{or at,at,zero} to work around the Loongson2F
193 @samp{nop} errata. Without it, under extreme cases, cpu might
194 deadlock. The issue has been solved in latest loongson2f batches, but
195 this fix has no side effect to them.
196
197 @item -mfix-vr4120
198 @itemx -mno-fix-vr4120
199 Insert nops to work around certain VR4120 errata. This option is
200 intended to be used on GCC-generated code: it is not designed to catch
201 all problems in hand-written assembler code.
202
203 @item -mfix-vr4130
204 @itemx -mno-fix-vr4130
205 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
206
207 @item -mfix-24k
208 @itemx -no-mfix-24k
209 Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
210
211 @item -mfix-cn63xxp1
212 @itemx -mno-fix-cn63xxp1
213 Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
214 certain CN63XXP1 errata.
215
216 @item -m4010
217 @itemx -no-m4010
218 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
219 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
220 etc.), and to not schedule @samp{nop} instructions around accesses to
221 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
222 option.
223
224 @item -m4650
225 @itemx -no-m4650
226 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
227 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
228 instructions around accesses to the @samp{HI} and @samp{LO} registers.
229 @samp{-no-m4650} turns off this option.
230
231 @itemx -m3900
232 @itemx -no-m3900
233 @itemx -m4100
234 @itemx -no-m4100
235 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
236 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
237 specific to that chip, and to schedule for that chip's hazards.
238
239 @item -march=@var{cpu}
240 Generate code for a particular MIPS cpu. It is exactly equivalent to
241 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
242 understood. Valid @var{cpu} value are:
243
244 @quotation
245 2000,
246 3000,
247 3900,
248 4000,
249 4010,
250 4100,
251 4111,
252 vr4120,
253 vr4130,
254 vr4181,
255 4300,
256 4400,
257 4600,
258 4650,
259 5000,
260 rm5200,
261 rm5230,
262 rm5231,
263 rm5261,
264 rm5721,
265 vr5400,
266 vr5500,
267 6000,
268 rm7000,
269 8000,
270 rm9000,
271 10000,
272 12000,
273 14000,
274 16000,
275 4kc,
276 4km,
277 4kp,
278 4ksc,
279 4kec,
280 4kem,
281 4kep,
282 4ksd,
283 m4k,
284 m4kp,
285 24kc,
286 24kf2_1,
287 24kf,
288 24kf1_1,
289 24kec,
290 24kef2_1,
291 24kef,
292 24kef1_1,
293 34kc,
294 34kf2_1,
295 34kf,
296 34kf1_1,
297 74kc,
298 74kf2_1,
299 74kf,
300 74kf1_1,
301 74kf3_2,
302 1004kc,
303 1004kf2_1,
304 1004kf,
305 1004kf1_1,
306 5kc,
307 5kf,
308 20kc,
309 25kf,
310 sb1,
311 sb1a,
312 loongson2e,
313 loongson2f,
314 loongson3a,
315 octeon,
316 xlr
317 @end quotation
318
319 For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
320 accepted as synonyms for @samp{@var{n}f1_1}. These values are
321 deprecated.
322
323 @item -mtune=@var{cpu}
324 Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
325 identical to @samp{-march=@var{cpu}}.
326
327 @item -mabi=@var{abi}
328 Record which ABI the source code uses. The recognized arguments
329 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
330
331 @item -msym32
332 @itemx -mno-sym32
333 @cindex -msym32
334 @cindex -mno-sym32
335 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
336 the beginning of the assembler input. @xref{MIPS symbol sizes}.
337
338 @cindex @code{-nocpp} ignored (MIPS)
339 @item -nocpp
340 This option is ignored. It is accepted for command-line compatibility with
341 other assemblers, which use it to turn off C style preprocessing. With
342 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
343 @sc{gnu} assembler itself never runs the C preprocessor.
344
345 @item -msoft-float
346 @itemx -mhard-float
347 Disable or enable floating-point instructions. Note that by default
348 floating-point instructions are always allowed even with CPU targets
349 that don't have support for these instructions.
350
351 @item -msingle-float
352 @itemx -mdouble-float
353 Disable or enable double-precision floating-point operations. Note
354 that by default double-precision floating-point operations are always
355 allowed even with CPU targets that don't have support for these
356 operations.
357
358 @item --construct-floats
359 @itemx --no-construct-floats
360 The @code{--no-construct-floats} option disables the construction of
361 double width floating point constants by loading the two halves of the
362 value into the two single width floating point registers that make up
363 the double width register. This feature is useful if the processor
364 support the FR bit in its status register, and this bit is known (by
365 the programmer) to be set. This bit prevents the aliasing of the double
366 width register by the single width registers.
367
368 By default @code{--construct-floats} is selected, allowing construction
369 of these floating point constants.
370
371 @item --trap
372 @itemx --no-break
373 @c FIXME! (1) reflect these options (next item too) in option summaries;
374 @c (2) stop teasing, say _which_ instructions expanded _how_.
375 @code{@value{AS}} automatically macro expands certain division and
376 multiplication instructions to check for overflow and division by zero. This
377 option causes @code{@value{AS}} to generate code to take a trap exception
378 rather than a break exception when an error is detected. The trap instructions
379 are only supported at Instruction Set Architecture level 2 and higher.
380
381 @item --break
382 @itemx --no-trap
383 Generate code to take a break exception rather than a trap exception when an
384 error is detected. This is the default.
385
386 @item -mpdr
387 @itemx -mno-pdr
388 Control generation of @code{.pdr} sections. Off by default on IRIX, on
389 elsewhere.
390
391 @item -mshared
392 @itemx -mno-shared
393 When generating code using the Unix calling conventions (selected by
394 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
395 which can go into a shared library. The @samp{-mno-shared} option
396 tells gas to generate code which uses the calling convention, but can
397 not go into a shared library. The resulting code is slightly more
398 efficient. This option only affects the handling of the
399 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
400 @end table
401
402 @node MIPS Object
403 @section MIPS ECOFF object code
404
405 @cindex ECOFF sections
406 @cindex MIPS ECOFF sections
407 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
408 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
409 additional sections are @code{.rdata}, used for read-only data,
410 @code{.sdata}, used for small data, and @code{.sbss}, used for small
411 common objects.
412
413 @cindex small objects, MIPS ECOFF
414 @cindex @code{gp} register, MIPS
415 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
416 register to form the address of a ``small object''. Any object in the
417 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
418 For external objects, or for objects in the @code{.bss} section, you can use
419 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
420 @code{$gp}; the default value is 8, meaning that a reference to any object
421 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
422 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
423 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
424 or @code{sbss} in any case). The size of an object in the @code{.bss} section
425 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
426 size of an external object may be set with the @code{.extern} directive. For
427 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
428 in length, whie leaving @code{sym} otherwise undefined.
429
430 Using small @sc{ecoff} objects requires linker support, and assumes that the
431 @code{$gp} register is correctly initialized (normally done automatically by
432 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
433 @code{$gp} register.
434
435 @node MIPS Stabs
436 @section Directives for debugging information
437
438 @cindex MIPS debugging directives
439 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
440 generating debugging information which are not support by traditional @sc{mips}
441 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
442 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
443 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
444 generated by the three @code{.stab} directives can only be read by @sc{gdb},
445 not by traditional @sc{mips} debuggers (this enhancement is required to fully
446 support C++ debugging). These directives are primarily used by compilers, not
447 assembly language programmers!
448
449 @node MIPS symbol sizes
450 @section Directives to override the size of symbols
451
452 @cindex @code{.set sym32}
453 @cindex @code{.set nosym32}
454 The n64 ABI allows symbols to have any 64-bit value. Although this
455 provides a great deal of flexibility, it means that some macros have
456 much longer expansions than their 32-bit counterparts. For example,
457 the non-PIC expansion of @samp{dla $4,sym} is usually:
458
459 @smallexample
460 lui $4,%highest(sym)
461 lui $1,%hi(sym)
462 daddiu $4,$4,%higher(sym)
463 daddiu $1,$1,%lo(sym)
464 dsll32 $4,$4,0
465 daddu $4,$4,$1
466 @end smallexample
467
468 whereas the 32-bit expansion is simply:
469
470 @smallexample
471 lui $4,%hi(sym)
472 daddiu $4,$4,%lo(sym)
473 @end smallexample
474
475 n64 code is sometimes constructed in such a way that all symbolic
476 constants are known to have 32-bit values, and in such cases, it's
477 preferable to use the 32-bit expansion instead of the 64-bit
478 expansion.
479
480 You can use the @code{.set sym32} directive to tell the assembler
481 that, from this point on, all expressions of the form
482 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
483 have 32-bit values. For example:
484
485 @smallexample
486 .set sym32
487 dla $4,sym
488 lw $4,sym+16
489 sw $4,sym+0x8000($4)
490 @end smallexample
491
492 will cause the assembler to treat @samp{sym}, @code{sym+16} and
493 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
494 addresses is not affected.
495
496 The directive @code{.set nosym32} ends a @code{.set sym32} block and
497 reverts to the normal behavior. It is also possible to change the
498 symbol size using the command-line options @option{-msym32} and
499 @option{-mno-sym32}.
500
501 These options and directives are always accepted, but at present,
502 they have no effect for anything other than n64.
503
504 @node MIPS ISA
505 @section Directives to override the ISA level
506
507 @cindex MIPS ISA override
508 @kindex @code{.set mips@var{n}}
509 @sc{gnu} @code{@value{AS}} supports an additional directive to change
510 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
511 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
512 or 64r2.
513 The values other than 0 make the assembler accept instructions
514 for the corresponding @sc{isa} level, from that point on in the
515 assembly. @code{.set mips@var{n}} affects not only which instructions
516 are permitted, but also how certain macros are expanded. @code{.set
517 mips0} restores the @sc{isa} level to its original level: either the
518 level you selected with command line options, or the default for your
519 configuration. You can use this feature to permit specific @sc{mips3}
520 instructions while assembling in 32 bit mode. Use this directive with
521 care!
522
523 @cindex MIPS CPU override
524 @kindex @code{.set arch=@var{cpu}}
525 The @code{.set arch=@var{cpu}} directive provides even finer control.
526 It changes the effective CPU target and allows the assembler to use
527 instructions specific to a particular CPU. All CPUs supported by the
528 @samp{-march} command line option are also selectable by this directive.
529 The original value is restored by @code{.set arch=default}.
530
531 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
532 in which it will assemble instructions for the MIPS 16 processor. Use
533 @code{.set nomips16} to return to normal 32 bit mode.
534
535 Traditional @sc{mips} assemblers do not support this directive.
536
537 The directive @code{.set micromips} puts the assembler into microMIPS mode,
538 in which it will assemble instructions for the microMIPS processor. Use
539 @code{.set nomicromips} to return to normal 32 bit mode.
540
541 Traditional @sc{mips} assemblers do not support this directive.
542
543 @node MIPS autoextend
544 @section Directives for extending MIPS 16 bit instructions
545
546 @kindex @code{.set autoextend}
547 @kindex @code{.set noautoextend}
548 By default, MIPS 16 instructions are automatically extended to 32 bits
549 when necessary. The directive @code{.set noautoextend} will turn this
550 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
551 must be explicitly extended with the @code{.e} modifier (e.g.,
552 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
553 to once again automatically extend instructions when necessary.
554
555 This directive is only meaningful when in MIPS 16 mode. Traditional
556 @sc{mips} assemblers do not support this directive.
557
558 @node MIPS insn
559 @section Directive to mark data as an instruction
560
561 @kindex @code{.insn}
562 The @code{.insn} directive tells @code{@value{AS}} that the following
563 data is actually instructions. This makes a difference in MIPS 16 and
564 microMIPS modes: when loading the address of a label which precedes
565 instructions, @code{@value{AS}} automatically adds 1 to the value, so
566 that jumping to the loaded address will do the right thing.
567
568 @kindex @code{.global}
569 The @code{.global} and @code{.globl} directives supported by
570 @code{@value{AS}} will by default mark the symbol as pointing to a
571 region of data not code. This means that, for example, any
572 instructions following such a symbol will not be disassembled by
573 @code{objdump} as it will regard them as data. To change this
574 behaviour an optional section name can be placed after the symbol name
575 in the @code{.global} directive. If this section exists and is known
576 to be a code section, then the symbol will be marked as poiting at
577 code not data. Ie the syntax for the directive is:
578
579 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
580
581 Here is a short example:
582
583 @example
584 .global foo .text, bar, baz .data
585 foo:
586 nop
587 bar:
588 .word 0x0
589 baz:
590 .word 0x1
591
592 @end example
593
594 @node MIPS option stack
595 @section Directives to save and restore options
596
597 @cindex MIPS option stack
598 @kindex @code{.set push}
599 @kindex @code{.set pop}
600 The directives @code{.set push} and @code{.set pop} may be used to save
601 and restore the current settings for all the options which are
602 controlled by @code{.set}. The @code{.set push} directive saves the
603 current settings on a stack. The @code{.set pop} directive pops the
604 stack and restores the settings.
605
606 These directives can be useful inside an macro which must change an
607 option such as the ISA level or instruction reordering but does not want
608 to change the state of the code which invoked the macro.
609
610 Traditional @sc{mips} assemblers do not support these directives.
611
612 @node MIPS ASE instruction generation overrides
613 @section Directives to control generation of MIPS ASE instructions
614
615 @cindex MIPS MIPS-3D instruction generation override
616 @kindex @code{.set mips3d}
617 @kindex @code{.set nomips3d}
618 The directive @code{.set mips3d} makes the assembler accept instructions
619 from the MIPS-3D Application Specific Extension from that point on
620 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
621 instructions from being accepted.
622
623 @cindex SmartMIPS instruction generation override
624 @kindex @code{.set smartmips}
625 @kindex @code{.set nosmartmips}
626 The directive @code{.set smartmips} makes the assembler accept
627 instructions from the SmartMIPS Application Specific Extension to the
628 MIPS32 @sc{isa} from that point on in the assembly. The
629 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
630 being accepted.
631
632 @cindex MIPS MDMX instruction generation override
633 @kindex @code{.set mdmx}
634 @kindex @code{.set nomdmx}
635 The directive @code{.set mdmx} makes the assembler accept instructions
636 from the MDMX Application Specific Extension from that point on
637 in the assembly. The @code{.set nomdmx} directive prevents MDMX
638 instructions from being accepted.
639
640 @cindex MIPS DSP Release 1 instruction generation override
641 @kindex @code{.set dsp}
642 @kindex @code{.set nodsp}
643 The directive @code{.set dsp} makes the assembler accept instructions
644 from the DSP Release 1 Application Specific Extension from that point
645 on in the assembly. The @code{.set nodsp} directive prevents DSP
646 Release 1 instructions from being accepted.
647
648 @cindex MIPS DSP Release 2 instruction generation override
649 @kindex @code{.set dspr2}
650 @kindex @code{.set nodspr2}
651 The directive @code{.set dspr2} makes the assembler accept instructions
652 from the DSP Release 2 Application Specific Extension from that point
653 on in the assembly. This dirctive implies @code{.set dsp}. The
654 @code{.set nodspr2} directive prevents DSP Release 2 instructions from
655 being accepted.
656
657 @cindex MIPS MT instruction generation override
658 @kindex @code{.set mt}
659 @kindex @code{.set nomt}
660 The directive @code{.set mt} makes the assembler accept instructions
661 from the MT Application Specific Extension from that point on
662 in the assembly. The @code{.set nomt} directive prevents MT
663 instructions from being accepted.
664
665 Traditional @sc{mips} assemblers do not support these directives.
666
667 @node MIPS floating-point
668 @section Directives to override floating-point options
669
670 @cindex Disable floating-point instructions
671 @kindex @code{.set softfloat}
672 @kindex @code{.set hardfloat}
673 The directives @code{.set softfloat} and @code{.set hardfloat} provide
674 finer control of disabling and enabling float-point instructions.
675 These directives always override the default (that hard-float
676 instructions are accepted) or the command-line options
677 (@samp{-msoft-float} and @samp{-mhard-float}).
678
679 @cindex Disable single-precision floating-point operations
680 @kindex @code{.set singlefloat}
681 @kindex @code{.set doublefloat}
682 The directives @code{.set singlefloat} and @code{.set doublefloat}
683 provide finer control of disabling and enabling double-precision
684 float-point operations. These directives always override the default
685 (that double-precision operations are accepted) or the command-line
686 options (@samp{-msingle-float} and @samp{-mdouble-float}).
687
688 Traditional @sc{mips} assemblers do not support these directives.
689
690 @node MIPS Syntax
691 @section Syntactical considerations for the MIPS assembler
692 @menu
693 * MIPS-Chars:: Special Characters
694 @end menu
695
696 @node MIPS-Chars
697 @subsection Special Characters
698
699 @cindex line comment character, MIPS
700 @cindex MIPS line comment character
701 The presence of a @samp{#} on a line indicates the start of a comment
702 that extends to the end of the current line.
703
704 If a @samp{#} appears as the first character of a line, the whole line
705 is treated as a comment, but in this case the line can also be a
706 logical line number directive (@pxref{Comments}) or a
707 preprocessor control command (@pxref{Preprocessing}).
708
709 @cindex line separator, MIPS
710 @cindex statement separator, MIPS
711 @cindex MIPS line separator
712 The @samp{;} character can be used to separate statements on the same
713 line.