]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - gdb/mips-linux-nat.c
Unbreak mips native build
[thirdparty/binutils-gdb.git] / gdb / mips-linux-nat.c
1 /* Native-dependent code for GNU/Linux on MIPS processors.
2
3 Copyright (C) 2001-2014 Free Software Foundation, Inc.
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
19
20 #include "defs.h"
21 #include "command.h"
22 #include "gdbcmd.h"
23 #include "gdb_assert.h"
24 #include "inferior.h"
25 #include "mips-tdep.h"
26 #include "target.h"
27 #include "regcache.h"
28 #include "linux-nat.h"
29 #include "mips-linux-tdep.h"
30 #include "target-descriptions.h"
31
32 #include "gdb_proc_service.h"
33 #include "gregset.h"
34
35 #include <sgidefs.h>
36 #include <sys/ptrace.h>
37 #include <asm/ptrace.h>
38
39 #include "mips-linux-watch.h"
40
41 #include "features/mips-linux.c"
42 #include "features/mips-dsp-linux.c"
43 #include "features/mips64-linux.c"
44 #include "features/mips64-dsp-linux.c"
45
46 #ifndef PTRACE_GET_THREAD_AREA
47 #define PTRACE_GET_THREAD_AREA 25
48 #endif
49
50 /* Assume that we have PTRACE_GETREGS et al. support. If we do not,
51 we'll clear this and use PTRACE_PEEKUSER instead. */
52 static int have_ptrace_regsets = 1;
53
54 /* Whether or not to print the mirrored debug registers. */
55
56 static int maint_show_dr;
57
58 /* Saved function pointers to fetch and store a single register using
59 PTRACE_PEEKUSER and PTRACE_POKEUSER. */
60
61 static void (*super_fetch_registers) (struct target_ops *,
62 struct regcache *, int);
63 static void (*super_store_registers) (struct target_ops *,
64 struct regcache *, int);
65
66 static void (*super_close) (struct target_ops *);
67
68 /* Map gdb internal register number to ptrace ``address''.
69 These ``addresses'' are normally defined in <asm/ptrace.h>.
70
71 ptrace does not provide a way to read (or set) MIPS_PS_REGNUM,
72 and there's no point in reading or setting MIPS_ZERO_REGNUM.
73 We also can not set BADVADDR, CAUSE, or FCRIR via ptrace(). */
74
75 static CORE_ADDR
76 mips_linux_register_addr (struct gdbarch *gdbarch, int regno, int store)
77 {
78 CORE_ADDR regaddr;
79
80 if (regno < 0 || regno >= gdbarch_num_regs (gdbarch))
81 error (_("Bogon register number %d."), regno);
82
83 if (regno > MIPS_ZERO_REGNUM && regno < MIPS_ZERO_REGNUM + 32)
84 regaddr = regno;
85 else if ((regno >= mips_regnum (gdbarch)->fp0)
86 && (regno < mips_regnum (gdbarch)->fp0 + 32))
87 regaddr = FPR_BASE + (regno - mips_regnum (gdbarch)->fp0);
88 else if (regno == mips_regnum (gdbarch)->pc)
89 regaddr = PC;
90 else if (regno == mips_regnum (gdbarch)->cause)
91 regaddr = store? (CORE_ADDR) -1 : CAUSE;
92 else if (regno == mips_regnum (gdbarch)->badvaddr)
93 regaddr = store? (CORE_ADDR) -1 : BADVADDR;
94 else if (regno == mips_regnum (gdbarch)->lo)
95 regaddr = MMLO;
96 else if (regno == mips_regnum (gdbarch)->hi)
97 regaddr = MMHI;
98 else if (regno == mips_regnum (gdbarch)->fp_control_status)
99 regaddr = FPC_CSR;
100 else if (regno == mips_regnum (gdbarch)->fp_implementation_revision)
101 regaddr = store? (CORE_ADDR) -1 : FPC_EIR;
102 else if (mips_regnum (gdbarch)->dspacc != -1
103 && regno >= mips_regnum (gdbarch)->dspacc
104 && regno < mips_regnum (gdbarch)->dspacc + 6)
105 regaddr = DSP_BASE + (regno - mips_regnum (gdbarch)->dspacc);
106 else if (regno == mips_regnum (gdbarch)->dspctl)
107 regaddr = DSP_CONTROL;
108 else if (mips_linux_restart_reg_p (gdbarch) && regno == MIPS_RESTART_REGNUM)
109 regaddr = 0;
110 else
111 regaddr = (CORE_ADDR) -1;
112
113 return regaddr;
114 }
115
116 static CORE_ADDR
117 mips64_linux_register_addr (struct gdbarch *gdbarch, int regno, int store)
118 {
119 CORE_ADDR regaddr;
120
121 if (regno < 0 || regno >= gdbarch_num_regs (gdbarch))
122 error (_("Bogon register number %d."), regno);
123
124 if (regno > MIPS_ZERO_REGNUM && regno < MIPS_ZERO_REGNUM + 32)
125 regaddr = regno;
126 else if ((regno >= mips_regnum (gdbarch)->fp0)
127 && (regno < mips_regnum (gdbarch)->fp0 + 32))
128 regaddr = MIPS64_FPR_BASE + (regno - gdbarch_fp0_regnum (gdbarch));
129 else if (regno == mips_regnum (gdbarch)->pc)
130 regaddr = MIPS64_PC;
131 else if (regno == mips_regnum (gdbarch)->cause)
132 regaddr = store? (CORE_ADDR) -1 : MIPS64_CAUSE;
133 else if (regno == mips_regnum (gdbarch)->badvaddr)
134 regaddr = store? (CORE_ADDR) -1 : MIPS64_BADVADDR;
135 else if (regno == mips_regnum (gdbarch)->lo)
136 regaddr = MIPS64_MMLO;
137 else if (regno == mips_regnum (gdbarch)->hi)
138 regaddr = MIPS64_MMHI;
139 else if (regno == mips_regnum (gdbarch)->fp_control_status)
140 regaddr = MIPS64_FPC_CSR;
141 else if (regno == mips_regnum (gdbarch)->fp_implementation_revision)
142 regaddr = store? (CORE_ADDR) -1 : MIPS64_FPC_EIR;
143 else if (mips_regnum (gdbarch)->dspacc != -1
144 && regno >= mips_regnum (gdbarch)->dspacc
145 && regno < mips_regnum (gdbarch)->dspacc + 6)
146 regaddr = DSP_BASE + (regno - mips_regnum (gdbarch)->dspacc);
147 else if (regno == mips_regnum (gdbarch)->dspctl)
148 regaddr = DSP_CONTROL;
149 else if (mips_linux_restart_reg_p (gdbarch) && regno == MIPS_RESTART_REGNUM)
150 regaddr = 0;
151 else
152 regaddr = (CORE_ADDR) -1;
153
154 return regaddr;
155 }
156
157 /* Fetch the thread-local storage pointer for libthread_db. */
158
159 ps_err_e
160 ps_get_thread_area (const struct ps_prochandle *ph,
161 lwpid_t lwpid, int idx, void **base)
162 {
163 if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0)
164 return PS_ERR;
165
166 /* IDX is the bias from the thread pointer to the beginning of the
167 thread descriptor. It has to be subtracted due to implementation
168 quirks in libthread_db. */
169 *base = (void *) ((char *)*base - idx);
170
171 return PS_OK;
172 }
173
174 /* Wrapper functions. These are only used by libthread_db. */
175
176 void
177 supply_gregset (struct regcache *regcache, const gdb_gregset_t *gregsetp)
178 {
179 if (mips_isa_regsize (get_regcache_arch (regcache)) == 4)
180 mips_supply_gregset (regcache, (const mips_elf_gregset_t *) gregsetp);
181 else
182 mips64_supply_gregset (regcache, (const mips64_elf_gregset_t *) gregsetp);
183 }
184
185 void
186 fill_gregset (const struct regcache *regcache,
187 gdb_gregset_t *gregsetp, int regno)
188 {
189 if (mips_isa_regsize (get_regcache_arch (regcache)) == 4)
190 mips_fill_gregset (regcache, (mips_elf_gregset_t *) gregsetp, regno);
191 else
192 mips64_fill_gregset (regcache, (mips64_elf_gregset_t *) gregsetp, regno);
193 }
194
195 void
196 supply_fpregset (struct regcache *regcache, const gdb_fpregset_t *fpregsetp)
197 {
198 if (mips_isa_regsize (get_regcache_arch (regcache)) == 4)
199 mips_supply_fpregset (regcache, (const mips_elf_fpregset_t *) fpregsetp);
200 else
201 mips64_supply_fpregset (regcache,
202 (const mips64_elf_fpregset_t *) fpregsetp);
203 }
204
205 void
206 fill_fpregset (const struct regcache *regcache,
207 gdb_fpregset_t *fpregsetp, int regno)
208 {
209 if (mips_isa_regsize (get_regcache_arch (regcache)) == 4)
210 mips_fill_fpregset (regcache, (mips_elf_fpregset_t *) fpregsetp, regno);
211 else
212 mips64_fill_fpregset (regcache,
213 (mips64_elf_fpregset_t *) fpregsetp, regno);
214 }
215
216
217 /* Fetch REGNO (or all registers if REGNO == -1) from the target
218 using PTRACE_GETREGS et al. */
219
220 static void
221 mips64_linux_regsets_fetch_registers (struct target_ops *ops,
222 struct regcache *regcache, int regno)
223 {
224 struct gdbarch *gdbarch = get_regcache_arch (regcache);
225 int is_fp, is_dsp;
226 int have_dsp;
227 int regi;
228 int tid;
229
230 if (regno >= mips_regnum (gdbarch)->fp0
231 && regno <= mips_regnum (gdbarch)->fp0 + 32)
232 is_fp = 1;
233 else if (regno == mips_regnum (gdbarch)->fp_control_status)
234 is_fp = 1;
235 else if (regno == mips_regnum (gdbarch)->fp_implementation_revision)
236 is_fp = 1;
237 else
238 is_fp = 0;
239
240 /* DSP registers are optional and not a part of any set. */
241 have_dsp = mips_regnum (gdbarch)->dspctl != -1;
242 if (!have_dsp)
243 is_dsp = 0;
244 else if (regno >= mips_regnum (gdbarch)->dspacc
245 && regno < mips_regnum (gdbarch)->dspacc + 6)
246 is_dsp = 1;
247 else if (regno == mips_regnum (gdbarch)->dspctl)
248 is_dsp = 1;
249 else
250 is_dsp = 0;
251
252 tid = ptid_get_lwp (inferior_ptid);
253 if (tid == 0)
254 tid = ptid_get_pid (inferior_ptid);
255
256 if (regno == -1 || (!is_fp && !is_dsp))
257 {
258 mips64_elf_gregset_t regs;
259
260 if (ptrace (PTRACE_GETREGS, tid, 0L, (PTRACE_TYPE_ARG3) &regs) == -1)
261 {
262 if (errno == EIO)
263 {
264 have_ptrace_regsets = 0;
265 return;
266 }
267 perror_with_name (_("Couldn't get registers"));
268 }
269
270 mips64_supply_gregset (regcache,
271 (const mips64_elf_gregset_t *) &regs);
272 }
273
274 if (regno == -1 || is_fp)
275 {
276 mips64_elf_fpregset_t fp_regs;
277
278 if (ptrace (PTRACE_GETFPREGS, tid, 0L,
279 (PTRACE_TYPE_ARG3) &fp_regs) == -1)
280 {
281 if (errno == EIO)
282 {
283 have_ptrace_regsets = 0;
284 return;
285 }
286 perror_with_name (_("Couldn't get FP registers"));
287 }
288
289 mips64_supply_fpregset (regcache,
290 (const mips64_elf_fpregset_t *) &fp_regs);
291 }
292
293 if (is_dsp)
294 super_fetch_registers (ops, regcache, regno);
295 else if (regno == -1 && have_dsp)
296 {
297 for (regi = mips_regnum (gdbarch)->dspacc;
298 regi < mips_regnum (gdbarch)->dspacc + 6;
299 regi++)
300 super_fetch_registers (ops, regcache, regi);
301 super_fetch_registers (ops, regcache, mips_regnum (gdbarch)->dspctl);
302 }
303 }
304
305 /* Store REGNO (or all registers if REGNO == -1) to the target
306 using PTRACE_SETREGS et al. */
307
308 static void
309 mips64_linux_regsets_store_registers (struct target_ops *ops,
310 struct regcache *regcache, int regno)
311 {
312 struct gdbarch *gdbarch = get_regcache_arch (regcache);
313 int is_fp, is_dsp;
314 int have_dsp;
315 int regi;
316 int tid;
317
318 if (regno >= mips_regnum (gdbarch)->fp0
319 && regno <= mips_regnum (gdbarch)->fp0 + 32)
320 is_fp = 1;
321 else if (regno == mips_regnum (gdbarch)->fp_control_status)
322 is_fp = 1;
323 else if (regno == mips_regnum (gdbarch)->fp_implementation_revision)
324 is_fp = 1;
325 else
326 is_fp = 0;
327
328 /* DSP registers are optional and not a part of any set. */
329 have_dsp = mips_regnum (gdbarch)->dspctl != -1;
330 if (!have_dsp)
331 is_dsp = 0;
332 else if (regno >= mips_regnum (gdbarch)->dspacc
333 && regno < mips_regnum (gdbarch)->dspacc + 6)
334 is_dsp = 1;
335 else if (regno == mips_regnum (gdbarch)->dspctl)
336 is_dsp = 1;
337 else
338 is_dsp = 0;
339
340 tid = ptid_get_lwp (inferior_ptid);
341 if (tid == 0)
342 tid = ptid_get_pid (inferior_ptid);
343
344 if (regno == -1 || (!is_fp && !is_dsp))
345 {
346 mips64_elf_gregset_t regs;
347
348 if (ptrace (PTRACE_GETREGS, tid, 0L, (PTRACE_TYPE_ARG3) &regs) == -1)
349 perror_with_name (_("Couldn't get registers"));
350
351 mips64_fill_gregset (regcache, &regs, regno);
352
353 if (ptrace (PTRACE_SETREGS, tid, 0L, (PTRACE_TYPE_ARG3) &regs) == -1)
354 perror_with_name (_("Couldn't set registers"));
355 }
356
357 if (regno == -1 || is_fp)
358 {
359 mips64_elf_fpregset_t fp_regs;
360
361 if (ptrace (PTRACE_GETFPREGS, tid, 0L,
362 (PTRACE_TYPE_ARG3) &fp_regs) == -1)
363 perror_with_name (_("Couldn't get FP registers"));
364
365 mips64_fill_fpregset (regcache, &fp_regs, regno);
366
367 if (ptrace (PTRACE_SETFPREGS, tid, 0L,
368 (PTRACE_TYPE_ARG3) &fp_regs) == -1)
369 perror_with_name (_("Couldn't set FP registers"));
370 }
371
372 if (is_dsp)
373 super_store_registers (ops, regcache, regno);
374 else if (regno == -1 && have_dsp)
375 {
376 for (regi = mips_regnum (gdbarch)->dspacc;
377 regi < mips_regnum (gdbarch)->dspacc + 6;
378 regi++)
379 super_store_registers (ops, regcache, regi);
380 super_store_registers (ops, regcache, mips_regnum (gdbarch)->dspctl);
381 }
382 }
383
384 /* Fetch REGNO (or all registers if REGNO == -1) from the target
385 using any working method. */
386
387 static void
388 mips64_linux_fetch_registers (struct target_ops *ops,
389 struct regcache *regcache, int regnum)
390 {
391 /* Unless we already know that PTRACE_GETREGS does not work, try it. */
392 if (have_ptrace_regsets)
393 mips64_linux_regsets_fetch_registers (ops, regcache, regnum);
394
395 /* If we know, or just found out, that PTRACE_GETREGS does not work, fall
396 back to PTRACE_PEEKUSER. */
397 if (!have_ptrace_regsets)
398 super_fetch_registers (ops, regcache, regnum);
399 }
400
401 /* Store REGNO (or all registers if REGNO == -1) to the target
402 using any working method. */
403
404 static void
405 mips64_linux_store_registers (struct target_ops *ops,
406 struct regcache *regcache, int regnum)
407 {
408 /* Unless we already know that PTRACE_GETREGS does not work, try it. */
409 if (have_ptrace_regsets)
410 mips64_linux_regsets_store_registers (ops, regcache, regnum);
411
412 /* If we know, or just found out, that PTRACE_GETREGS does not work, fall
413 back to PTRACE_PEEKUSER. */
414 if (!have_ptrace_regsets)
415 super_store_registers (ops, regcache, regnum);
416 }
417
418 /* Return the address in the core dump or inferior of register
419 REGNO. */
420
421 static CORE_ADDR
422 mips_linux_register_u_offset (struct gdbarch *gdbarch, int regno, int store_p)
423 {
424 if (mips_abi_regsize (gdbarch) == 8)
425 return mips64_linux_register_addr (gdbarch, regno, store_p);
426 else
427 return mips_linux_register_addr (gdbarch, regno, store_p);
428 }
429
430 static const struct target_desc *
431 mips_linux_read_description (struct target_ops *ops)
432 {
433 static int have_dsp = -1;
434
435 if (have_dsp < 0)
436 {
437 int tid;
438
439 tid = ptid_get_lwp (inferior_ptid);
440 if (tid == 0)
441 tid = ptid_get_pid (inferior_ptid);
442
443 ptrace (PTRACE_PEEKUSER, tid, DSP_CONTROL, 0);
444 switch (errno)
445 {
446 case 0:
447 have_dsp = 1;
448 break;
449 case EIO:
450 have_dsp = 0;
451 break;
452 default:
453 perror_with_name (_("Couldn't check DSP support"));
454 break;
455 }
456 }
457
458 /* Report that target registers are a size we know for sure
459 that we can get from ptrace. */
460 if (_MIPS_SIM == _ABIO32)
461 return have_dsp ? tdesc_mips_dsp_linux : tdesc_mips_linux;
462 else
463 return have_dsp ? tdesc_mips64_dsp_linux : tdesc_mips64_linux;
464 }
465
466 /* -1 if the kernel and/or CPU do not support watch registers.
467 1 if watch_readback is valid and we can read style, num_valid
468 and the masks.
469 0 if we need to read the watch_readback. */
470
471 static int watch_readback_valid;
472
473 /* Cached watch register read values. */
474
475 static struct pt_watch_regs watch_readback;
476
477 static struct mips_watchpoint *current_watches;
478
479 /* The current set of watch register values for writing the
480 registers. */
481
482 static struct pt_watch_regs watch_mirror;
483
484 static void
485 mips_show_dr (const char *func, CORE_ADDR addr,
486 int len, enum target_hw_bp_type type)
487 {
488 int i;
489
490 puts_unfiltered (func);
491 if (addr || len)
492 printf_unfiltered (" (addr=%s, len=%d, type=%s)",
493 paddress (target_gdbarch (), addr), len,
494 type == hw_write ? "data-write"
495 : (type == hw_read ? "data-read"
496 : (type == hw_access ? "data-read/write"
497 : (type == hw_execute ? "instruction-execute"
498 : "??unknown??"))));
499 puts_unfiltered (":\n");
500
501 for (i = 0; i < MAX_DEBUG_REGISTER; i++)
502 printf_unfiltered ("\tDR%d: lo=%s, hi=%s\n", i,
503 paddress (target_gdbarch (),
504 mips_linux_watch_get_watchlo (&watch_mirror,
505 i)),
506 paddress (target_gdbarch (),
507 mips_linux_watch_get_watchhi (&watch_mirror,
508 i)));
509 }
510
511 /* Target to_can_use_hw_breakpoint implementation. Return 1 if we can
512 handle the specified watch type. */
513
514 static int
515 mips_linux_can_use_hw_breakpoint (struct target_ops *self,
516 int type, int cnt, int ot)
517 {
518 int i;
519 uint32_t wanted_mask, irw_mask;
520
521 if (!mips_linux_read_watch_registers (ptid_get_lwp (inferior_ptid),
522 &watch_readback,
523 &watch_readback_valid, 0))
524 return 0;
525
526 switch (type)
527 {
528 case bp_hardware_watchpoint:
529 wanted_mask = W_MASK;
530 break;
531 case bp_read_watchpoint:
532 wanted_mask = R_MASK;
533 break;
534 case bp_access_watchpoint:
535 wanted_mask = R_MASK | W_MASK;
536 break;
537 default:
538 return 0;
539 }
540
541 for (i = 0;
542 i < mips_linux_watch_get_num_valid (&watch_readback) && cnt;
543 i++)
544 {
545 irw_mask = mips_linux_watch_get_irw_mask (&watch_readback, i);
546 if ((irw_mask & wanted_mask) == wanted_mask)
547 cnt--;
548 }
549 return (cnt == 0) ? 1 : 0;
550 }
551
552 /* Target to_stopped_by_watchpoint implementation. Return 1 if
553 stopped by watchpoint. The watchhi R and W bits indicate the watch
554 register triggered. */
555
556 static int
557 mips_linux_stopped_by_watchpoint (struct target_ops *ops)
558 {
559 int n;
560 int num_valid;
561
562 if (!mips_linux_read_watch_registers (ptid_get_lwp (inferior_ptid),
563 &watch_readback,
564 &watch_readback_valid, 1))
565 return 0;
566
567 num_valid = mips_linux_watch_get_num_valid (&watch_readback);
568
569 for (n = 0; n < MAX_DEBUG_REGISTER && n < num_valid; n++)
570 if (mips_linux_watch_get_watchhi (&watch_readback, n) & (R_MASK | W_MASK))
571 return 1;
572
573 return 0;
574 }
575
576 /* Target to_stopped_data_address implementation. Set the address
577 where the watch triggered (if known). Return 1 if the address was
578 known. */
579
580 static int
581 mips_linux_stopped_data_address (struct target_ops *t, CORE_ADDR *paddr)
582 {
583 /* On mips we don't know the low order 3 bits of the data address,
584 so we must return false. */
585 return 0;
586 }
587
588 /* Target to_region_ok_for_hw_watchpoint implementation. Return 1 if
589 the specified region can be covered by the watch registers. */
590
591 static int
592 mips_linux_region_ok_for_hw_watchpoint (struct target_ops *self,
593 CORE_ADDR addr, int len)
594 {
595 struct pt_watch_regs dummy_regs;
596 int i;
597
598 if (!mips_linux_read_watch_registers (ptid_get_lwp (inferior_ptid),
599 &watch_readback,
600 &watch_readback_valid, 0))
601 return 0;
602
603 dummy_regs = watch_readback;
604 /* Clear them out. */
605 for (i = 0; i < mips_linux_watch_get_num_valid (&dummy_regs); i++)
606 mips_linux_watch_set_watchlo (&dummy_regs, i, 0);
607 return mips_linux_watch_try_one_watch (&dummy_regs, addr, len, 0);
608 }
609
610 /* Write the mirrored watch register values for each thread. */
611
612 static int
613 write_watchpoint_regs (void)
614 {
615 struct lwp_info *lp;
616 int tid;
617
618 ALL_LWPS (lp)
619 {
620 tid = ptid_get_lwp (lp->ptid);
621 if (ptrace (PTRACE_SET_WATCH_REGS, tid, &watch_mirror) == -1)
622 perror_with_name (_("Couldn't write debug register"));
623 }
624 return 0;
625 }
626
627 /* linux_nat new_thread implementation. Write the mirrored watch
628 register values for the new thread. */
629
630 static void
631 mips_linux_new_thread (struct lwp_info *lp)
632 {
633 int tid;
634
635 if (!mips_linux_read_watch_registers (ptid_get_lwp (inferior_ptid),
636 &watch_readback,
637 &watch_readback_valid, 0))
638 return;
639
640 tid = ptid_get_lwp (lp->ptid);
641 if (ptrace (PTRACE_SET_WATCH_REGS, tid, &watch_mirror) == -1)
642 perror_with_name (_("Couldn't write debug register"));
643 }
644
645 /* Target to_insert_watchpoint implementation. Try to insert a new
646 watch. Return zero on success. */
647
648 static int
649 mips_linux_insert_watchpoint (struct target_ops *self,
650 CORE_ADDR addr, int len, int type,
651 struct expression *cond)
652 {
653 struct pt_watch_regs regs;
654 struct mips_watchpoint *new_watch;
655 struct mips_watchpoint **pw;
656
657 int i;
658 int retval;
659
660 if (!mips_linux_read_watch_registers (ptid_get_lwp (inferior_ptid),
661 &watch_readback,
662 &watch_readback_valid, 0))
663 return -1;
664
665 if (len <= 0)
666 return -1;
667
668 regs = watch_readback;
669 /* Add the current watches. */
670 mips_linux_watch_populate_regs (current_watches, &regs);
671
672 /* Now try to add the new watch. */
673 if (!mips_linux_watch_try_one_watch (&regs, addr, len,
674 mips_linux_watch_type_to_irw (type)))
675 return -1;
676
677 /* It fit. Stick it on the end of the list. */
678 new_watch = (struct mips_watchpoint *)
679 xmalloc (sizeof (struct mips_watchpoint));
680 new_watch->addr = addr;
681 new_watch->len = len;
682 new_watch->type = type;
683 new_watch->next = NULL;
684
685 pw = &current_watches;
686 while (*pw != NULL)
687 pw = &(*pw)->next;
688 *pw = new_watch;
689
690 watch_mirror = regs;
691 retval = write_watchpoint_regs ();
692
693 if (maint_show_dr)
694 mips_show_dr ("insert_watchpoint", addr, len, type);
695
696 return retval;
697 }
698
699 /* Target to_remove_watchpoint implementation. Try to remove a watch.
700 Return zero on success. */
701
702 static int
703 mips_linux_remove_watchpoint (struct target_ops *self,
704 CORE_ADDR addr, int len, int type,
705 struct expression *cond)
706 {
707 int retval;
708 int deleted_one;
709
710 struct mips_watchpoint **pw;
711 struct mips_watchpoint *w;
712
713 /* Search for a known watch that matches. Then unlink and free
714 it. */
715 deleted_one = 0;
716 pw = &current_watches;
717 while ((w = *pw))
718 {
719 if (w->addr == addr && w->len == len && w->type == type)
720 {
721 *pw = w->next;
722 xfree (w);
723 deleted_one = 1;
724 break;
725 }
726 pw = &(w->next);
727 }
728
729 if (!deleted_one)
730 return -1; /* We don't know about it, fail doing nothing. */
731
732 /* At this point watch_readback is known to be valid because we
733 could not have added the watch without reading it. */
734 gdb_assert (watch_readback_valid == 1);
735
736 watch_mirror = watch_readback;
737 mips_linux_watch_populate_regs (current_watches, &watch_mirror);
738
739 retval = write_watchpoint_regs ();
740
741 if (maint_show_dr)
742 mips_show_dr ("remove_watchpoint", addr, len, type);
743
744 return retval;
745 }
746
747 /* Target to_close implementation. Free any watches and call the
748 super implementation. */
749
750 static void
751 mips_linux_close (struct target_ops *self)
752 {
753 struct mips_watchpoint *w;
754 struct mips_watchpoint *nw;
755
756 /* Clean out the current_watches list. */
757 w = current_watches;
758 while (w)
759 {
760 nw = w->next;
761 xfree (w);
762 w = nw;
763 }
764 current_watches = NULL;
765
766 if (super_close)
767 super_close (self);
768 }
769
770 void _initialize_mips_linux_nat (void);
771
772 void
773 _initialize_mips_linux_nat (void)
774 {
775 struct target_ops *t;
776
777 add_setshow_boolean_cmd ("show-debug-regs", class_maintenance,
778 &maint_show_dr, _("\
779 Set whether to show variables that mirror the mips debug registers."), _("\
780 Show whether to show variables that mirror the mips debug registers."), _("\
781 Use \"on\" to enable, \"off\" to disable.\n\
782 If enabled, the debug registers values are shown when GDB inserts\n\
783 or removes a hardware breakpoint or watchpoint, and when the inferior\n\
784 triggers a breakpoint or watchpoint."),
785 NULL,
786 NULL,
787 &maintenance_set_cmdlist,
788 &maintenance_show_cmdlist);
789
790 t = linux_trad_target (mips_linux_register_u_offset);
791
792 super_close = t->to_close;
793 t->to_close = mips_linux_close;
794
795 super_fetch_registers = t->to_fetch_registers;
796 super_store_registers = t->to_store_registers;
797
798 t->to_fetch_registers = mips64_linux_fetch_registers;
799 t->to_store_registers = mips64_linux_store_registers;
800
801 t->to_can_use_hw_breakpoint = mips_linux_can_use_hw_breakpoint;
802 t->to_remove_watchpoint = mips_linux_remove_watchpoint;
803 t->to_insert_watchpoint = mips_linux_insert_watchpoint;
804 t->to_stopped_by_watchpoint = mips_linux_stopped_by_watchpoint;
805 t->to_stopped_data_address = mips_linux_stopped_data_address;
806 t->to_region_ok_for_hw_watchpoint = mips_linux_region_ok_for_hw_watchpoint;
807
808 t->to_read_description = mips_linux_read_description;
809
810 linux_nat_add_target (t);
811 linux_nat_set_new_thread (t, mips_linux_new_thread);
812
813 /* Initialize the standard target descriptions. */
814 initialize_tdesc_mips_linux ();
815 initialize_tdesc_mips_dsp_linux ();
816 initialize_tdesc_mips64_linux ();
817 initialize_tdesc_mips64_dsp_linux ();
818 }