]>
git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - opcodes/hppa-dis.c
1 /* Disassembler for the PA-RISC. Somewhat derived from sparc-pinsn.c.
2 Copyright 1989, 1990, 1992, 1993 Free Software Foundation, Inc.
4 Contributed by the Center for Software Science at the
5 University of Utah (pa-gdb-bugs@cs.utah.edu).
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
25 #include "opcode/hppa.h"
27 /* Integer register names, indexed by the numbers which appear in the
29 static const char *const reg_names
[] =
30 {"flags", "r1", "rp", "r3", "r4", "r5", "r6", "r7", "r8", "r9",
31 "r10", "r11", "r12", "r13", "r14", "r15", "r16", "r17", "r18", "r19",
32 "r20", "r21", "r22", "r23", "r24", "r25", "r26", "dp", "ret0", "ret1",
35 /* Floating point register names, indexed by the numbers which appear in the
37 static const char *const fp_reg_names
[] =
38 {"fpsr", "fpe2", "fpe4", "fpe6",
39 "fr4", "fr5", "fr6", "fr7", "fr8",
40 "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
41 "fr16", "fr17", "fr18", "fr19", "fr20", "fr21", "fr22", "fr23",
42 "fr24", "fr25", "fr26", "fr27", "fr28", "fr29", "fr30", "fr31"};
44 typedef unsigned int CORE_ADDR
;
46 /* Get at various relevent fields of an instruction word. */
51 #define MASK_14 0x3fff
52 #define MASK_21 0x1fffff
54 /* This macro gets bit fields using HP's numbering (MSB = 0) */
56 #define GET_FIELD(X, FROM, TO) \
57 ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
59 /* Some of these have been converted to 2-d arrays because they
60 consume less storage this way. If the maintenance becomes a
61 problem, convert them back to const 1-d pointer arrays. */
62 static const char *const control_reg
[] = {
63 "rctr", "cr1", "cr2", "cr3", "cr4", "cr5", "cr6", "cr7",
64 "pidr1", "pidr2", "ccr", "sar", "pidr3", "pidr4",
65 "iva", "eiem", "itmr", "pcsq", "pcoq", "iir", "isr",
66 "ior", "ipsw", "eirr", "tr0", "tr1", "tr2", "tr3",
67 "tr4", "tr5", "tr6", "tr7"
70 static const char *const compare_cond_names
[] = {
71 "", ",=", ",<", ",<=", ",<<", ",<<=", ",sv", ",od",
72 ",tr", ",<>", ",>=", ",>", ",>>=", ",>>", ",nsv", ",ev"
74 static const char *const compare_cond_64_names
[] = {
75 "", ",*=", ",*<", ",*<=", ",*<<", ",*<<=", ",*sv", ",*od",
76 ",*tr", ",*<>", ",*>=", ",*>", ",*>>=", ",*>>", ",*nsv", ",*ev"
78 static const char *const cmpib_cond_64_names
[] = {
79 ",*<<", ",*=", ",*<", ",*<=", ",*>>=", ",*<>", ",*>=", ",*>"
81 static const char *const add_cond_names
[] = {
82 "", ",=", ",<", ",<=", ",nuv", ",znv", ",sv", ",od",
83 ",tr", ",<>", ",>=", ",>", ",uv", ",vnz", ",nsv", ",ev"
85 static const char *const add_cond_64_names
[] = {
86 "", ",*=", ",*<", ",*<=", ",*nuv", ",*znv", ",*sv", ",*od",
87 ",*tr", ",*<>", ",*>=", ",*>", ",*uv", ",*vnz", ",*nsv", ",*ev"
89 static const char *const wide_add_cond_names
[] = {
90 "", ",=", ",<", ",<=", ",nuv", ",*=", ",*<", ",*<=",
91 ",tr", ",<>", ",>=", ",>", ",uv", ",*<>", ",*>=", ",*>"
93 static const char *const logical_cond_names
[] = {
94 "", ",=", ",<", ",<=", 0, 0, 0, ",od",
95 ",tr", ",<>", ",>=", ",>", 0, 0, 0, ",ev"};
96 static const char *const logical_cond_64_names
[] = {
97 "", ",*=", ",*<", ",*<=", 0, 0, 0, ",*od",
98 ",*tr", ",*<>", ",*>=", ",*>", 0, 0, 0, ",*ev"};
99 static const char *const unit_cond_names
[] = {
100 "", 0, ",sbz", ",shz", ",sdc", 0, ",sbc", ",shc",
101 ",tr", 0, ",nbz", ",nhz", ",ndc", 0, ",nbc", ",nhc"
103 static const char *const unit_cond_64_names
[] = {
104 "", ",*swz", ",*sbz", ",*shz", ",*sdc", ",*swc", ",*sbc", ",*shc",
105 ",*tr", ",*nwz", ",*nbz", ",*nhz", ",*ndc", ",*nwc", ",*nbc", ",*nhc"
107 static const char *const shift_cond_names
[] = {
108 "", ",=", ",<", ",od", ",tr", ",<>", ",>=", ",ev"
110 static const char *const shift_cond_64_names
[] = {
111 "", ",*=", ",*<", ",*od", ",*tr", ",*<>", ",*>=", ",*ev"
113 static const char *const bb_cond_64_names
[] = {
116 static const char *const index_compl_names
[] = {"", ",m", ",s", ",sm"};
117 static const char *const short_ldst_compl_names
[] = {"", ",ma", "", ",mb"};
118 static const char *const short_bytes_compl_names
[] = {
119 "", ",b,m", ",e", ",e,m"
121 static const char *const float_format_names
[] = {",sgl", ",dbl", "", ",quad"};
122 static const char *const float_comp_names
[] =
124 ",false?", ",false", ",?", ",!<=>", ",=", ",=t", ",?=", ",!<>",
125 ",!?>=", ",<", ",?<", ",!>=", ",!?>", ",<=", ",?<=", ",!>",
126 ",!?<=", ",>", ",?>", ",!<=", ",!?<", ",>=", ",?>=", ",!<",
127 ",!?=", ",<>", ",!=", ",!=t", ",!?", ",<=>", ",true?", ",true"
129 static const char *const signed_unsigned_names
[] = {",u", ",s"};
130 static const char *const mix_half_names
[] = {",l", ",r"};
131 static const char *const saturation_names
[] = {",us", ",ss", 0, ""};
132 static const char *const read_write_names
[] = {",r", ",w"};
133 static const char *const add_compl_names
[] = { 0, "", ",l", ",tsv" };
135 /* For a bunch of different instructions form an index into a
136 completer name table. */
137 #define GET_COMPL(insn) (GET_FIELD (insn, 26, 26) | \
138 GET_FIELD (insn, 18, 18) << 1)
140 #define GET_COND(insn) (GET_FIELD ((insn), 16, 18) + \
141 (GET_FIELD ((insn), 19, 19) ? 8 : 0))
143 /* Utility function to print registers. Put these first, so gcc's function
144 inlining can do its stuff. */
146 #define fputs_filtered(STR,F) (*info->fprintf_func) (info->stream, "%s", STR)
151 disassemble_info
*info
;
153 (*info
->fprintf_func
) (info
->stream
, reg
? reg_names
[reg
] : "r0");
157 fput_fp_reg (reg
, info
)
159 disassemble_info
*info
;
161 (*info
->fprintf_func
) (info
->stream
, reg
? fp_reg_names
[reg
] : "fr0");
165 fput_fp_reg_r (reg
, info
)
167 disassemble_info
*info
;
169 /* Special case floating point exception registers. */
171 (*info
->fprintf_func
) (info
->stream
, "fpe%d", reg
* 2 + 1);
173 (*info
->fprintf_func
) (info
->stream
, "%sR", reg
? fp_reg_names
[reg
]
178 fput_creg (reg
, info
)
180 disassemble_info
*info
;
182 (*info
->fprintf_func
) (info
->stream
, control_reg
[reg
]);
185 /* print constants with sign */
188 fput_const (num
, info
)
190 disassemble_info
*info
;
193 (*info
->fprintf_func
) (info
->stream
, "-%x", -(int)num
);
195 (*info
->fprintf_func
) (info
->stream
, "%x", num
);
198 /* Routines to extract various sized constants out of hppa
201 /* extract a 3-bit space register number from a be, ble, mtsp or mfsp */
206 return GET_FIELD (word
, 18, 18) << 2 | GET_FIELD (word
, 16, 17);
210 extract_5_load (word
)
213 return low_sign_extend (word
>> 16 & MASK_5
, 5);
216 /* extract the immediate field from a st{bhw}s instruction */
218 extract_5_store (word
)
221 return low_sign_extend (word
& MASK_5
, 5);
224 /* extract the immediate field from a break instruction */
226 extract_5r_store (word
)
229 return (word
& MASK_5
);
232 /* extract the immediate field from a {sr}sm instruction */
234 extract_5R_store (word
)
237 return (word
>> 16 & MASK_5
);
240 /* extract the 10 bit immediate field from a {sr}sm instruction */
242 extract_10U_store (word
)
245 return (word
>> 16 & MASK_10
);
248 /* extract the immediate field from a bb instruction */
250 extract_5Q_store (word
)
253 return (word
>> 21 & MASK_5
);
256 /* extract an 11 bit immediate field */
261 return low_sign_extend (word
& MASK_11
, 11);
264 /* extract a 14 bit immediate field */
269 return low_sign_extend (word
& MASK_14
, 14);
272 /* extract a 21 bit constant */
282 val
= GET_FIELD (word
, 20, 20);
284 val
|= GET_FIELD (word
, 9, 19);
286 val
|= GET_FIELD (word
, 5, 6);
288 val
|= GET_FIELD (word
, 0, 4);
290 val
|= GET_FIELD (word
, 7, 8);
291 return sign_extend (val
, 21) << 11;
294 /* extract a 12 bit constant from branch instructions */
300 return sign_extend (GET_FIELD (word
, 19, 28) |
301 GET_FIELD (word
, 29, 29) << 10 |
302 (word
& 0x1) << 11, 12) << 2;
305 /* extract a 17 bit constant from branch instructions, returning the
306 19 bit signed value. */
312 return sign_extend (GET_FIELD (word
, 19, 28) |
313 GET_FIELD (word
, 29, 29) << 10 |
314 GET_FIELD (word
, 11, 15) << 11 |
315 (word
& 0x1) << 16, 17) << 2;
318 /* Print one instruction. */
320 print_insn_hppa (memaddr
, info
)
322 disassemble_info
*info
;
325 unsigned int insn
, i
;
329 (*info
->read_memory_func
) (memaddr
, buffer
, sizeof (buffer
), info
);
332 (*info
->memory_error_func
) (status
, memaddr
, info
);
337 insn
= bfd_getb32 (buffer
);
339 for (i
= 0; i
< NUMOPCODES
; ++i
)
341 const struct pa_opcode
*opcode
= &pa_opcodes
[i
];
342 if ((insn
& opcode
->mask
) == opcode
->match
)
344 register const char *s
;
346 (*info
->fprintf_func
) (info
->stream
, "%s", opcode
->name
);
348 if (!strchr ("cfCY?-+nHNZFIu", opcode
->args
[0]))
349 (*info
->fprintf_func
) (info
->stream
, " ");
350 for (s
= opcode
->args
; *s
!= '\0'; ++s
)
355 fput_reg (GET_FIELD (insn
, 11, 15), info
);
359 fput_reg (GET_FIELD (insn
, 6, 10), info
);
362 fput_creg (GET_FIELD (insn
, 6, 10), info
);
365 fput_reg (GET_FIELD (insn
, 27, 31), info
);
368 /* Handle floating point registers. */
373 fput_fp_reg (GET_FIELD (insn
, 27, 31), info
);
376 if (GET_FIELD (insn
, 25, 25))
377 fput_fp_reg_r (GET_FIELD (insn
, 27, 31), info
);
379 fput_fp_reg (GET_FIELD (insn
, 27, 31), info
);
382 if (GET_FIELD (insn
, 25, 25))
383 fput_fp_reg_r (GET_FIELD (insn
, 6, 10), info
);
385 fput_fp_reg (GET_FIELD (insn
, 6, 10), info
);
388 if (GET_FIELD (insn
, 24, 24))
389 fput_fp_reg_r (GET_FIELD (insn
, 6, 10), info
);
391 fput_fp_reg (GET_FIELD (insn
, 6, 10), info
);
395 if (GET_FIELD (insn
, 25, 25))
396 fput_fp_reg_r (GET_FIELD (insn
, 11, 15), info
);
398 fput_fp_reg (GET_FIELD (insn
, 11, 15), info
);
401 if (GET_FIELD (insn
, 19, 19))
402 fput_fp_reg_r (GET_FIELD (insn
, 11, 15), info
);
404 fput_fp_reg (GET_FIELD (insn
, 11, 15), info
);
408 int reg
= GET_FIELD (insn
, 21, 22);
409 reg
|= GET_FIELD (insn
, 16, 18) << 2;
410 if (GET_FIELD (insn
, 23, 23) != 0)
411 fput_fp_reg_r (reg
, info
);
413 fput_fp_reg (reg
, info
);
418 int reg
= GET_FIELD (insn
, 6, 10);
420 reg
|= (GET_FIELD (insn
, 26, 26) << 4);
421 fput_fp_reg (reg
, info
);
426 int reg
= GET_FIELD (insn
, 11, 15);
428 reg
|= (GET_FIELD (insn
, 26, 26) << 4);
429 fput_fp_reg (reg
, info
);
434 int reg
= GET_FIELD (insn
, 27, 31);
436 reg
|= (GET_FIELD (insn
, 26, 26) << 4);
437 fput_fp_reg (reg
, info
);
442 int reg
= GET_FIELD (insn
, 21, 25);
444 reg
|= (GET_FIELD (insn
, 26, 26) << 4);
445 fput_fp_reg (reg
, info
);
450 int reg
= GET_FIELD (insn
, 16, 20);
452 reg
|= (GET_FIELD (insn
, 26, 26) << 4);
453 fput_fp_reg (reg
, info
);
460 fput_const (extract_5_load (insn
), info
);
463 (*info
->fprintf_func
) (info
->stream
,
464 "sr%d", GET_FIELD (insn
, 16, 17));
468 (*info
->fprintf_func
) (info
->stream
, "sr%d", extract_3 (insn
));
471 /* Handle completers. */
476 (*info
->fprintf_func
) (info
->stream
, "%s ",
477 index_compl_names
[GET_COMPL (insn
)]);
480 (*info
->fprintf_func
) (info
->stream
, "%s ",
481 short_ldst_compl_names
[GET_COMPL (insn
)]);
484 (*info
->fprintf_func
) (info
->stream
, "%s ",
485 short_bytes_compl_names
[GET_COMPL (insn
)]);
488 (*info
->fprintf_func
) (info
->stream
, ",l");
491 (*info
->fprintf_func
) (info
->stream
, "%s ",
492 read_write_names
[GET_FIELD (insn
, 25, 25)]);
495 (*info
->fprintf_func
) (info
->stream
, ",w");
498 if (GET_FIELD (insn
, 23, 26) == 5)
499 (*info
->fprintf_func
) (info
->stream
, ",r");
502 if (GET_FIELD (insn
, 26, 26))
503 (*info
->fprintf_func
) (info
->stream
, ",m ");
505 (*info
->fprintf_func
) (info
->stream
, " ");
508 if (GET_FIELD (insn
, 25, 25))
509 (*info
->fprintf_func
) (info
->stream
, ",i");
512 if (!GET_FIELD (insn
, 21, 21))
513 (*info
->fprintf_func
) (info
->stream
, ",z");
516 (*info
->fprintf_func
)
517 (info
->stream
, "%s", add_compl_names
[GET_FIELD
521 (*info
->fprintf_func
)
522 (info
->stream
, ",dc%s", add_compl_names
[GET_FIELD
526 (*info
->fprintf_func
)
527 (info
->stream
, ",c%s", add_compl_names
[GET_FIELD
531 if (GET_FIELD (insn
, 20, 20))
532 (*info
->fprintf_func
) (info
->stream
, ",tsv");
535 (*info
->fprintf_func
) (info
->stream
, ",tc");
536 if (GET_FIELD (insn
, 20, 20))
537 (*info
->fprintf_func
) (info
->stream
, ",tsv");
540 (*info
->fprintf_func
) (info
->stream
, ",db");
541 if (GET_FIELD (insn
, 20, 20))
542 (*info
->fprintf_func
) (info
->stream
, ",tsv");
545 (*info
->fprintf_func
) (info
->stream
, ",b");
546 if (GET_FIELD (insn
, 20, 20))
547 (*info
->fprintf_func
) (info
->stream
, ",tsv");
550 if (GET_FIELD (insn
, 25, 25))
551 (*info
->fprintf_func
) (info
->stream
, ",tc");
554 /* EXTRD/W has a following condition. */
556 (*info
->fprintf_func
)
557 (info
->stream
, "%s", signed_unsigned_names
[GET_FIELD
560 (*info
->fprintf_func
)
561 (info
->stream
, "%s ", signed_unsigned_names
[GET_FIELD
565 (*info
->fprintf_func
)
566 (info
->stream
, "%s", mix_half_names
[GET_FIELD
570 (*info
->fprintf_func
)
571 (info
->stream
, "%s", saturation_names
[GET_FIELD
575 (*info
->fprintf_func
)
576 (info
->stream
, ",%d%d%d%d ",
577 GET_FIELD (insn
, 17, 18), GET_FIELD (insn
, 20, 21),
578 GET_FIELD (insn
, 22, 23), GET_FIELD (insn
, 24, 25));
583 /* Handle conditions. */
590 (*info
->fprintf_func
) (info
->stream
, "%s ",
591 float_comp_names
[GET_FIELD
595 /* these four conditions are for the set of instructions
596 which distinguish true/false conditions by opcode
597 rather than by the 'f' bit (sigh): comb, comib,
600 fputs_filtered (compare_cond_names
[GET_FIELD (insn
, 16, 18)],
604 fputs_filtered (compare_cond_names
[GET_FIELD (insn
, 16, 18)
608 fputs_filtered (compare_cond_64_names
[GET_FIELD (insn
, 16, 18)],
612 fputs_filtered (compare_cond_64_names
[GET_FIELD (insn
, 16, 18)
616 fputs_filtered (cmpib_cond_64_names
[GET_FIELD (insn
, 16, 18)],
620 fputs_filtered (compare_cond_names
[GET_FIELD (insn
, 16, 18)
621 + GET_FIELD (insn
, 4, 4) * 8], info
);
624 fputs_filtered (add_cond_names
[GET_FIELD (insn
, 16, 18)
625 + GET_FIELD (insn
, 4, 4) * 8], info
);
628 (*info
->fprintf_func
) (info
->stream
, "%s ",
629 compare_cond_names
[GET_COND (insn
)]);
632 (*info
->fprintf_func
) (info
->stream
, "%s ",
633 compare_cond_64_names
[GET_COND (insn
)]);
636 (*info
->fprintf_func
) (info
->stream
, "%s ",
637 add_cond_names
[GET_COND (insn
)]);
640 (*info
->fprintf_func
) (info
->stream
, "%s ",
641 add_cond_64_names
[GET_COND (insn
)]);
644 (*info
->fprintf_func
) (info
->stream
, "%s",
645 add_cond_names
[GET_FIELD (insn
, 16, 18)]);
649 (*info
->fprintf_func
) (info
->stream
, "%s",
650 add_cond_names
[GET_FIELD (insn
, 16, 18)
654 (*info
->fprintf_func
)
656 wide_add_cond_names
[GET_FIELD (insn
, 16, 18)]);
660 (*info
->fprintf_func
)
662 wide_add_cond_names
[GET_FIELD (insn
, 16, 18) + 8]);
666 (*info
->fprintf_func
) (info
->stream
, "%s ",
667 logical_cond_names
[GET_COND (insn
)]);
670 (*info
->fprintf_func
) (info
->stream
, "%s ",
671 logical_cond_64_names
[GET_COND (insn
)]);
674 (*info
->fprintf_func
) (info
->stream
, "%s ",
675 unit_cond_names
[GET_COND (insn
)]);
678 (*info
->fprintf_func
) (info
->stream
, "%s ",
679 unit_cond_64_names
[GET_COND (insn
)]);
684 (*info
->fprintf_func
)
686 shift_cond_names
[GET_FIELD (insn
, 16, 18)]);
688 /* If the next character in args is 'n', it will handle
689 putting out the space. */
691 (*info
->fprintf_func
) (info
->stream
, " ");
694 (*info
->fprintf_func
) (info
->stream
, "%s",
695 shift_cond_64_names
[GET_FIELD (insn
, 16, 18)]);
698 (*info
->fprintf_func
)
700 bb_cond_64_names
[GET_FIELD (insn
, 16, 16)]);
702 /* If the next character in args is 'n', it will handle
703 putting out the space. */
705 (*info
->fprintf_func
) (info
->stream
, " ");
712 fput_const (extract_5_store (insn
), info
);
715 fput_const (extract_5r_store (insn
), info
);
718 fput_const (extract_5R_store (insn
), info
);
721 fput_const (extract_10U_store (insn
), info
);
724 fput_const (extract_5Q_store (insn
), info
);
727 fput_const (extract_11 (insn
), info
);
730 fput_const (extract_14 (insn
), info
);
733 fput_const (extract_21 (insn
), info
);
737 (*info
->fprintf_func
) (info
->stream
, ",n ");
739 (*info
->fprintf_func
) (info
->stream
, " ");
742 if ((insn
& 0x20) && s
[1])
743 (*info
->fprintf_func
) (info
->stream
, ",n ");
744 else if (insn
& 0x20)
745 (*info
->fprintf_func
) (info
->stream
, ",n");
747 (*info
->fprintf_func
) (info
->stream
, " ");
750 (*info
->print_address_func
) (memaddr
+ 8 + extract_12 (insn
),
754 /* 17 bit PC-relative branch. */
755 (*info
->print_address_func
) ((memaddr
+ 8
756 + extract_17 (insn
)),
760 /* 17 bit displacement. This is an offset from a register
761 so it gets disasssembled as just a number, not any sort
763 fput_const (extract_17 (insn
), info
);
767 /* addil %r1 implicit output. */
768 (*info
->fprintf_func
) (info
->stream
, "%%r1");
772 (*info
->fprintf_func
) (info
->stream
, "%d",
773 GET_FIELD (insn
, 24, 25));
776 (*info
->fprintf_func
) (info
->stream
, "%d",
777 GET_FIELD (insn
, 22, 25));
780 (*info
->fprintf_func
) (info
->stream
, "%%sar");
783 (*info
->fprintf_func
) (info
->stream
, "%d",
784 31 - GET_FIELD (insn
, 22, 26));
789 num
= GET_FIELD (insn
, 20, 20) << 5;
790 num
|= GET_FIELD (insn
, 22, 26);
791 (*info
->fprintf_func
) (info
->stream
, "%d", 63 - num
);
795 (*info
->fprintf_func
) (info
->stream
, "%d",
796 GET_FIELD (insn
, 22, 26));
801 num
= GET_FIELD (insn
, 20, 20) << 5;
802 num
|= GET_FIELD (insn
, 22, 26);
803 (*info
->fprintf_func
) (info
->stream
, "%d", num
);
807 (*info
->fprintf_func
) (info
->stream
, "%d",
808 32 - GET_FIELD (insn
, 27, 31));
813 num
= (GET_FIELD (insn
, 23, 23) + 1) * 32;
814 num
-= GET_FIELD (insn
, 27, 31);
815 (*info
->fprintf_func
) (info
->stream
, "%d", num
);
821 num
= (GET_FIELD (insn
, 19, 19) + 1) * 32;
822 num
-= GET_FIELD (insn
, 27, 31);
823 (*info
->fprintf_func
) (info
->stream
, "%d", num
);
827 fput_const (GET_FIELD (insn
, 20, 28), info
);
830 fput_const (GET_FIELD (insn
, 6, 18), info
);
833 fput_const (GET_FIELD (insn
, 6, 31), info
);
836 (*info
->fprintf_func
) (info
->stream
, ",%d", GET_FIELD (insn
, 23, 25));
839 fput_const ((GET_FIELD (insn
, 6,20) << 5 |
840 GET_FIELD (insn
, 27, 31)), info
);
843 fput_const (GET_FIELD (insn
, 6, 20), info
);
846 fput_const ((GET_FIELD (insn
, 6, 22) << 5 |
847 GET_FIELD (insn
, 27, 31)), info
);
850 fput_const ((GET_FIELD (insn
, 11, 20) << 5 |
851 GET_FIELD (insn
, 27, 31)), info
);
854 fput_const ((GET_FIELD (insn
, 16, 20) << 5 |
855 GET_FIELD (insn
, 27, 31)), info
);
858 (*info
->fprintf_func
) (info
->stream
, ",%d", GET_FIELD (insn
, 23, 25));
861 /* if no destination completer and not before a completer
862 for fcmp, need a space here */
863 if (s
[1] == 'G' || s
[1] == '?')
864 fputs_filtered (float_format_names
[GET_FIELD (insn
, 19, 20)],
867 (*info
->fprintf_func
) (info
->stream
, "%s ",
868 float_format_names
[GET_FIELD
872 (*info
->fprintf_func
) (info
->stream
, "%s ",
873 float_format_names
[GET_FIELD (insn
,
877 if (GET_FIELD (insn
, 26, 26) == 1)
878 (*info
->fprintf_func
) (info
->stream
, "%s ",
879 float_format_names
[0]);
881 (*info
->fprintf_func
) (info
->stream
, "%s ",
882 float_format_names
[1]);
885 /* if no destination completer and not before a completer
886 for fcmp, need a space here */
888 fputs_filtered (float_format_names
[GET_FIELD (insn
, 20, 20)],
891 (*info
->fprintf_func
) (info
->stream
, "%s ",
892 float_format_names
[GET_FIELD
896 (*info
->fprintf_func
) (info
->stream
, "%c", *s
);
903 (*info
->fprintf_func
) (info
->stream
, "#%8x", insn
);