]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - opcodes/i386-opc.h
x86: drop VecESize
[thirdparty/binutils-gdb.git] / opcodes / i386-opc.h
1 /* Declarations for Intel 80386 opcode table
2 Copyright (C) 2007-2018 Free Software Foundation, Inc.
3
4 This file is part of the GNU opcodes library.
5
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
10
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21 #include "opcode/i386.h"
22 #ifdef HAVE_LIMITS_H
23 #include <limits.h>
24 #endif
25
26 #ifndef CHAR_BIT
27 #define CHAR_BIT 8
28 #endif
29
30 /* Position of cpu flags bitfiled. */
31
32 enum
33 {
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
46 /* CLFLUSH Instruction support required */
47 CpuClflush,
48 /* NOP Instruction support required */
49 CpuNop,
50 /* SYSCALL Instructions support required */
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
94 /* AVX2 support required */
95 CpuAVX2,
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
111 /* Intel L1OM support required */
112 CpuL1OM,
113 /* Intel K1OM support required */
114 CpuK1OM,
115 /* Intel IAMCU support required */
116 CpuIAMCU,
117 /* Xsave/xrstor New Instructions support required */
118 CpuXsave,
119 /* Xsaveopt New Instructions support required */
120 CpuXsaveopt,
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
129 /* XOP support required */
130 CpuXOP,
131 /* LWP support required */
132 CpuLWP,
133 /* BMI support required */
134 CpuBMI,
135 /* TBM support required */
136 CpuTBM,
137 /* MOVBE Instruction support required */
138 CpuMovbe,
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
141 /* EPT Instructions required */
142 CpuEPT,
143 /* RDTSCP Instruction support required */
144 CpuRdtscp,
145 /* FSGSBASE Instructions required */
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
159 /* INVPCID Instructions required */
160 CpuINVPCID,
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
163 /* Intel MPX Instructions required */
164 CpuMPX,
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
171 /* Supports prefetchw and prefetch instructions. */
172 CpuPRFCHW,
173 /* SMAP instructions required. */
174 CpuSMAP,
175 /* SHA instructions required. */
176 CpuSHA,
177 /* VREX support required */
178 CpuVREX,
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
187 /* SE1 instruction required */
188 CpuSE1,
189 /* CLWB instruction required */
190 CpuCLWB,
191 /* Intel AVX-512 IFMA Instructions support required. */
192 CpuAVX512IFMA,
193 /* Intel AVX-512 VBMI Instructions support required. */
194 CpuAVX512VBMI,
195 /* Intel AVX-512 4FMAPS Instructions support required. */
196 CpuAVX512_4FMAPS,
197 /* Intel AVX-512 4VNNIW Instructions support required. */
198 CpuAVX512_4VNNIW,
199 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
200 CpuAVX512_VPOPCNTDQ,
201 /* Intel AVX-512 VBMI2 Instructions support required. */
202 CpuAVX512_VBMI2,
203 /* Intel AVX-512 VNNI Instructions support required. */
204 CpuAVX512_VNNI,
205 /* Intel AVX-512 BITALG Instructions support required. */
206 CpuAVX512_BITALG,
207 /* mwaitx instruction required */
208 CpuMWAITX,
209 /* Clzero instruction required */
210 CpuCLZERO,
211 /* OSPKE instruction required */
212 CpuOSPKE,
213 /* RDPID instruction required */
214 CpuRDPID,
215 /* PTWRITE instruction required */
216 CpuPTWRITE,
217 /* CET instructions support required */
218 CpuIBT,
219 CpuSHSTK,
220 /* GFNI instructions required */
221 CpuGFNI,
222 /* VAES instructions required */
223 CpuVAES,
224 /* VPCLMULQDQ instructions required */
225 CpuVPCLMULQDQ,
226 /* WBNOINVD instructions required */
227 CpuWBNOINVD,
228 /* PCONFIG instructions required */
229 CpuPCONFIG,
230 /* MMX register support required */
231 CpuRegMMX,
232 /* XMM register support required */
233 CpuRegXMM,
234 /* YMM register support required */
235 CpuRegYMM,
236 /* ZMM register support required */
237 CpuRegZMM,
238 /* Mask register support required */
239 CpuRegMask,
240 /* 64bit support required */
241 Cpu64,
242 /* Not supported in the 64bit mode */
243 CpuNo64,
244 /* The last bitfield in i386_cpu_flags. */
245 CpuMax = CpuNo64
246 };
247
248 #define CpuNumOfUints \
249 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
250 #define CpuNumOfBits \
251 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
252
253 /* If you get a compiler error for zero width of the unused field,
254 comment it out. */
255 #define CpuUnused (CpuMax + 1)
256
257 /* We can check if an instruction is available with array instead
258 of bitfield. */
259 typedef union i386_cpu_flags
260 {
261 struct
262 {
263 unsigned int cpui186:1;
264 unsigned int cpui286:1;
265 unsigned int cpui386:1;
266 unsigned int cpui486:1;
267 unsigned int cpui586:1;
268 unsigned int cpui686:1;
269 unsigned int cpuclflush:1;
270 unsigned int cpunop:1;
271 unsigned int cpusyscall:1;
272 unsigned int cpu8087:1;
273 unsigned int cpu287:1;
274 unsigned int cpu387:1;
275 unsigned int cpu687:1;
276 unsigned int cpufisttp:1;
277 unsigned int cpummx:1;
278 unsigned int cpusse:1;
279 unsigned int cpusse2:1;
280 unsigned int cpua3dnow:1;
281 unsigned int cpua3dnowa:1;
282 unsigned int cpusse3:1;
283 unsigned int cpupadlock:1;
284 unsigned int cpusvme:1;
285 unsigned int cpuvmx:1;
286 unsigned int cpusmx:1;
287 unsigned int cpussse3:1;
288 unsigned int cpusse4a:1;
289 unsigned int cpuabm:1;
290 unsigned int cpusse4_1:1;
291 unsigned int cpusse4_2:1;
292 unsigned int cpuavx:1;
293 unsigned int cpuavx2:1;
294 unsigned int cpuavx512f:1;
295 unsigned int cpuavx512cd:1;
296 unsigned int cpuavx512er:1;
297 unsigned int cpuavx512pf:1;
298 unsigned int cpuavx512vl:1;
299 unsigned int cpuavx512dq:1;
300 unsigned int cpuavx512bw:1;
301 unsigned int cpul1om:1;
302 unsigned int cpuk1om:1;
303 unsigned int cpuiamcu:1;
304 unsigned int cpuxsave:1;
305 unsigned int cpuxsaveopt:1;
306 unsigned int cpuaes:1;
307 unsigned int cpupclmul:1;
308 unsigned int cpufma:1;
309 unsigned int cpufma4:1;
310 unsigned int cpuxop:1;
311 unsigned int cpulwp:1;
312 unsigned int cpubmi:1;
313 unsigned int cputbm:1;
314 unsigned int cpumovbe:1;
315 unsigned int cpucx16:1;
316 unsigned int cpuept:1;
317 unsigned int cpurdtscp:1;
318 unsigned int cpufsgsbase:1;
319 unsigned int cpurdrnd:1;
320 unsigned int cpuf16c:1;
321 unsigned int cpubmi2:1;
322 unsigned int cpulzcnt:1;
323 unsigned int cpuhle:1;
324 unsigned int cpurtm:1;
325 unsigned int cpuinvpcid:1;
326 unsigned int cpuvmfunc:1;
327 unsigned int cpumpx:1;
328 unsigned int cpulm:1;
329 unsigned int cpurdseed:1;
330 unsigned int cpuadx:1;
331 unsigned int cpuprfchw:1;
332 unsigned int cpusmap:1;
333 unsigned int cpusha:1;
334 unsigned int cpuvrex:1;
335 unsigned int cpuclflushopt:1;
336 unsigned int cpuxsaves:1;
337 unsigned int cpuxsavec:1;
338 unsigned int cpuprefetchwt1:1;
339 unsigned int cpuse1:1;
340 unsigned int cpuclwb:1;
341 unsigned int cpuavx512ifma:1;
342 unsigned int cpuavx512vbmi:1;
343 unsigned int cpuavx512_4fmaps:1;
344 unsigned int cpuavx512_4vnniw:1;
345 unsigned int cpuavx512_vpopcntdq:1;
346 unsigned int cpuavx512_vbmi2:1;
347 unsigned int cpuavx512_vnni:1;
348 unsigned int cpuavx512_bitalg:1;
349 unsigned int cpumwaitx:1;
350 unsigned int cpuclzero:1;
351 unsigned int cpuospke:1;
352 unsigned int cpurdpid:1;
353 unsigned int cpuptwrite:1;
354 unsigned int cpuibt:1;
355 unsigned int cpushstk:1;
356 unsigned int cpugfni:1;
357 unsigned int cpuvaes:1;
358 unsigned int cpuvpclmulqdq:1;
359 unsigned int cpuwbnoinvd:1;
360 unsigned int cpupconfig:1;
361 unsigned int cpuregmmx:1;
362 unsigned int cpuregxmm:1;
363 unsigned int cpuregymm:1;
364 unsigned int cpuregzmm:1;
365 unsigned int cpuregmask:1;
366 unsigned int cpu64:1;
367 unsigned int cpuno64:1;
368 #ifdef CpuUnused
369 unsigned int unused:(CpuNumOfBits - CpuUnused);
370 #endif
371 } bitfield;
372 unsigned int array[CpuNumOfUints];
373 } i386_cpu_flags;
374
375 /* Position of opcode_modifier bits. */
376
377 enum
378 {
379 /* has direction bit. */
380 D = 0,
381 /* set if operands can be words or dwords encoded the canonical way */
382 W,
383 /* load form instruction. Must be placed before store form. */
384 Load,
385 /* insn has a modrm byte. */
386 Modrm,
387 /* register is in low 3 bits of opcode */
388 ShortForm,
389 /* special case for jump insns. */
390 Jump,
391 /* call and jump */
392 JumpDword,
393 /* loop and jecxz */
394 JumpByte,
395 /* special case for intersegment leaps/calls */
396 JumpInterSegment,
397 /* FP insn memory format bit, sized by 0x4 */
398 FloatMF,
399 /* src/dest swap for floats. */
400 FloatR,
401 /* needs size prefix if in 32-bit mode */
402 Size16,
403 /* needs size prefix if in 16-bit mode */
404 Size32,
405 /* needs size prefix if in 64-bit mode */
406 Size64,
407 /* check register size. */
408 CheckRegSize,
409 /* instruction ignores operand size prefix and in Intel mode ignores
410 mnemonic size suffix check. */
411 IgnoreSize,
412 /* default insn size depends on mode */
413 DefaultSize,
414 /* b suffix on instruction illegal */
415 No_bSuf,
416 /* w suffix on instruction illegal */
417 No_wSuf,
418 /* l suffix on instruction illegal */
419 No_lSuf,
420 /* s suffix on instruction illegal */
421 No_sSuf,
422 /* q suffix on instruction illegal */
423 No_qSuf,
424 /* long double suffix on instruction illegal */
425 No_ldSuf,
426 /* instruction needs FWAIT */
427 FWait,
428 /* quick test for string instructions */
429 IsString,
430 /* quick test if branch instruction is MPX supported */
431 BNDPrefixOk,
432 /* quick test if NOTRACK prefix is supported */
433 NoTrackPrefixOk,
434 /* quick test for lockable instructions */
435 IsLockable,
436 /* fake an extra reg operand for clr, imul and special register
437 processing for some instructions. */
438 RegKludge,
439 /* An implicit xmm0 as the first operand */
440 Implicit1stXmm0,
441 /* The HLE prefix is OK:
442 1. With a LOCK prefix.
443 2. With or without a LOCK prefix.
444 3. With a RELEASE (0xf3) prefix.
445 */
446 #define HLEPrefixNone 0
447 #define HLEPrefixLock 1
448 #define HLEPrefixAny 2
449 #define HLEPrefixRelease 3
450 HLEPrefixOk,
451 /* An instruction on which a "rep" prefix is acceptable. */
452 RepPrefixOk,
453 /* Convert to DWORD */
454 ToDword,
455 /* Convert to QWORD */
456 ToQword,
457 /* Address prefix changes operand 0 */
458 AddrPrefixOp0,
459 /* opcode is a prefix */
460 IsPrefix,
461 /* instruction has extension in 8 bit imm */
462 ImmExt,
463 /* instruction don't need Rex64 prefix. */
464 NoRex64,
465 /* instruction require Rex64 prefix. */
466 Rex64,
467 /* deprecated fp insn, gets a warning */
468 Ugh,
469 /* insn has VEX prefix:
470 1: 128bit VEX prefix (or operand dependent).
471 2: 256bit VEX prefix.
472 3: Scalar VEX prefix.
473 */
474 #define VEX128 1
475 #define VEX256 2
476 #define VEXScalar 3
477 Vex,
478 /* How to encode VEX.vvvv:
479 0: VEX.vvvv must be 1111b.
480 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
481 the content of source registers will be preserved.
482 VEX.DDS. The second register operand is encoded in VEX.vvvv
483 where the content of first source register will be overwritten
484 by the result.
485 VEX.NDD2. The second destination register operand is encoded in
486 VEX.vvvv for instructions with 2 destination register operands.
487 For assembler, there are no difference between VEX.NDS, VEX.DDS
488 and VEX.NDD2.
489 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
490 instructions with 1 destination register operand.
491 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
492 of the operands can access a memory location.
493 */
494 #define VEXXDS 1
495 #define VEXNDD 2
496 #define VEXLWP 3
497 VexVVVV,
498 /* How the VEX.W bit is used:
499 0: Set by the REX.W bit.
500 1: VEX.W0. Should always be 0.
501 2: VEX.W1. Should always be 1.
502 */
503 #define VEXW0 1
504 #define VEXW1 2
505 VexW,
506 /* VEX opcode prefix:
507 0: VEX 0x0F opcode prefix.
508 1: VEX 0x0F38 opcode prefix.
509 2: VEX 0x0F3A opcode prefix
510 3: XOP 0x08 opcode prefix.
511 4: XOP 0x09 opcode prefix
512 5: XOP 0x0A opcode prefix.
513 */
514 #define VEX0F 0
515 #define VEX0F38 1
516 #define VEX0F3A 2
517 #define XOP08 3
518 #define XOP09 4
519 #define XOP0A 5
520 VexOpcode,
521 /* number of VEX source operands:
522 0: <= 2 source operands.
523 1: 2 XOP source operands.
524 2: 3 source operands.
525 */
526 #define XOP2SOURCES 1
527 #define VEX3SOURCES 2
528 VexSources,
529 /* instruction has VEX 8 bit imm */
530 VexImmExt,
531 /* Instruction with vector SIB byte:
532 1: 128bit vector register.
533 2: 256bit vector register.
534 3: 512bit vector register.
535 */
536 #define VecSIB128 1
537 #define VecSIB256 2
538 #define VecSIB512 3
539 VecSIB,
540 /* SSE to AVX support required */
541 SSE2AVX,
542 /* No AVX equivalent */
543 NoAVX,
544
545 /* insn has EVEX prefix:
546 1: 512bit EVEX prefix.
547 2: 128bit EVEX prefix.
548 3: 256bit EVEX prefix.
549 4: Length-ignored (LIG) EVEX prefix.
550 5: Length determined from actual operands.
551 */
552 #define EVEX512 1
553 #define EVEX128 2
554 #define EVEX256 3
555 #define EVEXLIG 4
556 #define EVEXDYN 5
557 EVex,
558
559 /* AVX512 masking support:
560 1: Zeroing-masking.
561 2: Merging-masking.
562 3: Both zeroing and merging masking.
563 */
564 #define ZEROING_MASKING 1
565 #define MERGING_MASKING 2
566 #define BOTH_MASKING 3
567 Masking,
568
569 Broadcast,
570
571 /* Static rounding control is supported. */
572 StaticRounding,
573
574 /* Supress All Exceptions is supported. */
575 SAE,
576
577 /* Copressed Disp8*N attribute. */
578 Disp8MemShift,
579
580 /* Default mask isn't allowed. */
581 NoDefMask,
582
583 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
584 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
585 */
586 ImplicitQuadGroup,
587
588 /* Support encoding optimization. */
589 Optimize,
590
591 /* AT&T mnemonic. */
592 ATTMnemonic,
593 /* AT&T syntax. */
594 ATTSyntax,
595 /* Intel syntax. */
596 IntelSyntax,
597 /* AMD64. */
598 AMD64,
599 /* Intel64. */
600 Intel64,
601 /* The last bitfield in i386_opcode_modifier. */
602 Opcode_Modifier_Max
603 };
604
605 typedef struct i386_opcode_modifier
606 {
607 unsigned int d:1;
608 unsigned int w:1;
609 unsigned int load:1;
610 unsigned int modrm:1;
611 unsigned int shortform:1;
612 unsigned int jump:1;
613 unsigned int jumpdword:1;
614 unsigned int jumpbyte:1;
615 unsigned int jumpintersegment:1;
616 unsigned int floatmf:1;
617 unsigned int floatr:1;
618 unsigned int size16:1;
619 unsigned int size32:1;
620 unsigned int size64:1;
621 unsigned int checkregsize:1;
622 unsigned int ignoresize:1;
623 unsigned int defaultsize:1;
624 unsigned int no_bsuf:1;
625 unsigned int no_wsuf:1;
626 unsigned int no_lsuf:1;
627 unsigned int no_ssuf:1;
628 unsigned int no_qsuf:1;
629 unsigned int no_ldsuf:1;
630 unsigned int fwait:1;
631 unsigned int isstring:1;
632 unsigned int bndprefixok:1;
633 unsigned int notrackprefixok:1;
634 unsigned int islockable:1;
635 unsigned int regkludge:1;
636 unsigned int implicit1stxmm0:1;
637 unsigned int hleprefixok:2;
638 unsigned int repprefixok:1;
639 unsigned int todword:1;
640 unsigned int toqword:1;
641 unsigned int addrprefixop0:1;
642 unsigned int isprefix:1;
643 unsigned int immext:1;
644 unsigned int norex64:1;
645 unsigned int rex64:1;
646 unsigned int ugh:1;
647 unsigned int vex:2;
648 unsigned int vexvvvv:2;
649 unsigned int vexw:2;
650 unsigned int vexopcode:3;
651 unsigned int vexsources:2;
652 unsigned int veximmext:1;
653 unsigned int vecsib:2;
654 unsigned int sse2avx:1;
655 unsigned int noavx:1;
656 unsigned int evex:3;
657 unsigned int masking:2;
658 unsigned int broadcast:1;
659 unsigned int staticrounding:1;
660 unsigned int sae:1;
661 unsigned int disp8memshift:3;
662 unsigned int nodefmask:1;
663 unsigned int implicitquadgroup:1;
664 unsigned int optimize:1;
665 unsigned int attmnemonic:1;
666 unsigned int attsyntax:1;
667 unsigned int intelsyntax:1;
668 unsigned int amd64:1;
669 unsigned int intel64:1;
670 } i386_opcode_modifier;
671
672 /* Position of operand_type bits. */
673
674 enum
675 {
676 /* Register (qualified by Byte, Word, etc) */
677 Reg = 0,
678 /* MMX register */
679 RegMMX,
680 /* Vector registers */
681 RegSIMD,
682 /* Vector Mask registers */
683 RegMask,
684 /* Control register */
685 Control,
686 /* Debug register */
687 Debug,
688 /* Test register */
689 Test,
690 /* 2 bit segment register */
691 SReg2,
692 /* 3 bit segment register */
693 SReg3,
694 /* 1 bit immediate */
695 Imm1,
696 /* 8 bit immediate */
697 Imm8,
698 /* 8 bit immediate sign extended */
699 Imm8S,
700 /* 16 bit immediate */
701 Imm16,
702 /* 32 bit immediate */
703 Imm32,
704 /* 32 bit immediate sign extended */
705 Imm32S,
706 /* 64 bit immediate */
707 Imm64,
708 /* 8bit/16bit/32bit displacements are used in different ways,
709 depending on the instruction. For jumps, they specify the
710 size of the PC relative displacement, for instructions with
711 memory operand, they specify the size of the offset relative
712 to the base register, and for instructions with memory offset
713 such as `mov 1234,%al' they specify the size of the offset
714 relative to the segment base. */
715 /* 8 bit displacement */
716 Disp8,
717 /* 16 bit displacement */
718 Disp16,
719 /* 32 bit displacement */
720 Disp32,
721 /* 32 bit signed displacement */
722 Disp32S,
723 /* 64 bit displacement */
724 Disp64,
725 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
726 Acc,
727 /* Register which can be used for base or index in memory operand. */
728 BaseIndex,
729 /* Register to hold in/out port addr = dx */
730 InOutPortReg,
731 /* Register to hold shift count = cl */
732 ShiftCount,
733 /* Absolute address for jump. */
734 JumpAbsolute,
735 /* String insn operand with fixed es segment */
736 EsSeg,
737 /* RegMem is for instructions with a modrm byte where the register
738 destination operand should be encoded in the mod and regmem fields.
739 Normally, it will be encoded in the reg field. We add a RegMem
740 flag to the destination register operand to indicate that it should
741 be encoded in the regmem field. */
742 RegMem,
743 /* Memory. */
744 Mem,
745 /* BYTE memory. */
746 Byte,
747 /* WORD memory. 2 byte */
748 Word,
749 /* DWORD memory. 4 byte */
750 Dword,
751 /* FWORD memory. 6 byte */
752 Fword,
753 /* QWORD memory. 8 byte */
754 Qword,
755 /* TBYTE memory. 10 byte */
756 Tbyte,
757 /* XMMWORD memory. */
758 Xmmword,
759 /* YMMWORD memory. */
760 Ymmword,
761 /* ZMMWORD memory. */
762 Zmmword,
763 /* Unspecified memory size. */
764 Unspecified,
765 /* Any memory size. */
766 Anysize,
767
768 /* Vector 4 bit immediate. */
769 Vec_Imm4,
770
771 /* Bound register. */
772 RegBND,
773
774 /* The last bitfield in i386_operand_type. */
775 OTMax
776 };
777
778 #define OTNumOfUints \
779 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
780 #define OTNumOfBits \
781 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
782
783 /* If you get a compiler error for zero width of the unused field,
784 comment it out. */
785 #define OTUnused (OTMax + 1)
786
787 typedef union i386_operand_type
788 {
789 struct
790 {
791 unsigned int reg:1;
792 unsigned int regmmx:1;
793 unsigned int regsimd:1;
794 unsigned int regmask:1;
795 unsigned int control:1;
796 unsigned int debug:1;
797 unsigned int test:1;
798 unsigned int sreg2:1;
799 unsigned int sreg3:1;
800 unsigned int imm1:1;
801 unsigned int imm8:1;
802 unsigned int imm8s:1;
803 unsigned int imm16:1;
804 unsigned int imm32:1;
805 unsigned int imm32s:1;
806 unsigned int imm64:1;
807 unsigned int disp8:1;
808 unsigned int disp16:1;
809 unsigned int disp32:1;
810 unsigned int disp32s:1;
811 unsigned int disp64:1;
812 unsigned int acc:1;
813 unsigned int baseindex:1;
814 unsigned int inoutportreg:1;
815 unsigned int shiftcount:1;
816 unsigned int jumpabsolute:1;
817 unsigned int esseg:1;
818 unsigned int regmem:1;
819 unsigned int mem:1;
820 unsigned int byte:1;
821 unsigned int word:1;
822 unsigned int dword:1;
823 unsigned int fword:1;
824 unsigned int qword:1;
825 unsigned int tbyte:1;
826 unsigned int xmmword:1;
827 unsigned int ymmword:1;
828 unsigned int zmmword:1;
829 unsigned int unspecified:1;
830 unsigned int anysize:1;
831 unsigned int vec_imm4:1;
832 unsigned int regbnd:1;
833 #ifdef OTUnused
834 unsigned int unused:(OTNumOfBits - OTUnused);
835 #endif
836 } bitfield;
837 unsigned int array[OTNumOfUints];
838 } i386_operand_type;
839
840 typedef struct insn_template
841 {
842 /* instruction name sans width suffix ("mov" for movl insns) */
843 char *name;
844
845 /* how many operands */
846 unsigned int operands;
847
848 /* base_opcode is the fundamental opcode byte without optional
849 prefix(es). */
850 unsigned int base_opcode;
851 #define Opcode_D 0x2 /* Direction bit:
852 set if Reg --> Regmem;
853 unset if Regmem --> Reg. */
854 #define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
855 #define Opcode_FloatD 0x400 /* Direction bit for float insns. */
856
857 /* extension_opcode is the 3 bit extension for group <n> insns.
858 This field is also used to store the 8-bit opcode suffix for the
859 AMD 3DNow! instructions.
860 If this template has no extension opcode (the usual case) use None
861 Instructions */
862 unsigned int extension_opcode;
863 #define None 0xffff /* If no extension_opcode is possible. */
864
865 /* Opcode length. */
866 unsigned char opcode_length;
867
868 /* cpu feature flags */
869 i386_cpu_flags cpu_flags;
870
871 /* the bits in opcode_modifier are used to generate the final opcode from
872 the base_opcode. These bits also are used to detect alternate forms of
873 the same instruction */
874 i386_opcode_modifier opcode_modifier;
875
876 /* operand_types[i] describes the type of operand i. This is made
877 by OR'ing together all of the possible type masks. (e.g.
878 'operand_types[i] = Reg|Imm' specifies that operand i can be
879 either a register or an immediate operand. */
880 i386_operand_type operand_types[MAX_OPERANDS];
881 }
882 insn_template;
883
884 extern const insn_template i386_optab[];
885
886 /* these are for register name --> number & type hash lookup */
887 typedef struct
888 {
889 char *reg_name;
890 i386_operand_type reg_type;
891 unsigned char reg_flags;
892 #define RegRex 0x1 /* Extended register. */
893 #define RegRex64 0x2 /* Extended 8 bit register. */
894 #define RegVRex 0x4 /* Extended vector register. */
895 unsigned char reg_num;
896 #define RegRip ((unsigned char ) ~0)
897 #define RegEip (RegRip - 1)
898 /* EIZ and RIZ are fake index registers. */
899 #define RegEiz (RegEip - 1)
900 #define RegRiz (RegEiz - 1)
901 /* FLAT is a fake segment register (Intel mode). */
902 #define RegFlat ((unsigned char) ~0)
903 signed char dw2_regnum[2];
904 #define Dw2Inval (-1)
905 }
906 reg_entry;
907
908 /* Entries in i386_regtab. */
909 #define REGNAM_AL 1
910 #define REGNAM_AX 25
911 #define REGNAM_EAX 41
912
913 extern const reg_entry i386_regtab[];
914 extern const unsigned int i386_regtab_size;
915
916 typedef struct
917 {
918 char *seg_name;
919 unsigned int seg_prefix;
920 }
921 seg_entry;
922
923 extern const seg_entry cs;
924 extern const seg_entry ds;
925 extern const seg_entry ss;
926 extern const seg_entry es;
927 extern const seg_entry fs;
928 extern const seg_entry gs;