]>
Commit | Line | Data |
---|---|---|
af62a557 LW |
1 | /* |
2 | * Copyright 2011, Marvell Semiconductor Inc. | |
3 | * Lei Wen <leiwen@marvell.com> | |
4 | * | |
1a459660 | 5 | * SPDX-License-Identifier: GPL-2.0+ |
af62a557 LW |
6 | * |
7 | * Back ported to the 8xx platform (from the 8260 platform) by | |
8 | * Murray.Jensen@cmst.csiro.au, 27-Jan-01. | |
9 | */ | |
10 | ||
11 | #include <common.h> | |
2a809093 | 12 | #include <errno.h> |
af62a557 LW |
13 | #include <malloc.h> |
14 | #include <mmc.h> | |
15 | #include <sdhci.h> | |
16 | ||
492d3223 SR |
17 | #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) |
18 | void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER; | |
19 | #else | |
af62a557 | 20 | void *aligned_buffer; |
492d3223 | 21 | #endif |
af62a557 LW |
22 | |
23 | static void sdhci_reset(struct sdhci_host *host, u8 mask) | |
24 | { | |
25 | unsigned long timeout; | |
26 | ||
27 | /* Wait max 100 ms */ | |
28 | timeout = 100; | |
29 | sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); | |
30 | while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { | |
31 | if (timeout == 0) { | |
30e6d979 DR |
32 | printf("%s: Reset 0x%x never completed.\n", |
33 | __func__, (int)mask); | |
af62a557 LW |
34 | return; |
35 | } | |
36 | timeout--; | |
37 | udelay(1000); | |
38 | } | |
39 | } | |
40 | ||
41 | static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd) | |
42 | { | |
43 | int i; | |
44 | if (cmd->resp_type & MMC_RSP_136) { | |
45 | /* CRC is stripped so we need to do some shifting. */ | |
46 | for (i = 0; i < 4; i++) { | |
47 | cmd->response[i] = sdhci_readl(host, | |
48 | SDHCI_RESPONSE + (3-i)*4) << 8; | |
49 | if (i != 3) | |
50 | cmd->response[i] |= sdhci_readb(host, | |
51 | SDHCI_RESPONSE + (3-i)*4-1); | |
52 | } | |
53 | } else { | |
54 | cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE); | |
55 | } | |
56 | } | |
57 | ||
58 | static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data) | |
59 | { | |
60 | int i; | |
61 | char *offs; | |
62 | for (i = 0; i < data->blocksize; i += 4) { | |
63 | offs = data->dest + i; | |
64 | if (data->flags == MMC_DATA_READ) | |
65 | *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER); | |
66 | else | |
67 | sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER); | |
68 | } | |
69 | } | |
70 | ||
71 | static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data, | |
72 | unsigned int start_addr) | |
73 | { | |
a004abde | 74 | unsigned int stat, rdy, mask, timeout, block = 0; |
7dde50d7 | 75 | bool transfer_done = false; |
45a68fe2 | 76 | #ifdef CONFIG_MMC_SDHCI_SDMA |
804c7f42 | 77 | unsigned char ctrl; |
2c011847 | 78 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
804c7f42 | 79 | ctrl &= ~SDHCI_CTRL_DMA_MASK; |
2c011847 | 80 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
804c7f42 | 81 | #endif |
af62a557 | 82 | |
5d48e422 | 83 | timeout = 1000000; |
af62a557 LW |
84 | rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL; |
85 | mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE; | |
86 | do { | |
87 | stat = sdhci_readl(host, SDHCI_INT_STATUS); | |
88 | if (stat & SDHCI_INT_ERROR) { | |
30e6d979 DR |
89 | printf("%s: Error detected in status(0x%X)!\n", |
90 | __func__, stat); | |
2cb5d67c | 91 | return -EIO; |
af62a557 | 92 | } |
7dde50d7 | 93 | if (!transfer_done && (stat & rdy)) { |
af62a557 LW |
94 | if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)) |
95 | continue; | |
96 | sdhci_writel(host, rdy, SDHCI_INT_STATUS); | |
97 | sdhci_transfer_pio(host, data); | |
98 | data->dest += data->blocksize; | |
7dde50d7 AD |
99 | if (++block >= data->blocks) { |
100 | /* Keep looping until the SDHCI_INT_DATA_END is | |
101 | * cleared, even if we finished sending all the | |
102 | * blocks. | |
103 | */ | |
104 | transfer_done = true; | |
105 | continue; | |
106 | } | |
af62a557 | 107 | } |
45a68fe2 | 108 | #ifdef CONFIG_MMC_SDHCI_SDMA |
7dde50d7 | 109 | if (!transfer_done && (stat & SDHCI_INT_DMA_END)) { |
af62a557 | 110 | sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS); |
3e81c772 | 111 | start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1); |
af62a557 LW |
112 | start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE; |
113 | sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); | |
114 | } | |
115 | #endif | |
a004abde LW |
116 | if (timeout-- > 0) |
117 | udelay(10); | |
118 | else { | |
30e6d979 | 119 | printf("%s: Transfer data timeout\n", __func__); |
2cb5d67c | 120 | return -ETIMEDOUT; |
a004abde | 121 | } |
af62a557 LW |
122 | } while (!(stat & SDHCI_INT_DATA_END)); |
123 | return 0; | |
124 | } | |
125 | ||
56b34bc6 PM |
126 | /* |
127 | * No command will be sent by driver if card is busy, so driver must wait | |
128 | * for card ready state. | |
129 | * Every time when card is busy after timeout then (last) timeout value will be | |
130 | * increased twice but only if it doesn't exceed global defined maximum. | |
65a25b20 | 131 | * Each function call will use last timeout value. |
56b34bc6 | 132 | */ |
65a25b20 | 133 | #define SDHCI_CMD_MAX_TIMEOUT 3200 |
d8ce77b2 | 134 | #define SDHCI_CMD_DEFAULT_TIMEOUT 100 |
d90bb439 | 135 | #define SDHCI_READ_STATUS_TIMEOUT 1000 |
56b34bc6 | 136 | |
e7881d85 | 137 | #ifdef CONFIG_DM_MMC |
ef1e4eda SG |
138 | static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd, |
139 | struct mmc_data *data) | |
140 | { | |
141 | struct mmc *mmc = mmc_get_mmc_dev(dev); | |
142 | ||
143 | #else | |
6588c78b | 144 | static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd, |
ef1e4eda | 145 | struct mmc_data *data) |
af62a557 | 146 | { |
ef1e4eda | 147 | #endif |
93bfd616 | 148 | struct sdhci_host *host = mmc->priv; |
af62a557 LW |
149 | unsigned int stat = 0; |
150 | int ret = 0; | |
151 | int trans_bytes = 0, is_aligned = 1; | |
152 | u32 mask, flags, mode; | |
56b34bc6 | 153 | unsigned int time = 0, start_addr = 0; |
19d2e342 | 154 | int mmc_dev = mmc_get_blk_desc(mmc)->devnum; |
29905a45 | 155 | unsigned start = get_timer(0); |
af62a557 | 156 | |
56b34bc6 | 157 | /* Timeout unit - ms */ |
d8ce77b2 | 158 | static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT; |
af62a557 | 159 | |
af62a557 LW |
160 | mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT; |
161 | ||
162 | /* We shouldn't wait for data inihibit for stop commands, even | |
163 | though they might use busy signaling */ | |
164 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) | |
165 | mask &= ~SDHCI_DATA_INHIBIT; | |
166 | ||
167 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { | |
56b34bc6 | 168 | if (time >= cmd_timeout) { |
30e6d979 | 169 | printf("%s: MMC: %d busy ", __func__, mmc_dev); |
65a25b20 | 170 | if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) { |
56b34bc6 PM |
171 | cmd_timeout += cmd_timeout; |
172 | printf("timeout increasing to: %u ms.\n", | |
173 | cmd_timeout); | |
174 | } else { | |
175 | puts("timeout.\n"); | |
915ffa52 | 176 | return -ECOMM; |
56b34bc6 | 177 | } |
af62a557 | 178 | } |
56b34bc6 | 179 | time++; |
af62a557 LW |
180 | udelay(1000); |
181 | } | |
182 | ||
713e6815 JRO |
183 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); |
184 | ||
af62a557 LW |
185 | mask = SDHCI_INT_RESPONSE; |
186 | if (!(cmd->resp_type & MMC_RSP_PRESENT)) | |
187 | flags = SDHCI_CMD_RESP_NONE; | |
188 | else if (cmd->resp_type & MMC_RSP_136) | |
189 | flags = SDHCI_CMD_RESP_LONG; | |
190 | else if (cmd->resp_type & MMC_RSP_BUSY) { | |
191 | flags = SDHCI_CMD_RESP_SHORT_BUSY; | |
17ea3c86 JC |
192 | if (data) |
193 | mask |= SDHCI_INT_DATA_END; | |
af62a557 LW |
194 | } else |
195 | flags = SDHCI_CMD_RESP_SHORT; | |
196 | ||
197 | if (cmd->resp_type & MMC_RSP_CRC) | |
198 | flags |= SDHCI_CMD_CRC; | |
199 | if (cmd->resp_type & MMC_RSP_OPCODE) | |
200 | flags |= SDHCI_CMD_INDEX; | |
201 | if (data) | |
202 | flags |= SDHCI_CMD_DATA; | |
203 | ||
30e6d979 | 204 | /* Set Transfer mode regarding to data flag */ |
bb7b4ef3 | 205 | if (data) { |
af62a557 LW |
206 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); |
207 | mode = SDHCI_TRNS_BLK_CNT_EN; | |
208 | trans_bytes = data->blocks * data->blocksize; | |
209 | if (data->blocks > 1) | |
210 | mode |= SDHCI_TRNS_MULTI; | |
211 | ||
212 | if (data->flags == MMC_DATA_READ) | |
213 | mode |= SDHCI_TRNS_READ; | |
214 | ||
45a68fe2 | 215 | #ifdef CONFIG_MMC_SDHCI_SDMA |
af62a557 | 216 | if (data->flags == MMC_DATA_READ) |
3c1fcb77 | 217 | start_addr = (unsigned long)data->dest; |
af62a557 | 218 | else |
3c1fcb77 | 219 | start_addr = (unsigned long)data->src; |
af62a557 LW |
220 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && |
221 | (start_addr & 0x7) != 0x0) { | |
222 | is_aligned = 0; | |
3c1fcb77 | 223 | start_addr = (unsigned long)aligned_buffer; |
af62a557 LW |
224 | if (data->flags != MMC_DATA_READ) |
225 | memcpy(aligned_buffer, data->src, trans_bytes); | |
226 | } | |
227 | ||
492d3223 SR |
228 | #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) |
229 | /* | |
230 | * Always use this bounce-buffer when | |
231 | * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined | |
232 | */ | |
233 | is_aligned = 0; | |
234 | start_addr = (unsigned long)aligned_buffer; | |
235 | if (data->flags != MMC_DATA_READ) | |
236 | memcpy(aligned_buffer, data->src, trans_bytes); | |
237 | #endif | |
238 | ||
af62a557 LW |
239 | sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); |
240 | mode |= SDHCI_TRNS_DMA; | |
241 | #endif | |
242 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, | |
243 | data->blocksize), | |
244 | SDHCI_BLOCK_SIZE); | |
245 | sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); | |
246 | sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); | |
5e1c23cd KL |
247 | } else if (cmd->resp_type & MMC_RSP_BUSY) { |
248 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); | |
af62a557 LW |
249 | } |
250 | ||
251 | sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT); | |
45a68fe2 | 252 | #ifdef CONFIG_MMC_SDHCI_SDMA |
bb7b4ef3 | 253 | if (data) { |
fa7720b2 KL |
254 | trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE); |
255 | flush_cache(start_addr, trans_bytes); | |
256 | } | |
af62a557 LW |
257 | #endif |
258 | sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND); | |
29905a45 | 259 | start = get_timer(0); |
af62a557 LW |
260 | do { |
261 | stat = sdhci_readl(host, SDHCI_INT_STATUS); | |
262 | if (stat & SDHCI_INT_ERROR) | |
263 | break; | |
af62a557 | 264 | |
bae4a1fd MY |
265 | if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) { |
266 | if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) { | |
267 | return 0; | |
268 | } else { | |
269 | printf("%s: Timeout for status update!\n", | |
270 | __func__); | |
915ffa52 | 271 | return -ETIMEDOUT; |
bae4a1fd | 272 | } |
3a638320 | 273 | } |
bae4a1fd | 274 | } while ((stat & mask) != mask); |
3a638320 | 275 | |
af62a557 LW |
276 | if ((stat & (SDHCI_INT_ERROR | mask)) == mask) { |
277 | sdhci_cmd_done(host, cmd); | |
278 | sdhci_writel(host, mask, SDHCI_INT_STATUS); | |
279 | } else | |
280 | ret = -1; | |
281 | ||
282 | if (!ret && data) | |
283 | ret = sdhci_transfer_data(host, data, start_addr); | |
284 | ||
13243f2e TB |
285 | if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD) |
286 | udelay(1000); | |
287 | ||
af62a557 LW |
288 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
289 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); | |
290 | if (!ret) { | |
291 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && | |
292 | !is_aligned && (data->flags == MMC_DATA_READ)) | |
293 | memcpy(data->dest, aligned_buffer, trans_bytes); | |
294 | return 0; | |
295 | } | |
296 | ||
297 | sdhci_reset(host, SDHCI_RESET_CMD); | |
298 | sdhci_reset(host, SDHCI_RESET_DATA); | |
299 | if (stat & SDHCI_INT_TIMEOUT) | |
915ffa52 | 300 | return -ETIMEDOUT; |
af62a557 | 301 | else |
915ffa52 | 302 | return -ECOMM; |
af62a557 LW |
303 | } |
304 | ||
305 | static int sdhci_set_clock(struct mmc *mmc, unsigned int clock) | |
306 | { | |
93bfd616 | 307 | struct sdhci_host *host = mmc->priv; |
899fb9e3 | 308 | unsigned int div, clk = 0, timeout; |
af62a557 | 309 | |
79667b7b WY |
310 | /* Wait max 20 ms */ |
311 | timeout = 200; | |
312 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & | |
313 | (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) { | |
314 | if (timeout == 0) { | |
315 | printf("%s: Timeout to wait cmd & data inhibit\n", | |
316 | __func__); | |
2cb5d67c | 317 | return -EBUSY; |
79667b7b WY |
318 | } |
319 | ||
320 | timeout--; | |
321 | udelay(100); | |
322 | } | |
323 | ||
899fb9e3 | 324 | sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); |
af62a557 LW |
325 | |
326 | if (clock == 0) | |
327 | return 0; | |
328 | ||
113e5dfc | 329 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
6dffdbc3 WY |
330 | /* |
331 | * Check if the Host Controller supports Programmable Clock | |
332 | * Mode. | |
333 | */ | |
334 | if (host->clk_mul) { | |
335 | for (div = 1; div <= 1024; div++) { | |
0e0dcc19 | 336 | if ((host->max_clk / div) <= clock) |
af62a557 LW |
337 | break; |
338 | } | |
6dffdbc3 WY |
339 | |
340 | /* | |
341 | * Set Programmable Clock Mode in the Clock | |
342 | * Control register. | |
343 | */ | |
344 | clk = SDHCI_PROG_CLOCK_MODE; | |
345 | div--; | |
346 | } else { | |
347 | /* Version 3.00 divisors must be a multiple of 2. */ | |
6d0e34bf | 348 | if (host->max_clk <= clock) { |
6dffdbc3 WY |
349 | div = 1; |
350 | } else { | |
351 | for (div = 2; | |
352 | div < SDHCI_MAX_DIV_SPEC_300; | |
353 | div += 2) { | |
6d0e34bf | 354 | if ((host->max_clk / div) <= clock) |
6dffdbc3 WY |
355 | break; |
356 | } | |
357 | } | |
358 | div >>= 1; | |
af62a557 LW |
359 | } |
360 | } else { | |
361 | /* Version 2.00 divisors must be a power of 2. */ | |
362 | for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { | |
6d0e34bf | 363 | if ((host->max_clk / div) <= clock) |
af62a557 LW |
364 | break; |
365 | } | |
6dffdbc3 | 366 | div >>= 1; |
af62a557 | 367 | } |
af62a557 | 368 | |
bf9c4d14 | 369 | if (host->ops && host->ops->set_clock) |
62226b68 | 370 | host->ops->set_clock(host, div); |
b09ed6e4 | 371 | |
6dffdbc3 | 372 | clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; |
af62a557 LW |
373 | clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) |
374 | << SDHCI_DIVIDER_HI_SHIFT; | |
375 | clk |= SDHCI_CLOCK_INT_EN; | |
376 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); | |
377 | ||
378 | /* Wait max 20 ms */ | |
379 | timeout = 20; | |
380 | while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) | |
381 | & SDHCI_CLOCK_INT_STABLE)) { | |
382 | if (timeout == 0) { | |
30e6d979 DR |
383 | printf("%s: Internal clock never stabilised.\n", |
384 | __func__); | |
2cb5d67c | 385 | return -EBUSY; |
af62a557 LW |
386 | } |
387 | timeout--; | |
388 | udelay(1000); | |
389 | } | |
390 | ||
391 | clk |= SDHCI_CLOCK_CARD_EN; | |
392 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); | |
393 | return 0; | |
394 | } | |
395 | ||
396 | static void sdhci_set_power(struct sdhci_host *host, unsigned short power) | |
397 | { | |
398 | u8 pwr = 0; | |
399 | ||
400 | if (power != (unsigned short)-1) { | |
401 | switch (1 << power) { | |
402 | case MMC_VDD_165_195: | |
403 | pwr = SDHCI_POWER_180; | |
404 | break; | |
405 | case MMC_VDD_29_30: | |
406 | case MMC_VDD_30_31: | |
407 | pwr = SDHCI_POWER_300; | |
408 | break; | |
409 | case MMC_VDD_32_33: | |
410 | case MMC_VDD_33_34: | |
411 | pwr = SDHCI_POWER_330; | |
412 | break; | |
413 | } | |
414 | } | |
415 | ||
416 | if (pwr == 0) { | |
417 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); | |
418 | return; | |
419 | } | |
420 | ||
421 | pwr |= SDHCI_POWER_ON; | |
422 | ||
423 | sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); | |
424 | } | |
425 | ||
e7881d85 | 426 | #ifdef CONFIG_DM_MMC |
ef1e4eda SG |
427 | static int sdhci_set_ios(struct udevice *dev) |
428 | { | |
429 | struct mmc *mmc = mmc_get_mmc_dev(dev); | |
430 | #else | |
07b0b9c0 | 431 | static int sdhci_set_ios(struct mmc *mmc) |
af62a557 | 432 | { |
ef1e4eda | 433 | #endif |
af62a557 | 434 | u32 ctrl; |
93bfd616 | 435 | struct sdhci_host *host = mmc->priv; |
af62a557 | 436 | |
bf9c4d14 | 437 | if (host->ops && host->ops->set_control_reg) |
62226b68 | 438 | host->ops->set_control_reg(host); |
236bfecf | 439 | |
af62a557 LW |
440 | if (mmc->clock != host->clock) |
441 | sdhci_set_clock(mmc, mmc->clock); | |
442 | ||
443 | /* Set bus width */ | |
444 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); | |
445 | if (mmc->bus_width == 8) { | |
446 | ctrl &= ~SDHCI_CTRL_4BITBUS; | |
113e5dfc JC |
447 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
448 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) | |
af62a557 LW |
449 | ctrl |= SDHCI_CTRL_8BITBUS; |
450 | } else { | |
f88a429f MR |
451 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
452 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) | |
af62a557 LW |
453 | ctrl &= ~SDHCI_CTRL_8BITBUS; |
454 | if (mmc->bus_width == 4) | |
455 | ctrl |= SDHCI_CTRL_4BITBUS; | |
456 | else | |
457 | ctrl &= ~SDHCI_CTRL_4BITBUS; | |
458 | } | |
459 | ||
460 | if (mmc->clock > 26000000) | |
461 | ctrl |= SDHCI_CTRL_HISPD; | |
462 | else | |
463 | ctrl &= ~SDHCI_CTRL_HISPD; | |
464 | ||
236bfecf JC |
465 | if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) |
466 | ctrl &= ~SDHCI_CTRL_HISPD; | |
467 | ||
af62a557 | 468 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
07b0b9c0 | 469 | |
210841c6 SR |
470 | /* If available, call the driver specific "post" set_ios() function */ |
471 | if (host->ops && host->ops->set_ios_post) | |
472 | host->ops->set_ios_post(host); | |
473 | ||
ef1e4eda | 474 | return 0; |
af62a557 LW |
475 | } |
476 | ||
6588c78b | 477 | static int sdhci_init(struct mmc *mmc) |
af62a557 | 478 | { |
93bfd616 | 479 | struct sdhci_host *host = mmc->priv; |
af62a557 | 480 | |
8d549b61 MY |
481 | sdhci_reset(host, SDHCI_RESET_ALL); |
482 | ||
af62a557 LW |
483 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) { |
484 | aligned_buffer = memalign(8, 512*1024); | |
485 | if (!aligned_buffer) { | |
30e6d979 DR |
486 | printf("%s: Aligned buffer alloc failed!!!\n", |
487 | __func__); | |
2cb5d67c | 488 | return -ENOMEM; |
af62a557 LW |
489 | } |
490 | } | |
491 | ||
93bfd616 | 492 | sdhci_set_power(host, fls(mmc->cfg->voltages) - 1); |
470dcc75 | 493 | |
bf9c4d14 | 494 | if (host->ops && host->ops->get_cd) |
6f88a3a5 | 495 | host->ops->get_cd(host); |
470dcc75 | 496 | |
ce0c1bc1 | 497 | /* Enable only interrupts served by the SD controller */ |
30e6d979 DR |
498 | sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK, |
499 | SDHCI_INT_ENABLE); | |
ce0c1bc1 ŁM |
500 | /* Mask all sdhci interrupt sources */ |
501 | sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE); | |
af62a557 | 502 | |
af62a557 LW |
503 | return 0; |
504 | } | |
505 | ||
e7881d85 | 506 | #ifdef CONFIG_DM_MMC |
ef1e4eda SG |
507 | int sdhci_probe(struct udevice *dev) |
508 | { | |
509 | struct mmc *mmc = mmc_get_mmc_dev(dev); | |
510 | ||
511 | return sdhci_init(mmc); | |
512 | } | |
ab769f22 | 513 | |
ef1e4eda SG |
514 | const struct dm_mmc_ops sdhci_ops = { |
515 | .send_cmd = sdhci_send_command, | |
516 | .set_ios = sdhci_set_ios, | |
517 | }; | |
518 | #else | |
ab769f22 PA |
519 | static const struct mmc_ops sdhci_ops = { |
520 | .send_cmd = sdhci_send_command, | |
521 | .set_ios = sdhci_set_ios, | |
522 | .init = sdhci_init, | |
523 | }; | |
ef1e4eda | 524 | #endif |
ab769f22 | 525 | |
14bed52d | 526 | int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, |
6d0e34bf | 527 | u32 f_max, u32 f_min) |
af62a557 | 528 | { |
6dffdbc3 | 529 | u32 caps, caps_1; |
14bed52d JC |
530 | |
531 | caps = sdhci_readl(host, SDHCI_CAPABILITIES); | |
15bd0995 | 532 | |
45a68fe2 | 533 | #ifdef CONFIG_MMC_SDHCI_SDMA |
15bd0995 MY |
534 | if (!(caps & SDHCI_CAN_DO_SDMA)) { |
535 | printf("%s: Your controller doesn't support SDMA!!\n", | |
536 | __func__); | |
537 | return -EINVAL; | |
538 | } | |
539 | #endif | |
895549a2 JC |
540 | if (host->quirks & SDHCI_QUIRK_REG32_RW) |
541 | host->version = | |
542 | sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16; | |
543 | else | |
544 | host->version = sdhci_readw(host, SDHCI_HOST_VERSION); | |
14bed52d JC |
545 | |
546 | cfg->name = host->name; | |
e7881d85 | 547 | #ifndef CONFIG_DM_MMC |
2a809093 | 548 | cfg->ops = &sdhci_ops; |
af62a557 | 549 | #endif |
0e0dcc19 WY |
550 | |
551 | /* Check whether the clock multiplier is supported or not */ | |
552 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { | |
553 | caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); | |
554 | host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> | |
555 | SDHCI_CLOCK_MUL_SHIFT; | |
556 | } | |
557 | ||
6d0e34bf | 558 | if (host->max_clk == 0) { |
14bed52d | 559 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
6d0e34bf | 560 | host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> |
2a809093 | 561 | SDHCI_CLOCK_BASE_SHIFT; |
af62a557 | 562 | else |
6d0e34bf | 563 | host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >> |
2a809093 | 564 | SDHCI_CLOCK_BASE_SHIFT; |
6d0e34bf | 565 | host->max_clk *= 1000000; |
0e0dcc19 WY |
566 | if (host->clk_mul) |
567 | host->max_clk *= host->clk_mul; | |
af62a557 | 568 | } |
6d0e34bf | 569 | if (host->max_clk == 0) { |
6c67954c MY |
570 | printf("%s: Hardware doesn't specify base clock frequency\n", |
571 | __func__); | |
2a809093 | 572 | return -EINVAL; |
6c67954c | 573 | } |
6d0e34bf SH |
574 | if (f_max && (f_max < host->max_clk)) |
575 | cfg->f_max = f_max; | |
576 | else | |
577 | cfg->f_max = host->max_clk; | |
578 | if (f_min) | |
579 | cfg->f_min = f_min; | |
af62a557 | 580 | else { |
14bed52d | 581 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
2a809093 | 582 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300; |
af62a557 | 583 | else |
2a809093 | 584 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200; |
af62a557 | 585 | } |
2a809093 | 586 | cfg->voltages = 0; |
af62a557 | 587 | if (caps & SDHCI_CAN_VDD_330) |
2a809093 | 588 | cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; |
af62a557 | 589 | if (caps & SDHCI_CAN_VDD_300) |
2a809093 | 590 | cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; |
af62a557 | 591 | if (caps & SDHCI_CAN_VDD_180) |
2a809093 | 592 | cfg->voltages |= MMC_VDD_165_195; |
236bfecf | 593 | |
3137e645 MY |
594 | if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE) |
595 | cfg->voltages |= host->voltages; | |
596 | ||
be165fbb | 597 | cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT; |
3fd0a9ba JC |
598 | |
599 | /* Since Host Controller Version3.0 */ | |
14bed52d | 600 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
ecd7b246 JC |
601 | if (!(caps & SDHCI_CAN_DO_8BIT)) |
602 | cfg->host_caps &= ~MMC_MODE_8BIT; | |
1695b29a | 603 | } |
42979002 | 604 | |
14bed52d JC |
605 | if (host->host_caps) |
606 | cfg->host_caps |= host->host_caps; | |
42979002 | 607 | |
2a809093 | 608 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
93bfd616 | 609 | |
2a809093 SG |
610 | return 0; |
611 | } | |
612 | ||
ef1e4eda SG |
613 | #ifdef CONFIG_BLK |
614 | int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) | |
615 | { | |
616 | return mmc_bind(dev, mmc, cfg); | |
617 | } | |
618 | #else | |
6d0e34bf | 619 | int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min) |
2a809093 | 620 | { |
6c67954c MY |
621 | int ret; |
622 | ||
6d0e34bf | 623 | ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min); |
6c67954c MY |
624 | if (ret) |
625 | return ret; | |
2a809093 | 626 | |
93bfd616 PA |
627 | host->mmc = mmc_create(&host->cfg, host); |
628 | if (host->mmc == NULL) { | |
629 | printf("%s: mmc create fail!\n", __func__); | |
2cb5d67c | 630 | return -ENOMEM; |
93bfd616 | 631 | } |
af62a557 LW |
632 | |
633 | return 0; | |
634 | } | |
ef1e4eda | 635 | #endif |