]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI4052.h
Merge branch 'master' of git://git.denx.de/u-boot-nand-flash
[people/ms/u-boot.git] / include / configs / CPCI4052.h
CommitLineData
c609719b 1/*
a20b27a3 2 * (C) Copyright 2001-2004
c609719b
WD
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
c609719b 38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
c837dcb1 39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
6f35c531 40#undef CONFIG_CPCI405_6U /* enable this for 6U boards */
c609719b 41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
c609719b 43
a20b27a3 44#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
c609719b
WD
45
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
c609719b 49#undef CONFIG_BOOTARGS
a20b27a3
SR
50#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
c609719b
WD
53
54#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 55#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c609719b 56
96e21f86 57#define CONFIG_PPC4xx_EMAC
c609719b 58#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 59#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
6f35c531
MF
61#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
62
63#define CONFIG_NET_MULTI 1
64#undef CONFIG_HAS_ETH1
c609719b
WD
65
66#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
67
5d2ebe1b
JL
68/*
69 * BOOTP options
70 */
71#define CONFIG_BOOTP_SUBNETMASK
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74#define CONFIG_BOOTP_BOOTPATH
75#define CONFIG_BOOTP_DNS
76#define CONFIG_BOOTP_DNS2
77#define CONFIG_BOOTP_SEND_HOSTNAME
78
9919f13c 79
49cf7e8e
JL
80/*
81 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_DHCP
86#define CONFIG_CMD_PCI
87#define CONFIG_CMD_IRQ
88#define CONFIG_CMD_IDE
89#define CONFIG_CMD_FAT
90#define CONFIG_CMD_ELF
91#define CONFIG_CMD_DATE
49cf7e8e
JL
92#define CONFIG_CMD_I2C
93#define CONFIG_CMD_MII
94#define CONFIG_CMD_PING
95#define CONFIG_CMD_BSP
96#define CONFIG_CMD_EEPROM
97
c609719b
WD
98#define CONFIG_MAC_PARTITION
99#define CONFIG_DOS_PARTITION
100
a20b27a3
SR
101#define CONFIG_SUPPORT_VFAT
102
c837dcb1 103#undef CONFIG_WATCHDOG /* watchdog disabled */
c609719b 104
c837dcb1 105#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
c609719b
WD
106
107/*
108 * Miscellaneous configurable options
109 */
6d0f6bcf
JCPV
110#define CONFIG_SYS_LONGHELP /* undef to save memory */
111#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
c609719b 112
6d0f6bcf
JCPV
113#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
114#ifdef CONFIG_SYS_HUSH_PARSER
115#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c609719b
WD
116#endif
117
49cf7e8e 118#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 119#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 120#else
6d0f6bcf 121#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c609719b 122#endif
6d0f6bcf
JCPV
123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c609719b 126
6d0f6bcf 127#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
c609719b 128
6d0f6bcf 129#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
c609719b 130
a20b27a3
SR
131#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
132
6d0f6bcf
JCPV
133#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
c609719b 135
6d0f6bcf 136#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 137#define CONFIG_SYS_BASE_BAUD 691200
c609719b
WD
138
139/* The following table includes the supported baudrates */
6d0f6bcf 140#define CONFIG_SYS_BAUDRATE_TABLE \
8bde7f77
WD
141 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
142 57600, 115200, 230400, 460800, 921600 }
c609719b 143
6d0f6bcf
JCPV
144#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
145#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c609719b 146
6d0f6bcf 147#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
c609719b 148
ac53ee83
MF
149#define CONFIG_CMDLINE_EDITING /* add command line history */
150
a20b27a3
SR
151#define CONFIG_LOOPW 1 /* enable loopw command */
152
c609719b
WD
153#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
154
c837dcb1 155#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
9e7d5ebe 156
6d0f6bcf 157#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
53cf9435 158
c609719b
WD
159/*-----------------------------------------------------------------------
160 * PCI stuff
161 *-----------------------------------------------------------------------
162 */
a20b27a3
SR
163#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
164#define PCI_HOST_FORCE 1 /* configure as pci host */
165#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
166
167#define CONFIG_PCI /* include pci support */
168#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
169#define CONFIG_PCI_PNP /* do pci plug-and-play */
170 /* resource configuration */
171
172#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
173
174#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
175
176#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
177
6d0f6bcf
JCPV
178#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
179#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
180#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
181#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
182#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
183#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
184#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
185#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
186#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
187#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
c609719b
WD
188
189/*-----------------------------------------------------------------------
190 * IDE/ATA stuff
191 *-----------------------------------------------------------------------
192 */
c837dcb1
WD
193#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
194#undef CONFIG_IDE_LED /* no led for ide supported */
c609719b
WD
195#define CONFIG_IDE_RESET 1 /* reset for ide supported */
196
6d0f6bcf
JCPV
197#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
198#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
c609719b 199
6d0f6bcf
JCPV
200#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
201#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
c609719b 202
6d0f6bcf
JCPV
203#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
204#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
205#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
c609719b
WD
206
207/*-----------------------------------------------------------------------
208 * Start addresses for the final memory configuration
209 * (Set up by the startup code)
6d0f6bcf 210 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c609719b 211 */
6d0f6bcf
JCPV
212#define CONFIG_SYS_SDRAM_BASE 0x00000000
213#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
214#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
215#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
216#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
c609719b 217
3ba605d4
MF
218#define CONFIG_PRAM 0 /* use pram variable to overwrite */
219
c609719b
WD
220/*
221 * For booting Linux, the board info and command line data
222 * have to be in the first 8 MB of memory, since this is
223 * the maximum mapped by the Linux kernel during initialization.
224 */
6d0f6bcf 225#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ac53ee83
MF
226
227#define CONFIG_OF_LIBFDT
228#define CONFIG_OF_BOARD_SETUP
229
c609719b
WD
230/*-----------------------------------------------------------------------
231 * FLASH organization
232 */
6d0f6bcf
JCPV
233#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
234#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
c609719b 235
6d0f6bcf
JCPV
236#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
237#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
c609719b 238
6d0f6bcf
JCPV
239#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
240#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
241#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
c609719b
WD
242/*
243 * The following defines are added for buggy IOP480 byte interface.
244 * All other boards should use the standard values (CPCI405 etc.)
245 */
6d0f6bcf
JCPV
246#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
247#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
248#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
c609719b 249
6d0f6bcf 250#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
c609719b 251
c609719b
WD
252#if 0 /* Use NVRAM for environment variables */
253/*-----------------------------------------------------------------------
254 * NVRAM organization
255 */
9314cee6 256#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
0e8d1586
JCPV
257#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
258#define CONFIG_ENV_ADDR \
6d0f6bcf 259 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
c609719b
WD
260
261#else /* Use EEPROM for environment variables */
262
bb1f8b4f 263#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
264#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
265#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
8bde7f77 266 /* total size of a CAT24WC16 is 2048 bytes */
c609719b
WD
267#endif
268
6d0f6bcf
JCPV
269#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
270#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
271#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
c609719b
WD
272
273/*-----------------------------------------------------------------------
274 * I2C EEPROM (CAT24WC16) for environment
275 */
276#define CONFIG_HARD_I2C /* I2c with hardware support */
6d0f6bcf
JCPV
277#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
278#define CONFIG_SYS_I2C_SLAVE 0x7F
c609719b 279
6d0f6bcf
JCPV
280#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
281#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c837dcb1 282/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
283#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
284#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
c609719b 285 /* 16 byte page write mode using*/
c837dcb1 286 /* last 4 bits of the address */
6d0f6bcf 287#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b 288
c609719b
WD
289/*
290 * Init Memory Controller:
291 *
292 * BR0/1 and OR0/1 (FLASH)
293 */
294
295#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
296#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
297
298/*-----------------------------------------------------------------------
299 * External Bus Controller (EBC) Setup
300 */
301
c837dcb1 302/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf
JCPV
303#define CONFIG_SYS_EBC_PB0AP 0x92015480
304#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
c609719b 305
c837dcb1 306/* Memory Bank 1 (Flash Bank 1) initialization */
6d0f6bcf
JCPV
307#define CONFIG_SYS_EBC_PB1AP 0x92015480
308#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
c609719b 309
c837dcb1 310/* Memory Bank 2 (CAN0, 1) initialization */
6d0f6bcf
JCPV
311#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
312#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
313#define CONFIG_SYS_LED_ADDR 0xF0000380
c609719b 314
c837dcb1 315/* Memory Bank 3 (CompactFlash IDE) initialization */
6d0f6bcf
JCPV
316#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
317#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
c609719b 318
c837dcb1 319/* Memory Bank 4 (NVRAM/RTC) initialization */
6d0f6bcf
JCPV
320/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
321#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
322#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
c609719b 323
c837dcb1 324/* Memory Bank 5 (optional Quart) initialization */
6d0f6bcf
JCPV
325#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
326#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
c609719b 327
c837dcb1 328/* Memory Bank 6 (FPGA internal) initialization */
6d0f6bcf
JCPV
329#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
330#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
331#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
c609719b
WD
332
333/*-----------------------------------------------------------------------
334 * FPGA stuff
335 */
336/* FPGA internal regs */
6d0f6bcf
JCPV
337#define CONFIG_SYS_FPGA_MODE 0x00
338#define CONFIG_SYS_FPGA_STATUS 0x02
339#define CONFIG_SYS_FPGA_TS 0x04
340#define CONFIG_SYS_FPGA_TS_LOW 0x06
341#define CONFIG_SYS_FPGA_TS_CAP0 0x10
342#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
343#define CONFIG_SYS_FPGA_TS_CAP1 0x14
344#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
345#define CONFIG_SYS_FPGA_TS_CAP2 0x18
346#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
347#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
348#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
c609719b
WD
349
350/* FPGA Mode Reg */
6d0f6bcf
JCPV
351#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
352#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
353#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
354#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
355#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
356#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
c609719b
WD
357
358/* FPGA Status Reg */
6d0f6bcf
JCPV
359#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
360#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
361#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
362#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
363#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
c609719b 364
6d0f6bcf
JCPV
365#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
366#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
c609719b
WD
367
368/* FPGA program pin configuration */
6d0f6bcf
JCPV
369#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
370#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
371#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
372#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
373#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
c609719b
WD
374
375/*-----------------------------------------------------------------------
376 * Definitions for initial stack pointer and data area (in data cache)
377 */
6d0f6bcf 378#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
c609719b 379
6d0f6bcf
JCPV
380#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
381#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
382#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
383#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
384#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c609719b
WD
385
386
387/*
388 * Internal Definitions
389 *
390 * Boot Flags
391 */
392#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
393#define BOOTFLAG_WARM 0x02 /* Software reboot */
394
395#endif /* __CONFIG_H */