]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M5282EVB.h
net: Move the CMD_NET config to defconfigs
[people/ms/u-boot.git] / include / configs / M5282EVB.h
CommitLineData
bf9e3b38
WD
1/*
2 * Configuation settings for the Motorola MC5282EVB board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
bf9e3b38
WD
7 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
4e5ca3eb
WD
13#ifndef _CONFIG_M5282EVB_H
14#define _CONFIG_M5282EVB_H
15
bf9e3b38
WD
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
f28e1bd9 20#define CONFIG_MCFTMR
bf9e3b38 21
f28e1bd9 22#define CONFIG_MCFUART
6d0f6bcf 23#define CONFIG_SYS_UART_PORT (0)
79e0799c 24#define CONFIG_BAUDRATE 115200
4e5ca3eb 25
f28e1bd9 26#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
bf9e3b38
WD
27
28/* Configuration for environment
29 * Environment is embedded in u-boot in the second sector of the flash
30 */
0e8d1586
JCPV
31#define CONFIG_ENV_ADDR 0xffe04000
32#define CONFIG_ENV_SIZE 0x2000
5a1aceb0 33#define CONFIG_ENV_IS_IN_FLASH 1
bf9e3b38 34
5296cb1d 35#define LDS_BOARD_TEXT \
36 . = DEFINED(env_offset) ? env_offset : .; \
37 common/env_embedded.o (.text*);
38
659e2f67
JL
39/*
40 * BOOTP options
41 */
42#define CONFIG_BOOTP_BOOTFILESIZE
43#define CONFIG_BOOTP_BOOTPATH
44#define CONFIG_BOOTP_GATEWAY
45#define CONFIG_BOOTP_HOSTNAME
46
8353e139
JL
47/*
48 * Command line configuration.
49 */
50#include <config_cmd_default.h>
dd9f054e 51#define CONFIG_CMD_CACHE
f28e1bd9
TL
52#define CONFIG_CMD_PING
53#define CONFIG_CMD_MII
8353e139
JL
54
55#undef CONFIG_CMD_LOADS
56#undef CONFIG_CMD_LOADB
57
f28e1bd9
TL
58#define CONFIG_MCFFEC
59#ifdef CONFIG_MCFFEC
f28e1bd9 60# define CONFIG_MII 1
0f3ba7e9 61# define CONFIG_MII_INIT 1
6d0f6bcf
JCPV
62# define CONFIG_SYS_DISCOVER_PHY
63# define CONFIG_SYS_RX_ETH_BUFFER 8
64# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
f28e1bd9 65
6d0f6bcf
JCPV
66# define CONFIG_SYS_FEC0_PINMUX 0
67# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
53677ef1 68# define MCFFEC_TOUT_LOOP 50000
6d0f6bcf
JCPV
69/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
70# ifndef CONFIG_SYS_DISCOVER_PHY
f28e1bd9
TL
71# define FECDUPLEX FULL
72# define FECSPEED _100BASET
73# else
6d0f6bcf
JCPV
74# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
f28e1bd9 76# endif
6d0f6bcf 77# endif /* CONFIG_SYS_DISCOVER_PHY */
f28e1bd9 78#endif
bf9e3b38 79
bf9e3b38 80#define CONFIG_BOOTDELAY 5
f28e1bd9 81#ifdef CONFIG_MCFFEC
f28e1bd9
TL
82# define CONFIG_IPADDR 192.162.1.2
83# define CONFIG_NETMASK 255.255.255.0
84# define CONFIG_SERVERIP 192.162.1.1
85# define CONFIG_GATEWAYIP 192.162.1.1
f28e1bd9
TL
86#endif /* CONFIG_MCFFEC */
87
4cb4e654 88#define CONFIG_HOSTNAME M5282EVB
f28e1bd9
TL
89#define CONFIG_EXTRA_ENV_SETTINGS \
90 "netdev=eth0\0" \
91 "loadaddr=10000\0" \
92 "u-boot=u-boot.bin\0" \
93 "load=tftp ${loadaddr) ${u-boot}\0" \
94 "upd=run load; run prog\0" \
95 "prog=prot off ffe00000 ffe3ffff;" \
96 "era ffe00000 ffe3ffff;" \
97 "cp.b ${loadaddr} ffe00000 ${filesize};"\
98 "save\0" \
99 ""
bf9e3b38 100
6d0f6bcf
JCPV
101#define CONFIG_SYS_PROMPT "-> "
102#define CONFIG_SYS_LONGHELP /* undef to save memory */
bf9e3b38 103
8353e139 104#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 105#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
bf9e3b38 106#else
6d0f6bcf 107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
bf9e3b38 108#endif
6d0f6bcf
JCPV
109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
bf9e3b38 112
6d0f6bcf 113#define CONFIG_SYS_LOAD_ADDR 0x20000
bf9e3b38 114
6d0f6bcf
JCPV
115#define CONFIG_SYS_MEMTEST_START 0x400
116#define CONFIG_SYS_MEMTEST_END 0x380000
bf9e3b38 117
6d0f6bcf 118#define CONFIG_SYS_CLK 64000000
bf9e3b38 119
f28e1bd9
TL
120/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
121
6d0f6bcf
JCPV
122#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
123#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
bf9e3b38
WD
124
125/*
126 * Low Level Configuration Settings
127 * (address mappings, register initial values, etc.)
128 * You should know what you are doing if you make changes here.
129 */
6d0f6bcf 130#define CONFIG_SYS_MBAR 0x40000000
bf9e3b38 131
bf9e3b38
WD
132/*-----------------------------------------------------------------------
133 * Definitions for initial stack pointer and data area (in DPRAM)
134 */
6d0f6bcf 135#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
553f0982 136#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
25ddd1fb 137#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 138#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
bf9e3b38
WD
139
140/*-----------------------------------------------------------------------
141 * Start addresses for the final memory configuration
142 * (Set up by the startup code)
6d0f6bcf 143 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
bf9e3b38 144 */
6d0f6bcf
JCPV
145#define CONFIG_SYS_SDRAM_BASE 0x00000000
146#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
012522fe 147#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
6d0f6bcf
JCPV
148#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
149#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
bf9e3b38
WD
150
151/* If M5282 port is fully implemented the monitor base will be behind
152 * the vector table. */
14d0a02a 153#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
6d0f6bcf 154#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
f28e1bd9 155#else
14d0a02a 156#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
f28e1bd9 157#endif
bf9e3b38 158
6d0f6bcf
JCPV
159#define CONFIG_SYS_MONITOR_LEN 0x20000
160#define CONFIG_SYS_MALLOC_LEN (256 << 10)
161#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
bf9e3b38 162
bf9e3b38
WD
163/*
164 * For booting Linux, the board info and command line data
165 * have to be in the first 8 MB of memory, since this is
166 * the maximum mapped by the Linux kernel during initialization ??
167 */
6d0f6bcf 168#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
bf9e3b38
WD
169
170/*-----------------------------------------------------------------------
171 * FLASH organization
172 */
6d0f6bcf
JCPV
173#define CONFIG_SYS_FLASH_CFI
174#ifdef CONFIG_SYS_FLASH_CFI
f28e1bd9 175
00b1883a 176# define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
177# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
178# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
179# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
180# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
181# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
182# define CONFIG_SYS_FLASH_CHECKSUM
183# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
f28e1bd9 184#endif
bf9e3b38
WD
185
186/*-----------------------------------------------------------------------
187 * Cache Configuration
188 */
6d0f6bcf 189#define CONFIG_SYS_CACHELINE_SIZE 16
bf9e3b38 190
dd9f054e 191#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 192 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 193#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 194 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
195#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
196#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
197 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
198 CF_ACR_EN | CF_ACR_SM_ALL)
199#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
200 CF_CACR_CEIB | CF_CACR_DBWE | \
201 CF_CACR_EUSP)
202
bf9e3b38
WD
203/*-----------------------------------------------------------------------
204 * Memory bank definitions
205 */
012522fe
TL
206#define CONFIG_SYS_CS0_BASE 0xFFE00000
207#define CONFIG_SYS_CS0_CTRL 0x00001980
208#define CONFIG_SYS_CS0_MASK 0x001F0001
209
bf9e3b38
WD
210/*-----------------------------------------------------------------------
211 * Port configuration
212 */
6d0f6bcf
JCPV
213#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
214#define CONFIG_SYS_PADDR 0x0000000
215#define CONFIG_SYS_PADAT 0x0000000
216
217#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
218#define CONFIG_SYS_PBDDR 0x0000000
219#define CONFIG_SYS_PBDAT 0x0000000
220
221#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
222#define CONFIG_SYS_PCDDR 0x0000000
223#define CONFIG_SYS_PCDAT 0x0000000
224
225#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
226#define CONFIG_SYS_PCDDR 0x0000000
227#define CONFIG_SYS_PCDAT 0x0000000
228
229#define CONFIG_SYS_PEHLPAR 0xC0
230#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
231#define CONFIG_SYS_DDRUA 0x05
232#define CONFIG_SYS_PJPAR 0xFF
4e5ca3eb 233
f28e1bd9 234#endif /* _CONFIG_M5282EVB_H */