]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8313ERDB.h
mpc831xerdb: enable mtdparts for NAND
[people/ms/u-boot.git] / include / configs / MPC8313ERDB.h
CommitLineData
96b8a054 1/*
e8d3ca8b 2 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
96b8a054
SW
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
96b8a054
SW
21 */
22/*
23 * mpc8313epb board configuration file
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1
0f898604 33#define CONFIG_MPC83xx 1
2c7920af 34#define CONFIG_MPC831x 1
96b8a054
SW
35#define CONFIG_MPC8313 1
36#define CONFIG_MPC8313ERDB 1
37
38#define CONFIG_PCI
0914f483 39#define CONFIG_FSL_ELBC 1
96b8a054 40
89c7784e
TT
41#define CONFIG_MISC_INIT_R
42
43/*
44 * On-board devices
4ce1e23b
YS
45 *
46 * TSEC1 is VSC switch
47 * TSEC2 is SoC TSEC
89c7784e
TT
48 */
49#define CONFIG_VSC7385_ENET
4ce1e23b 50#define CONFIG_TSEC2
89c7784e 51
6d0f6bcf 52#ifdef CONFIG_SYS_66MHZ
5c5d3242 53#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
6d0f6bcf 54#elif defined(CONFIG_SYS_33MHZ)
5c5d3242 55#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
96b8a054
SW
56#else
57#error Unknown oscillator frequency.
58#endif
59
60#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
61
62#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
63
6d0f6bcf 64#define CONFIG_SYS_IMMR 0xE0000000
96b8a054 65
e4c09508 66#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
6d0f6bcf 67#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
e4c09508
SW
68#endif
69
6d0f6bcf
JCPV
70#define CONFIG_SYS_MEMTEST_START 0x00001000
71#define CONFIG_SYS_MEMTEST_END 0x07f00000
96b8a054
SW
72
73/* Early revs of this board will lock up hard when attempting
74 * to access the PMC registers, unless a JTAG debugger is
75 * connected, or some resistor modifications are made.
76 */
6d0f6bcf 77#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
96b8a054 78
6d0f6bcf
JCPV
79#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
80#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
96b8a054 81
89c7784e
TT
82/*
83 * Device configurations
84 */
85
86/* Vitesse 7385 */
87
88#ifdef CONFIG_VSC7385_ENET
89
4ce1e23b 90#define CONFIG_TSEC1
89c7784e
TT
91
92/* The flash address and size of the VSC7385 firmware image */
93#define CONFIG_VSC7385_IMAGE 0xFE7FE000
94#define CONFIG_VSC7385_IMAGE_SIZE 8192
95
96#endif
97
96b8a054
SW
98/*
99 * DDR Setup
100 */
6d0f6bcf
JCPV
101#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
102#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
103#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
96b8a054
SW
104
105/*
106 * Manually set up DDR parameters, as this board does not
107 * seem to have the SPD connected to I2C.
108 */
6d0f6bcf
JCPV
109#define CONFIG_SYS_DDR_SIZE 128 /* MB */
110#define CONFIG_SYS_DDR_CONFIG ( CSCONFIG_EN \
e1d8ed2c 111 | 0x00010000 /* TODO */ \
96b8a054 112 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
e1d8ed2c 113 /* 0x80010102 */
96b8a054 114
6d0f6bcf
JCPV
115#define CONFIG_SYS_DDR_TIMING_3 0x00000000
116#define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
96b8a054
SW
117 | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
118 | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
119 | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
120 | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
121 | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
122 | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
123 | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
124 /* 0x00220802 */
6d0f6bcf 125#define CONFIG_SYS_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
e1d8ed2c 126 | ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
96b8a054
SW
127 | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
128 | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
e1d8ed2c 129 | (10 << TIMING_CFG1_REFREC_SHIFT ) \
96b8a054
SW
130 | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
131 | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
132 | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
e1d8ed2c 133 /* 0x3835a322 */
6d0f6bcf 134#define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
e1d8ed2c 135 | ( 5 << TIMING_CFG2_CPO_SHIFT ) \
96b8a054
SW
136 | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
137 | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
138 | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
139 | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
e1d8ed2c
PA
140 | ( 6 << TIMING_CFG2_FOUR_ACT_SHIFT) )
141 /* 0x129048c6 */ /* P9-45,may need tuning */
6d0f6bcf 142#define CONFIG_SYS_DDR_INTERVAL ( ( 1296 << SDRAM_INTERVAL_REFINT_SHIFT ) \
e1d8ed2c
PA
143 | ( 1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
144 /* 0x05100500 */
96b8a054 145#if defined(CONFIG_DDR_2T_TIMING)
6d0f6bcf 146#define CONFIG_SYS_SDRAM_CFG ( SDRAM_CFG_SREN \
bbea46f7 147 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
96b8a054
SW
148 | SDRAM_CFG_2T_EN \
149 | SDRAM_CFG_DBW_32 )
150#else
6d0f6bcf 151#define CONFIG_SYS_SDRAM_CFG ( SDRAM_CFG_SREN \
bbea46f7 152 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
96b8a054
SW
153 | SDRAM_CFG_32_BE )
154 /* 0x43080000 */
155#endif
6d0f6bcf 156#define CONFIG_SYS_SDRAM_CFG2 0x00401000
96b8a054 157/* set burst length to 8 for 32-bit data path */
6d0f6bcf 158#define CONFIG_SYS_DDR_MODE ( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \
e1d8ed2c
PA
159 | ( 0x0632 << SDRAM_MODE_SD_SHIFT ) )
160 /* 0x44480632 */
6d0f6bcf 161#define CONFIG_SYS_DDR_MODE_2 0x8000C000
96b8a054 162
6d0f6bcf 163#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
96b8a054 164 /*0x02000000*/
6d0f6bcf 165#define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \
96b8a054
SW
166 | DDRCDR_PZ_NOMZ \
167 | DDRCDR_NZ_NOMZ \
168 | DDRCDR_M_ODR )
169
170/*
171 * FLASH on the Local Bus
172 */
6d0f6bcf 173#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 174#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
175#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
176#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
177#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
178#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
179#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
96b8a054 180
6d0f6bcf 181#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \
a7676ea7
WD
182 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
183 BR_V) /* valid */
6d0f6bcf 184#define CONFIG_SYS_NOR_OR_PRELIM ( 0xFF800000 /* 8 MByte */ \
96b8a054
SW
185 | OR_GPCM_XACS \
186 | OR_GPCM_SCY_9 \
187 | OR_GPCM_EHTR \
188 | OR_GPCM_EAD )
189 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
6d0f6bcf
JCPV
190#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */
191#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000017 /* 16 MB window size */
96b8a054 192
6d0f6bcf
JCPV
193#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
194#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
96b8a054 195
6d0f6bcf
JCPV
196#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
96b8a054 198
6d0f6bcf 199#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
96b8a054 200
6d0f6bcf
JCPV
201#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && !defined(CONFIG_NAND_SPL)
202#define CONFIG_SYS_RAMBOOT
96b8a054
SW
203#endif
204
6d0f6bcf
JCPV
205#define CONFIG_SYS_INIT_RAM_LOCK 1
206#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
207#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
96b8a054 208
6d0f6bcf
JCPV
209#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
210#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
211#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
96b8a054 212
6d0f6bcf 213/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
4a9932a4 214#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
6d0f6bcf 215#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
96b8a054
SW
216
217/*
218 * Local Bus LCRR and LBCR regs
219 */
c7190f02
KP
220#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
221#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
6d0f6bcf 222#define CONFIG_SYS_LBC_LBCR ( 0x00040000 /* TODO */ \
96b8a054
SW
223 | (0xFF << LBCR_BMT_SHIFT) \
224 | 0xF ) /* 0x0004ff0f */
225
6d0f6bcf 226#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */ /* LB refresh timer prescal, 266MHz/32 */
96b8a054 227
7817cb20 228/* drivers/mtd/nand/nand.c */
e4c09508 229#ifdef CONFIG_NAND_SPL
6d0f6bcf 230#define CONFIG_SYS_NAND_BASE 0xFFF00000
e4c09508 231#else
6d0f6bcf 232#define CONFIG_SYS_NAND_BASE 0xE2800000
e4c09508
SW
233#endif
234
e8d3ca8b
SW
235#define CONFIG_MTD_DEVICE
236#define CONFIG_MTD_PARTITION
237#define CONFIG_CMD_MTDPARTS
238#define MTDIDS_DEFAULT "nand0=e2800000.flash"
239#define MTDPARTS_DEFAULT \
240 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
241
6d0f6bcf 242#define CONFIG_SYS_MAX_NAND_DEVICE 1
96b8a054 243#define CONFIG_MTD_NAND_VERIFY_WRITE
acdab5c3
SW
244#define CONFIG_CMD_NAND 1
245#define CONFIG_NAND_FSL_ELBC 1
6d0f6bcf 246#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
e4c09508 247
6d0f6bcf
JCPV
248#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
249#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
250#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
251#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
252#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
6e1385d5 253#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
96b8a054 254
6d0f6bcf 255#define CONFIG_SYS_NAND_BR_PRELIM ( CONFIG_SYS_NAND_BASE \
a7676ea7
WD
256 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
257 | BR_PS_8 /* Port Size = 8 bit */ \
258 | BR_MS_FCM /* MSEL = FCM */ \
259 | BR_V ) /* valid */
6d0f6bcf 260#define CONFIG_SYS_NAND_OR_PRELIM ( 0xFFFF8000 /* length 32K */ \
96b8a054
SW
261 | OR_FCM_CSCT \
262 | OR_FCM_CST \
263 | OR_FCM_CHT \
264 | OR_FCM_SCY_1 \
265 | OR_FCM_TRLX \
266 | OR_FCM_EHTR )
267 /* 0xFFFF8396 */
e4c09508
SW
268
269#ifdef CONFIG_NAND_U_BOOT
6d0f6bcf
JCPV
270#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
271#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
272#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
273#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
e4c09508 274#else
6d0f6bcf
JCPV
275#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
276#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
277#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
278#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
e4c09508
SW
279#endif
280
6d0f6bcf
JCPV
281#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
282#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
96b8a054 283
6d0f6bcf
JCPV
284#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
285#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
e4c09508 286
89c7784e 287/* local bus read write buffer mapping */
6d0f6bcf
JCPV
288#define CONFIG_SYS_BR3_PRELIM 0xFA000801 /* map at 0xFA000000 */
289#define CONFIG_SYS_OR3_PRELIM 0xFFFF8FF7 /* 32kB */
290#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xFA000000
291#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
89c7784e
TT
292
293/* Vitesse 7385 */
294
6d0f6bcf 295#define CONFIG_SYS_VSC7385_BASE 0xF0000000
96b8a054 296
89c7784e
TT
297#ifdef CONFIG_VSC7385_ENET
298
6d0f6bcf
JCPV
299#define CONFIG_SYS_BR2_PRELIM 0xf0000801 /* VSC7385 Base address */
300#define CONFIG_SYS_OR2_PRELIM 0xfffe09ff /* VSC7385, 128K bytes*/
301#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE/* Access window base at VSC7385 base */
302#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010 /* Access window size 128K */
96b8a054 303
89c7784e 304#endif
96b8a054
SW
305
306/* pass open firmware flat tree */
35cc4e48 307#define CONFIG_OF_LIBFDT 1
96b8a054 308#define CONFIG_OF_BOARD_SETUP 1
5b8bc606 309#define CONFIG_OF_STDOUT_VIA_ALIAS 1
96b8a054
SW
310
311/*
312 * Serial Port
313 */
314#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
315#define CONFIG_SYS_NS16550
316#define CONFIG_SYS_NS16550_SERIAL
317#define CONFIG_SYS_NS16550_REG_SIZE 1
96b8a054 318
6d0f6bcf 319#define CONFIG_SYS_BAUDRATE_TABLE \
96b8a054
SW
320 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
321
6d0f6bcf
JCPV
322#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
323#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
96b8a054
SW
324
325/* Use the HUSH parser */
6d0f6bcf
JCPV
326#define CONFIG_SYS_HUSH_PARSER
327#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
96b8a054
SW
328
329/* I2C */
330#define CONFIG_HARD_I2C /* I2C with hardware support*/
331#define CONFIG_FSL_I2C
332#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
333#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
334#define CONFIG_SYS_I2C_SLAVE 0x7F
335#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
336#define CONFIG_SYS_I2C_OFFSET 0x3000
337#define CONFIG_SYS_I2C2_OFFSET 0x3100
96b8a054 338
96b8a054
SW
339/*
340 * General PCI
341 * Addresses are mapped 1-1.
342 */
6d0f6bcf
JCPV
343#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
344#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
345#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
346#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
347#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
348#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
349#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
350#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
351#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
96b8a054
SW
352
353#define CONFIG_PCI_PNP /* do pci plug-and-play */
6d0f6bcf 354#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
96b8a054
SW
355
356/*
89c7784e 357 * TSEC
96b8a054
SW
358 */
359#define CONFIG_TSEC_ENET /* TSEC ethernet support */
360
89c7784e
TT
361#define CONFIG_NET_MULTI
362#define CONFIG_GMII /* MII PHY management */
96b8a054 363
89c7784e
TT
364#ifdef CONFIG_TSEC1
365#define CONFIG_HAS_ETH0
255a3577 366#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 367#define CONFIG_SYS_TSEC1_OFFSET 0x24000
89c7784e
TT
368#define TSEC1_PHY_ADDR 0x1c
369#define TSEC1_FLAGS TSEC_GIGABIT
370#define TSEC1_PHYIDX 0
371#endif
372
373#ifdef CONFIG_TSEC2
374#define CONFIG_HAS_ETH1
255a3577 375#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 376#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e
TT
377#define TSEC2_PHY_ADDR 4
378#define TSEC2_FLAGS TSEC_GIGABIT
379#define TSEC2_PHYIDX 0
380#endif
381
96b8a054
SW
382
383/* Options are: TSEC[0-1] */
384#define CONFIG_ETHPRIME "TSEC1"
385
386/*
387 * Configure on-board RTC
388 */
389#define CONFIG_RTC_DS1337
6d0f6bcf 390#define CONFIG_SYS_I2C_RTC_ADDR 0x68
96b8a054
SW
391
392/*
393 * Environment
394 */
e4c09508 395#if defined(CONFIG_NAND_U_BOOT)
51bfee19 396 #define CONFIG_ENV_IS_IN_NAND 1
0e8d1586 397 #define CONFIG_ENV_OFFSET (512 * 1024)
6d0f6bcf 398 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
0e8d1586
JCPV
399 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
400 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
401 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
402 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
6d0f6bcf 403#elif !defined(CONFIG_SYS_RAMBOOT)
5a1aceb0 404 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 405 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
406 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
407 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
408
409/* Address and size of Redundant Environment Sector */
410#else
93f6d725 411 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 412 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 413 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
414#endif
415
416#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 417#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
96b8a054 418
079a136c
JL
419/*
420 * BOOTP options
421 */
422#define CONFIG_BOOTP_BOOTFILESIZE
423#define CONFIG_BOOTP_BOOTPATH
424#define CONFIG_BOOTP_GATEWAY
425#define CONFIG_BOOTP_HOSTNAME
426
427
8ea5499a
JL
428/*
429 * Command line configuration.
430 */
431#include <config_cmd_default.h>
96b8a054 432
8ea5499a
JL
433#define CONFIG_CMD_PING
434#define CONFIG_CMD_DHCP
435#define CONFIG_CMD_I2C
436#define CONFIG_CMD_MII
437#define CONFIG_CMD_DATE
438#define CONFIG_CMD_PCI
96b8a054 439
6d0f6bcf 440#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
bdab39d3 441 #undef CONFIG_CMD_SAVEENV
8ea5499a 442 #undef CONFIG_CMD_LOADS
96b8a054
SW
443#endif
444
8ea5499a 445#define CONFIG_CMDLINE_EDITING 1
a059e90e 446#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
96b8a054
SW
447
448/*
449 * Miscellaneous configurable options
450 */
6d0f6bcf
JCPV
451#define CONFIG_SYS_LONGHELP /* undef to save memory */
452#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
453#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
454#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
96b8a054 455
6d0f6bcf
JCPV
456#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
457#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
458#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
459#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
96b8a054
SW
460
461/*
462 * For booting Linux, the board info and command line data
463 * have to be in the first 8 MB of memory, since this is
464 * the maximum mapped by the Linux kernel during initialization.
465 */
6d0f6bcf 466#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
96b8a054 467
6d0f6bcf 468#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
96b8a054 469
6d0f6bcf 470#ifdef CONFIG_SYS_66MHZ
96b8a054
SW
471
472/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
473/* 0x62040000 */
6d0f6bcf 474#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
475 0x20000000 /* reserved, must be set */ |\
476 HRCWL_DDRCM |\
477 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
478 HRCWL_DDR_TO_SCB_CLK_2X1 |\
479 HRCWL_CSB_TO_CLKIN_2X1 |\
480 HRCWL_CORE_TO_CSB_2X1)
481
6d0f6bcf 482#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
e4c09508 483
6d0f6bcf 484#elif defined(CONFIG_SYS_33MHZ)
96b8a054
SW
485
486/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
487/* 0x65040000 */
6d0f6bcf 488#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
489 0x20000000 /* reserved, must be set */ |\
490 HRCWL_DDRCM |\
491 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
492 HRCWL_DDR_TO_SCB_CLK_2X1 |\
493 HRCWL_CSB_TO_CLKIN_5X1 |\
494 HRCWL_CORE_TO_CSB_2X1)
495
6d0f6bcf 496#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
e4c09508 497
96b8a054
SW
498#endif
499
6d0f6bcf 500#define CONFIG_SYS_HRCW_HIGH_BASE (\
96b8a054
SW
501 HRCWH_PCI_HOST |\
502 HRCWH_PCI1_ARBITER_ENABLE |\
503 HRCWH_CORE_ENABLE |\
96b8a054
SW
504 HRCWH_BOOTSEQ_DISABLE |\
505 HRCWH_SW_WATCHDOG_DISABLE |\
96b8a054
SW
506 HRCWH_TSEC1M_IN_RGMII |\
507 HRCWH_TSEC2M_IN_RGMII |\
e4c09508
SW
508 HRCWH_BIG_ENDIAN)
509
510#ifdef CONFIG_NAND_SPL
6d0f6bcf 511#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
512 HRCWH_FROM_0XFFF00100 |\
513 HRCWH_ROM_LOC_NAND_SP_8BIT |\
514 HRCWH_RL_EXT_NAND)
e4c09508 515#else
6d0f6bcf 516#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
517 HRCWH_FROM_0X00000100 |\
518 HRCWH_ROM_LOC_LOCAL_16BIT |\
519 HRCWH_RL_EXT_LEGACY)
e4c09508 520#endif
96b8a054
SW
521
522/* System IO Config */
6d0f6bcf 523#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
f986325d 524#define CONFIG_SYS_SICRL SICRL_USBDR_10 /* Enable Internal USB Phy */
96b8a054 525
6d0f6bcf
JCPV
526#define CONFIG_SYS_HID0_INIT 0x000000000
527#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
1a2e203b
KP
528 HID0_ENABLE_INSTRUCTION_CACHE | \
529 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
96b8a054 530
6d0f6bcf 531#define CONFIG_SYS_HID2 HID2_HBE
96b8a054 532
31d82672
BB
533#define CONFIG_HIGH_BATS 1 /* High BATs supported */
534
96b8a054 535/* DDR @ 0x00000000 */
6d0f6bcf
JCPV
536#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10)
537#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
96b8a054
SW
538
539/* PCI @ 0x80000000 */
6d0f6bcf
JCPV
540#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10)
541#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
542#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
543#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
96b8a054
SW
544
545/* PCI2 not supported on 8313 */
6d0f6bcf
JCPV
546#define CONFIG_SYS_IBAT3L (0)
547#define CONFIG_SYS_IBAT3U (0)
548#define CONFIG_SYS_IBAT4L (0)
549#define CONFIG_SYS_IBAT4U (0)
96b8a054
SW
550
551/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
6d0f6bcf
JCPV
552#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
553#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
96b8a054
SW
554
555/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
c1230980 556#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
557#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
558
559#define CONFIG_SYS_IBAT7L (0)
560#define CONFIG_SYS_IBAT7U (0)
561
562#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
563#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
564#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
565#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
566#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
567#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
568#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
569#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
570#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
571#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
572#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
573#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
574#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
575#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
576#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
577#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
96b8a054
SW
578
579/*
580 * Internal Definitions
581 *
582 * Boot Flags
583 */
584#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
585#define BOOTFLAG_WARM 0x02 /* Software reboot */
586
587/*
588 * Environment Configuration
589 */
590#define CONFIG_ENV_OVERWRITE
591
96b8a054
SW
592#define CONFIG_NETDEV eth1
593
594#define CONFIG_HOSTNAME mpc8313erdb
595#define CONFIG_ROOTPATH /nfs/root/path
596#define CONFIG_BOOTFILE uImage
597#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
598#define CONFIG_FDTFILE mpc8313erdb.dtb
599
79f516bc 600#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
7fd0bea2 601#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
96b8a054
SW
602#define CONFIG_BAUDRATE 115200
603
604#define XMK_STR(x) #x
605#define MK_STR(x) XMK_STR(x)
606
607#define CONFIG_EXTRA_ENV_SETTINGS \
53677ef1 608 "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
96b8a054 609 "ethprime=TSEC1\0" \
53677ef1
WD
610 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
611 "tftpflash=tftpboot $loadaddr $uboot; " \
612 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
613 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
614 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
615 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
616 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
79f516bc 617 "fdtaddr=780000\0" \
96b8a054
SW
618 "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
619 "console=ttyS0\0" \
620 "setbootargs=setenv bootargs " \
621 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
53677ef1 622 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
96b8a054
SW
623 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
624 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
625
626#define CONFIG_NFSBOOTCOMMAND \
627 "setenv rootdev /dev/nfs;" \
53677ef1
WD
628 "run setbootargs;" \
629 "run setipargs;" \
96b8a054
SW
630 "tftp $loadaddr $bootfile;" \
631 "tftp $fdtaddr $fdtfile;" \
632 "bootm $loadaddr - $fdtaddr"
633
634#define CONFIG_RAMBOOTCOMMAND \
635 "setenv rootdev /dev/ram;" \
636 "run setbootargs;" \
637 "tftp $ramdiskaddr $ramdiskfile;" \
638 "tftp $loadaddr $bootfile;" \
639 "tftp $fdtaddr $fdtfile;" \
640 "bootm $loadaddr $ramdiskaddr $fdtaddr"
641
642#undef MK_STR
643#undef XMK_STR
644
645#endif /* __CONFIG_H */