]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8349EMDS.h
autoconf.mk.dep: use target cflags, not host
[people/ms/u-boot.git] / include / configs / MPC8349EMDS.h
CommitLineData
991425fe 1/*
2ae18241 2 * (C) Copyright 2006-2010
991425fe
MB
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * mpc8349emds board configuration file
26 *
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
991425fe
MB
32/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1 /* E300 Family */
0f898604 36#define CONFIG_MPC83xx 1 /* MPC83xx family */
2c7920af 37#define CONFIG_MPC834x 1 /* MPC834x family */
991425fe
MB
38#define CONFIG_MPC8349 1 /* MPC8349 specific */
39#define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
40
2ae18241
WD
41#define CONFIG_SYS_TEXT_BASE 0xFE000000
42
43#define CONFIG_PCI_66M
44#ifdef CONFIG_PCI_66M
991425fe
MB
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#else
47#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
48#endif
49
447ad576
IS
50#ifdef CONFIG_PCISLAVE
51#define CONFIG_PCI
52#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
53#endif /* CONFIG_PCISLAVE */
54
991425fe 55#ifndef CONFIG_SYS_CLK_FREQ
2ae18241 56#ifdef CONFIG_PCI_66M
991425fe 57#define CONFIG_SYS_CLK_FREQ 66000000
8fe9bf61 58#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
991425fe
MB
59#else
60#define CONFIG_SYS_CLK_FREQ 33000000
8fe9bf61 61#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
991425fe
MB
62#endif
63#endif
64
65#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
66
6d0f6bcf 67#define CONFIG_SYS_IMMR 0xE0000000
991425fe 68
6d0f6bcf
JCPV
69#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
70#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
71#define CONFIG_SYS_MEMTEST_END 0x00100000
991425fe
MB
72
73/*
74 * DDR Setup
75 */
8d172c0f 76#define CONFIG_DDR_ECC /* support DDR ECC function */
d326f4a2 77#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
991425fe
MB
78#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
79
d4b91066
YS
80/*
81 * define CONFIG_FSL_DDR2 to use unified DDR driver
82 * undefine it to use old spd_sdram.c
83 */
84#define CONFIG_FSL_DDR2
85#ifdef CONFIG_FSL_DDR2
86#define CONFIG_SYS_SPD_BUS_NUM 0
87#define SPD_EEPROM_ADDRESS1 0x52
88#define SPD_EEPROM_ADDRESS2 0x51
89#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 2
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
92#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
93#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
94#endif
95
dc9e499c
RJ
96/*
97 * 32-bit data path mode.
cf48eb9a 98 *
dc9e499c
RJ
99 * Please note that using this mode for devices with the real density of 64-bit
100 * effectively reduces the amount of available memory due to the effect of
101 * wrapping around while translating address to row/columns, for example in the
102 * 256MB module the upper 128MB get aliased with contents of the lower
103 * 128MB); normally this define should be used for devices with real 32-bit
cf48eb9a 104 * data path.
dc9e499c
RJ
105 */
106#undef CONFIG_DDR_32BIT
107
6d0f6bcf
JCPV
108#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
109#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
111#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
8d172c0f 112 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
991425fe
MB
113#undef CONFIG_DDR_2T_TIMING
114
8d172c0f
XX
115/*
116 * DDRCDR - DDR Control Driver Register
117 */
6d0f6bcf 118#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
8d172c0f 119
991425fe 120#if defined(CONFIG_SPD_EEPROM)
dc9e499c
RJ
121/*
122 * Determine DDR configuration from I2C interface.
123 */
124#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
991425fe 125#else
dc9e499c
RJ
126/*
127 * Manually set up DDR parameters
128 */
6d0f6bcf 129#define CONFIG_SYS_DDR_SIZE 256 /* MB */
8d172c0f 130#if defined(CONFIG_DDR_II)
6d0f6bcf
JCPV
131#define CONFIG_SYS_DDRCDR 0x80080001
132#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
133#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
134#define CONFIG_SYS_DDR_TIMING_0 0x00220802
135#define CONFIG_SYS_DDR_TIMING_1 0x38357322
136#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
137#define CONFIG_SYS_DDR_TIMING_3 0x00000000
138#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
139#define CONFIG_SYS_DDR_MODE 0x47d00432
140#define CONFIG_SYS_DDR_MODE2 0x8000c000
141#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
142#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
143#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
8d172c0f 144#else
6d0f6bcf
JCPV
145#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
146#define CONFIG_SYS_DDR_TIMING_1 0x36332321
147#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
148#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
149#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
dc9e499c
RJ
150
151#if defined(CONFIG_DDR_32BIT)
152/* set burst length to 8 for 32-bit data path */
6d0f6bcf 153#define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
dc9e499c
RJ
154#else
155/* the default burst length is 4 - for 64-bit data path */
6d0f6bcf 156#define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
dc9e499c 157#endif
991425fe 158#endif
8d172c0f 159#endif
991425fe
MB
160
161/*
162 * SDRAM on the Local Bus
163 */
6d0f6bcf
JCPV
164#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
165#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
991425fe
MB
166
167/*
168 * FLASH on the Local Bus
169 */
6d0f6bcf 170#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 171#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
172#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
173#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
174#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
175/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
991425fe 176
6d0f6bcf 177#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \
8d172c0f 178 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
991425fe 179 BR_V) /* valid */
6d0f6bcf 180#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
f9023afb 181 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
8d172c0f 182 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
6d0f6bcf
JCPV
183#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */
184#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */
991425fe 185
6d0f6bcf
JCPV
186#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
991425fe 188
6d0f6bcf
JCPV
189#undef CONFIG_SYS_FLASH_CHECKSUM
190#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
191#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
991425fe 192
14d0a02a 193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
991425fe 194
6d0f6bcf
JCPV
195#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
196#define CONFIG_SYS_RAMBOOT
991425fe 197#else
6d0f6bcf 198#undef CONFIG_SYS_RAMBOOT
991425fe
MB
199#endif
200
201/*
202 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
203 */
6d0f6bcf
JCPV
204#define CONFIG_SYS_BCSR 0xE2400000
205#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
206#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
207#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
208#define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
991425fe 209
6d0f6bcf
JCPV
210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
553f0982 212#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
991425fe 213
25ddd1fb 214#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
991425fe 216
4a9932a4 217#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
6d0f6bcf 218#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
991425fe
MB
219
220/*
221 * Local Bus LCRR and LBCR regs
222 * LCRR: DLL bypass, Clock divider is 4
223 * External Local Bus rate is
224 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
225 */
c7190f02
KP
226#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
227#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
6d0f6bcf 228#define CONFIG_SYS_LBC_LBCR 0x00000000
991425fe 229
8d172c0f
XX
230/*
231 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
6d0f6bcf 232 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
8d172c0f 233 */
6d0f6bcf 234#undef CONFIG_SYS_LB_SDRAM
991425fe 235
6d0f6bcf 236#ifdef CONFIG_SYS_LB_SDRAM
991425fe
MB
237/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
238/*
239 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 240 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
991425fe
MB
241 *
242 * For BR2, need:
243 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
244 * port-size = 32-bits = BR2[19:20] = 11
245 * no parity checking = BR2[21:22] = 00
246 * SDRAM for MSEL = BR2[24:26] = 011
247 * Valid = BR[31] = 1
248 *
249 * 0 4 8 12 16 20 24 28
250 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
251 *
6d0f6bcf 252 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
991425fe
MB
253 * FIXME: the top 17 bits of BR2.
254 */
255
6d0f6bcf
JCPV
256#define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
257#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
258#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
991425fe
MB
259
260/*
6d0f6bcf 261 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
991425fe
MB
262 *
263 * For OR2, need:
264 * 64MB mask for AM, OR2[0:7] = 1111 1100
265 * XAM, OR2[17:18] = 11
266 * 9 columns OR2[19-21] = 010
267 * 13 rows OR2[23-25] = 100
268 * EAD set for extra time OR[31] = 1
269 *
270 * 0 4 8 12 16 20 24 28
271 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
272 */
273
6d0f6bcf 274#define CONFIG_SYS_OR2_PRELIM 0xFC006901
991425fe 275
6d0f6bcf
JCPV
276#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
277#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
991425fe 278
540dcf1c
KG
279#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \
280 | LSDMR_BSMA1516 \
281 | LSDMR_RFCR8 \
282 | LSDMR_PRETOACT6 \
283 | LSDMR_ACTTORW3 \
284 | LSDMR_BL8 \
285 | LSDMR_WRC3 \
286 | LSDMR_CL3 \
991425fe
MB
287 )
288
289/*
290 * SDRAM Controller configuration sequence.
291 */
540dcf1c
KG
292#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
293#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
294#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
295#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
296#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
991425fe
MB
297#endif
298
299/*
300 * Serial Port
301 */
302#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
303#define CONFIG_SYS_NS16550
304#define CONFIG_SYS_NS16550_SERIAL
305#define CONFIG_SYS_NS16550_REG_SIZE 1
306#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
991425fe 307
6d0f6bcf 308#define CONFIG_SYS_BAUDRATE_TABLE \
991425fe
MB
309 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
310
6d0f6bcf
JCPV
311#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
312#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
991425fe 313
22d71a71 314#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a059e90e 315#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
991425fe 316/* Use the HUSH parser */
6d0f6bcf
JCPV
317#define CONFIG_SYS_HUSH_PARSER
318#ifdef CONFIG_SYS_HUSH_PARSER
319#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
991425fe
MB
320#endif
321
bf0b542d 322/* pass open firmware flat tree */
35cc4e48 323#define CONFIG_OF_LIBFDT 1
bf0b542d 324#define CONFIG_OF_BOARD_SETUP 1
5b8bc606 325#define CONFIG_OF_STDOUT_VIA_ALIAS 1
bf0b542d 326
991425fe
MB
327/* I2C */
328#define CONFIG_HARD_I2C /* I2C with hardware support*/
329#undef CONFIG_SOFT_I2C /* I2C bit-banged */
be5e6181 330#define CONFIG_FSL_I2C
b24f119d 331#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
332#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
333#define CONFIG_SYS_I2C_SLAVE 0x7F
334#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
335#define CONFIG_SYS_I2C_OFFSET 0x3000
336#define CONFIG_SYS_I2C2_OFFSET 0x3100
991425fe 337
80ddd226 338/* SPI */
8931ab17 339#define CONFIG_MPC8XXX_SPI
80ddd226 340#undef CONFIG_SOFT_SPI /* SPI bit-banged */
80ddd226
BW
341
342/* GPIOs. Used as SPI chip selects */
6d0f6bcf
JCPV
343#define CONFIG_SYS_GPIO1_PRELIM
344#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
345#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
80ddd226 346
991425fe 347/* TSEC */
6d0f6bcf
JCPV
348#define CONFIG_SYS_TSEC1_OFFSET 0x24000
349#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
350#define CONFIG_SYS_TSEC2_OFFSET 0x25000
351#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
991425fe 352
8fe9bf61 353/* USB */
6d0f6bcf 354#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
991425fe
MB
355
356/*
357 * General PCI
358 * Addresses are mapped 1-1.
359 */
6d0f6bcf
JCPV
360#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
361#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
362#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
363#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
364#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
365#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
366#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
367#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
368#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
369
370#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
371#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
372#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
373#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
374#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
375#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
376#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
377#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
378#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
991425fe
MB
379
380#if defined(CONFIG_PCI)
381
8fe9bf61 382#define PCI_ONE_PCI1
991425fe
MB
383#if defined(PCI_64BIT)
384#undef PCI_ALL_PCI1
385#undef PCI_TWO_PCI1
386#undef PCI_ONE_PCI1
387#endif
388
991425fe 389#define CONFIG_PCI_PNP /* do pci plug-and-play */
162338e1 390#define CONFIG_83XX_PCI_STREAMING
991425fe
MB
391
392#undef CONFIG_EEPRO100
393#undef CONFIG_TULIP
394
395#if !defined(CONFIG_PCI_PNP)
396 #define PCI_ENET0_IOADDR 0xFIXME
397 #define PCI_ENET0_MEMADDR 0xFIXME
53677ef1 398 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
991425fe
MB
399#endif
400
401#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 402#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
991425fe
MB
403
404#endif /* CONFIG_PCI */
405
406/*
407 * TSEC configuration
408 */
409#define CONFIG_TSEC_ENET /* TSEC ethernet support */
410
411#if defined(CONFIG_TSEC_ENET)
991425fe
MB
412
413#define CONFIG_GMII 1 /* MII PHY management */
255a3577
KP
414#define CONFIG_TSEC1 1
415#define CONFIG_TSEC1_NAME "TSEC0"
416#define CONFIG_TSEC2 1
417#define CONFIG_TSEC2_NAME "TSEC1"
991425fe
MB
418#define TSEC1_PHY_ADDR 0
419#define TSEC2_PHY_ADDR 1
420#define TSEC1_PHYIDX 0
421#define TSEC2_PHYIDX 0
3a79013e
AF
422#define TSEC1_FLAGS TSEC_GIGABIT
423#define TSEC2_FLAGS TSEC_GIGABIT
991425fe
MB
424
425/* Options are: TSEC[0-1] */
426#define CONFIG_ETHPRIME "TSEC0"
427
428#endif /* CONFIG_TSEC_ENET */
429
430/*
431 * Configure on-board RTC
432 */
433#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 434#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
991425fe
MB
435
436/*
437 * Environment
438 */
6d0f6bcf 439#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 440 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 441 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
442 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
443 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
444
445/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
446#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
447#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
991425fe
MB
448
449#else
6d0f6bcf 450 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 451 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 452 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 453 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
454#endif
455
456#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 457#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
991425fe 458
8ea5499a 459
659e2f67
JL
460/*
461 * BOOTP options
462 */
463#define CONFIG_BOOTP_BOOTFILESIZE
464#define CONFIG_BOOTP_BOOTPATH
465#define CONFIG_BOOTP_GATEWAY
466#define CONFIG_BOOTP_HOSTNAME
467
468
8ea5499a
JL
469/*
470 * Command line configuration.
471 */
472#include <config_cmd_default.h>
473
474#define CONFIG_CMD_PING
475#define CONFIG_CMD_I2C
476#define CONFIG_CMD_DATE
477#define CONFIG_CMD_MII
478
991425fe 479#if defined(CONFIG_PCI)
8ea5499a 480 #define CONFIG_CMD_PCI
991425fe 481#endif
8ea5499a 482
6d0f6bcf 483#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 484 #undef CONFIG_CMD_SAVEENV
8ea5499a 485 #undef CONFIG_CMD_LOADS
991425fe
MB
486#endif
487
991425fe
MB
488
489#undef CONFIG_WATCHDOG /* watchdog disabled */
490
491/*
492 * Miscellaneous configurable options
493 */
6d0f6bcf
JCPV
494#define CONFIG_SYS_LONGHELP /* undef to save memory */
495#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
496#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
991425fe 497
8ea5499a 498#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 499 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
991425fe 500#else
6d0f6bcf 501 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
991425fe
MB
502#endif
503
6d0f6bcf
JCPV
504#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
505#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
506#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
507#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
991425fe
MB
508
509/*
510 * For booting Linux, the board info and command line data
9f530d59 511 * have to be in the first 256 MB of memory, since this is
991425fe
MB
512 * the maximum mapped by the Linux kernel during initialization.
513 */
9f530d59 514#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
991425fe 515
6d0f6bcf 516#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
991425fe
MB
517
518#if 1 /*528/264*/
6d0f6bcf 519#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
520 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
521 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 522 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
523 HRCWL_VCO_1X2 |\
524 HRCWL_CORE_TO_CSB_2X1)
525#elif 0 /*396/132*/
6d0f6bcf 526#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
527 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
528 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 529 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
530 HRCWL_VCO_1X4 |\
531 HRCWL_CORE_TO_CSB_3X1)
532#elif 0 /*264/132*/
6d0f6bcf 533#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
534 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
535 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 536 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
537 HRCWL_VCO_1X4 |\
538 HRCWL_CORE_TO_CSB_2X1)
539#elif 0 /*132/132*/
6d0f6bcf 540#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
541 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
542 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 543 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
544 HRCWL_VCO_1X4 |\
545 HRCWL_CORE_TO_CSB_1X1)
546#elif 0 /*264/264 */
6d0f6bcf 547#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
548 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
549 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 550 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
551 HRCWL_VCO_1X4 |\
552 HRCWL_CORE_TO_CSB_1X1)
553#endif
554
447ad576 555#ifdef CONFIG_PCISLAVE
6d0f6bcf 556#define CONFIG_SYS_HRCW_HIGH (\
447ad576
IS
557 HRCWH_PCI_AGENT |\
558 HRCWH_64_BIT_PCI |\
559 HRCWH_PCI1_ARBITER_DISABLE |\
560 HRCWH_PCI2_ARBITER_DISABLE |\
561 HRCWH_CORE_ENABLE |\
562 HRCWH_FROM_0X00000100 |\
563 HRCWH_BOOTSEQ_DISABLE |\
564 HRCWH_SW_WATCHDOG_DISABLE |\
565 HRCWH_ROM_LOC_LOCAL_16BIT |\
566 HRCWH_TSEC1M_IN_GMII |\
567 HRCWH_TSEC2M_IN_GMII )
568#else
991425fe 569#if defined(PCI_64BIT)
6d0f6bcf 570#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
571 HRCWH_PCI_HOST |\
572 HRCWH_64_BIT_PCI |\
573 HRCWH_PCI1_ARBITER_ENABLE |\
574 HRCWH_PCI2_ARBITER_DISABLE |\
575 HRCWH_CORE_ENABLE |\
576 HRCWH_FROM_0X00000100 |\
577 HRCWH_BOOTSEQ_DISABLE |\
578 HRCWH_SW_WATCHDOG_DISABLE |\
579 HRCWH_ROM_LOC_LOCAL_16BIT |\
580 HRCWH_TSEC1M_IN_GMII |\
581 HRCWH_TSEC2M_IN_GMII )
582#else
6d0f6bcf 583#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
584 HRCWH_PCI_HOST |\
585 HRCWH_32_BIT_PCI |\
586 HRCWH_PCI1_ARBITER_ENABLE |\
587 HRCWH_PCI2_ARBITER_ENABLE |\
588 HRCWH_CORE_ENABLE |\
589 HRCWH_FROM_0X00000100 |\
590 HRCWH_BOOTSEQ_DISABLE |\
591 HRCWH_SW_WATCHDOG_DISABLE |\
592 HRCWH_ROM_LOC_LOCAL_16BIT |\
593 HRCWH_TSEC1M_IN_GMII |\
594 HRCWH_TSEC2M_IN_GMII )
447ad576
IS
595#endif /* PCI_64BIT */
596#endif /* CONFIG_PCISLAVE */
991425fe 597
a5fe514e
LN
598/*
599 * System performance
600 */
6d0f6bcf
JCPV
601#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
602#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
603#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
604#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
605#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
606#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
a5fe514e 607
991425fe 608/* System IO Config */
3c9b1ee1 609#define CONFIG_SYS_SICRH 0
6d0f6bcf 610#define CONFIG_SYS_SICRL SICRL_LDP_A
991425fe 611
6d0f6bcf 612#define CONFIG_SYS_HID0_INIT 0x000000000
1a2e203b
KP
613#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
614 HID0_ENABLE_INSTRUCTION_CACHE)
991425fe 615
6d0f6bcf 616/* #define CONFIG_SYS_HID0_FINAL (\
991425fe
MB
617 HID0_ENABLE_INSTRUCTION_CACHE |\
618 HID0_ENABLE_M_BIT |\
619 HID0_ENABLE_ADDRESS_BROADCAST ) */
620
621
6d0f6bcf 622#define CONFIG_SYS_HID2 HID2_HBE
31d82672 623#define CONFIG_HIGH_BATS 1 /* High BATs supported */
991425fe
MB
624
625/* DDR @ 0x00000000 */
6d0f6bcf
JCPV
626#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
627#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
991425fe
MB
628
629/* PCI @ 0x80000000 */
630#ifdef CONFIG_PCI
6d0f6bcf
JCPV
631#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
632#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
633#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
634#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
991425fe 635#else
6d0f6bcf
JCPV
636#define CONFIG_SYS_IBAT1L (0)
637#define CONFIG_SYS_IBAT1U (0)
638#define CONFIG_SYS_IBAT2L (0)
639#define CONFIG_SYS_IBAT2U (0)
991425fe
MB
640#endif
641
8fe9bf61 642#ifdef CONFIG_MPC83XX_PCI2
6d0f6bcf
JCPV
643#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
644#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
645#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
646#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
8fe9bf61 647#else
6d0f6bcf
JCPV
648#define CONFIG_SYS_IBAT3L (0)
649#define CONFIG_SYS_IBAT3U (0)
650#define CONFIG_SYS_IBAT4L (0)
651#define CONFIG_SYS_IBAT4U (0)
8fe9bf61 652#endif
991425fe 653
8fe9bf61 654/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
6d0f6bcf
JCPV
655#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
656#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
991425fe 657
8fe9bf61 658/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
c1230980
SW
659#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
660 BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
661#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
662
663#define CONFIG_SYS_IBAT7L (0)
664#define CONFIG_SYS_IBAT7U (0)
665
666#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
667#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
668#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
669#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
670#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
671#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
672#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
673#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
674#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
675#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
676#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
677#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
678#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
679#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
680#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
681#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
991425fe 682
8ea5499a 683#if defined(CONFIG_CMD_KGDB)
991425fe
MB
684#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
685#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
686#endif
687
688/*
689 * Environment Configuration
690 */
691#define CONFIG_ENV_OVERWRITE
692
693#if defined(CONFIG_TSEC_ENET)
991425fe 694#define CONFIG_HAS_ETH1
10327dc5 695#define CONFIG_HAS_ETH0
991425fe
MB
696#endif
697
991425fe 698#define CONFIG_HOSTNAME mpc8349emds
bf0b542d
KP
699#define CONFIG_ROOTPATH /nfsroot/rootfs
700#define CONFIG_BOOTFILE uImage
991425fe 701
79f516bc 702#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
991425fe
MB
703
704#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
705#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
706
707#define CONFIG_BAUDRATE 115200
708
709#define CONFIG_PREBOOT "echo;" \
32bf3d14 710 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
991425fe
MB
711 "echo"
712
713#define CONFIG_EXTRA_ENV_SETTINGS \
714 "netdev=eth0\0" \
715 "hostname=mpc8349emds\0" \
716 "nfsargs=setenv bootargs root=/dev/nfs rw " \
717 "nfsroot=${serverip}:${rootpath}\0" \
718 "ramargs=setenv bootargs root=/dev/ram rw\0" \
719 "addip=setenv bootargs ${bootargs} " \
720 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
721 ":${hostname}:${netdev}:off panic=1\0" \
722 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
723 "flash_nfs=run nfsargs addip addtty;" \
724 "bootm ${kernel_addr}\0" \
725 "flash_self=run ramargs addip addtty;" \
726 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
727 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
728 "bootm\0" \
991425fe
MB
729 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
730 "update=protect off fe000000 fe03ffff; " \
731 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
d8ab58b2 732 "upd=run load update\0" \
79f516bc 733 "fdtaddr=780000\0" \
cc861f71 734 "fdtfile=mpc834x_mds.dtb\0" \
991425fe
MB
735 ""
736
bf0b542d
KP
737#define CONFIG_NFSBOOTCOMMAND \
738 "setenv bootargs root=/dev/nfs rw " \
739 "nfsroot=$serverip:$rootpath " \
740 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
741 "console=$consoledev,$baudrate $othbootargs;" \
742 "tftp $loadaddr $bootfile;" \
743 "tftp $fdtaddr $fdtfile;" \
744 "bootm $loadaddr - $fdtaddr"
745
746#define CONFIG_RAMBOOTCOMMAND \
747 "setenv bootargs root=/dev/ram rw " \
748 "console=$consoledev,$baudrate $othbootargs;" \
749 "tftp $ramdiskaddr $ramdiskfile;" \
750 "tftp $loadaddr $bootfile;" \
751 "tftp $fdtaddr $fdtfile;" \
752 "bootm $loadaddr $ramdiskaddr $fdtaddr"
753
991425fe
MB
754#define CONFIG_BOOTCOMMAND "run flash_self"
755
756#endif /* __CONFIG_H */