]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC837XERDB.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / MPC837XERDB.h
CommitLineData
5e918a98
KP
1/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
5e918a98
KP
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
2c7920af 16#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
5e918a98
KP
17#define CONFIG_MPC837XERDB 1
18
2ae18241
WD
19#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
2bd7460e 21#define CONFIG_BOARD_EARLY_INIT_F
89c7784e 22#define CONFIG_MISC_INIT_R
c9646ed7 23#define CONFIG_HWCONFIG
89c7784e
TT
24
25/*
26 * On-board devices
27 */
28#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
29#define CONFIG_VSC7385_ENET
30
5e918a98
KP
31/*
32 * System Clock Setup
33 */
34#ifdef CONFIG_PCISLAVE
35#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
36#else
37#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
be9b56df 38#define CONFIG_PCIE
5e918a98
KP
39#endif
40
41#ifndef CONFIG_SYS_CLK_FREQ
42#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
43#endif
44
45/*
46 * Hardware Reset Configuration Word
47 */
6d0f6bcf 48#define CONFIG_SYS_HRCW_LOW (\
5e918a98
KP
49 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
50 HRCWL_DDR_TO_SCB_CLK_1X1 |\
51 HRCWL_SVCOD_DIV_2 |\
52 HRCWL_CSB_TO_CLKIN_5X1 |\
53 HRCWL_CORE_TO_CSB_2X1)
54
55#ifdef CONFIG_PCISLAVE
6d0f6bcf 56#define CONFIG_SYS_HRCW_HIGH (\
5e918a98
KP
57 HRCWH_PCI_AGENT |\
58 HRCWH_PCI1_ARBITER_DISABLE |\
59 HRCWH_CORE_ENABLE |\
60 HRCWH_FROM_0XFFF00100 |\
61 HRCWH_BOOTSEQ_DISABLE |\
62 HRCWH_SW_WATCHDOG_DISABLE |\
63 HRCWH_ROM_LOC_LOCAL_16BIT |\
64 HRCWH_RL_EXT_LEGACY |\
65 HRCWH_TSEC1M_IN_RGMII |\
66 HRCWH_TSEC2M_IN_RGMII |\
67 HRCWH_BIG_ENDIAN |\
68 HRCWH_LDP_CLEAR)
69#else
6d0f6bcf 70#define CONFIG_SYS_HRCW_HIGH (\
5e918a98
KP
71 HRCWH_PCI_HOST |\
72 HRCWH_PCI1_ARBITER_ENABLE |\
73 HRCWH_CORE_ENABLE |\
74 HRCWH_FROM_0X00000100 |\
75 HRCWH_BOOTSEQ_DISABLE |\
76 HRCWH_SW_WATCHDOG_DISABLE |\
77 HRCWH_ROM_LOC_LOCAL_16BIT |\
78 HRCWH_RL_EXT_LEGACY |\
79 HRCWH_TSEC1M_IN_RGMII |\
80 HRCWH_TSEC2M_IN_RGMII |\
81 HRCWH_BIG_ENDIAN |\
82 HRCWH_LDP_CLEAR)
83#endif
84
6d0f6bcf 85/* System performance - define the value i.e. CONFIG_SYS_XXX
5e918a98
KP
86*/
87
88/* Arbiter Configuration Register */
6d0f6bcf 89#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
5afe9722 90#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
5e918a98
KP
91
92/* System Priority Control Regsiter */
5afe9722 93#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
5e918a98
KP
94
95/* System Clock Configuration Register */
6d0f6bcf
JCPV
96#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
97#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
5afe9722 98#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
5e918a98
KP
99
100/*
101 * System IO Config
102 */
6d0f6bcf
JCPV
103#define CONFIG_SYS_SICRH 0x08200000
104#define CONFIG_SYS_SICRL 0x00000000
5e918a98
KP
105
106/*
107 * Output Buffer Impedance
108 */
6d0f6bcf 109#define CONFIG_SYS_OBIR 0x30100000
5e918a98
KP
110
111/*
112 * IMMR new address
113 */
6d0f6bcf 114#define CONFIG_SYS_IMMR 0xE0000000
5e918a98 115
89c7784e
TT
116/*
117 * Device configurations
118 */
119
120/* Vitesse 7385 */
121
122#ifdef CONFIG_VSC7385_ENET
123
124#define CONFIG_TSEC2
125
126/* The flash address and size of the VSC7385 firmware image */
127#define CONFIG_VSC7385_IMAGE 0xFE7FE000
128#define CONFIG_VSC7385_IMAGE_SIZE 8192
129
130#endif
131
5e918a98
KP
132/*
133 * DDR Setup
134 */
6d0f6bcf
JCPV
135#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
136#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
137#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
138#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
139#define CONFIG_SYS_83XX_DDR_USES_CS0
5e918a98 140
6d0f6bcf 141#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
5e918a98
KP
142
143#undef CONFIG_DDR_ECC /* support DDR ECC function */
144#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
145
146#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
147
148/*
149 * Manually set up DDR parameters
150 */
6d0f6bcf 151#define CONFIG_SYS_DDR_SIZE 256 /* MB */
2fef4020
JH
152#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
153#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
154 | CSCONFIG_ODT_WR_ONLY_CURRENT \
155 | CSCONFIG_ROW_BIT_13 \
156 | CSCONFIG_COL_BIT_10)
5e918a98 157
6d0f6bcf
JCPV
158#define CONFIG_SYS_DDR_TIMING_3 0x00000000
159#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
5e918a98
KP
160 | (0 << TIMING_CFG0_WRT_SHIFT) \
161 | (0 << TIMING_CFG0_RRT_SHIFT) \
162 | (0 << TIMING_CFG0_WWT_SHIFT) \
163 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
164 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
165 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
166 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
5e918a98 167 /* 0x00260802 */ /* DDR400 */
6d0f6bcf 168#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
5e918a98
KP
169 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
170 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
171 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
172 | (13 << TIMING_CFG1_REFREC_SHIFT) \
173 | (3 << TIMING_CFG1_WRREC_SHIFT) \
174 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
175 | (2 << TIMING_CFG1_WRTORD_SHIFT))
5e918a98 176 /* 0x3937d322 */
2fef4020
JH
177#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
178 | (5 << TIMING_CFG2_CPO_SHIFT) \
179 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
180 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
181 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
182 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
183 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
184 /* 0x02984cc8 */
5e918a98 185
8eceeb7f
KP
186#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
187 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
5e918a98
KP
188 /* 0x06090100 */
189
190#if defined(CONFIG_DDR_2T_TIMING)
5afe9722 191#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
2fef4020
JH
192 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
193 | SDRAM_CFG_32_BE \
194 | SDRAM_CFG_2T_EN)
195 /* 0x43088000 */
5e918a98 196#else
5afe9722 197#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
2fef4020 198 | SDRAM_CFG_SDRAM_TYPE_DDR2)
5afe9722 199 /* 0x43000000 */
5e918a98 200#endif
6d0f6bcf 201#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
8eceeb7f 202#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
5afe9722
JH
203 | (0x0442 << SDRAM_MODE_SD_SHIFT))
204 /* 0x04400442 */ /* DDR400 */
6d0f6bcf 205#define CONFIG_SYS_DDR_MODE2 0x00000000
5e918a98
KP
206
207/*
208 * Memory test
209 */
6d0f6bcf
JCPV
210#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
211#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
212#define CONFIG_SYS_MEMTEST_END 0x0ef70010
5e918a98
KP
213
214/*
215 * The reserved memory
216 */
14d0a02a 217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
5e918a98 218
6d0f6bcf
JCPV
219#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
220#define CONFIG_SYS_RAMBOOT
5e918a98 221#else
6d0f6bcf 222#undef CONFIG_SYS_RAMBOOT
5e918a98
KP
223#endif
224
16c8c170 225#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
5afe9722 226#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
5e918a98
KP
227
228/*
229 * Initial RAM Base Address Setup
230 */
6d0f6bcf
JCPV
231#define CONFIG_SYS_INIT_RAM_LOCK 1
232#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
553f0982 233#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
5afe9722
JH
234#define CONFIG_SYS_GBL_DATA_OFFSET \
235 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
5e918a98
KP
236
237/*
238 * Local Bus Configuration & Clock Setup
239 */
c7190f02
KP
240#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
241#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
6d0f6bcf 242#define CONFIG_SYS_LBC_LBCR 0x00000000
0914f483 243#define CONFIG_FSL_ELBC 1
5e918a98
KP
244
245/*
246 * FLASH on the Local Bus
247 */
6d0f6bcf 248#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 249#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
250#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
251#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
5e918a98 252
5afe9722
JH
253#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
254#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
255#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
5e918a98 256
5afe9722
JH
257 /* Window base at flash base */
258#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
6d0f6bcf 259#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
5e918a98 260
5afe9722 261#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
262 | BR_PS_16 /* 16 bit port */ \
263 | BR_MS_GPCM /* MSEL = GPCM */ \
264 | BR_V) /* valid */
265#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
5e918a98
KP
266 | OR_GPCM_XACS \
267 | OR_GPCM_SCY_9 \
7d6a0982 268 | OR_GPCM_EHTR_SET \
5e918a98 269 | OR_GPCM_EAD)
7d6a0982 270 /* 0xFF800191 */
5e918a98 271
6d0f6bcf
JCPV
272#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
273#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
5e918a98 274
6d0f6bcf
JCPV
275#undef CONFIG_SYS_FLASH_CHECKSUM
276#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
277#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
5e918a98 278
46a3aeea
AV
279/*
280 * NAND Flash on the Local Bus
281 */
7d6a0982 282#define CONFIG_SYS_NAND_BASE 0xE0600000
5afe9722 283#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982
JH
284 | BR_DECC_CHK_GEN /* Use HW ECC */ \
285 | BR_PS_8 /* 8 bit port */ \
286 | BR_MS_FCM /* MSEL = FCM */ \
5afe9722 287 | BR_V) /* valid */
7d6a0982 288#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
5afe9722
JH
289 | OR_FCM_CSCT \
290 | OR_FCM_CST \
291 | OR_FCM_CHT \
292 | OR_FCM_SCY_1 \
293 | OR_FCM_TRLX \
294 | OR_FCM_EHTR)
6d0f6bcf 295#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 296#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
46a3aeea 297
89c7784e
TT
298/* Vitesse 7385 */
299
6d0f6bcf 300#define CONFIG_SYS_VSC7385_BASE 0xF0000000
5e918a98 301
89c7784e
TT
302#ifdef CONFIG_VSC7385_ENET
303
7d6a0982
JH
304#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
305 | BR_PS_8 \
306 | BR_MS_GPCM \
307 | BR_V)
308 /* 0xF0000801 */
309#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
310 | OR_GPCM_CSNT \
311 | OR_GPCM_XACS \
312 | OR_GPCM_SCY_15 \
313 | OR_GPCM_SETA \
314 | OR_GPCM_TRLX_SET \
315 | OR_GPCM_EHTR_SET \
316 | OR_GPCM_EAD)
317 /* 0xfffe09ff */
318
5afe9722
JH
319 /* Access Base */
320#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
7d6a0982 321#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
5e918a98 322
89c7784e
TT
323#endif
324
5e918a98
KP
325/*
326 * Serial Port
327 */
328#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
329#define CONFIG_SYS_NS16550_SERIAL
330#define CONFIG_SYS_NS16550_REG_SIZE 1
331#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
5e918a98 332
6d0f6bcf 333#define CONFIG_SYS_BAUDRATE_TABLE \
5afe9722 334 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
5e918a98 335
6d0f6bcf
JCPV
336#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
337#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
5e918a98 338
2bd7460e
AV
339/* SERDES */
340#define CONFIG_FSL_SERDES
341#define CONFIG_FSL_SERDES1 0xe3000
342#define CONFIG_FSL_SERDES2 0xe3100
343
5e918a98 344/* I2C */
00f792e0
HS
345#define CONFIG_SYS_I2C
346#define CONFIG_SYS_I2C_FSL
347#define CONFIG_SYS_FSL_I2C_SPEED 400000
348#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
349#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
350#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
5e918a98
KP
351
352/*
353 * Config on-board RTC
354 */
355#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 356#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
5e918a98
KP
357
358/*
359 * General PCI
360 * Addresses are mapped 1-1.
361 */
5afe9722
JH
362#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
363#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
364#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
6d0f6bcf
JCPV
365#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
366#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
367#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
368#define CONFIG_SYS_PCI_IO_BASE 0x00000000
369#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
370#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
371
372#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
373#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
374#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
5e918a98 375
7e915580
AV
376#define CONFIG_SYS_PCIE1_BASE 0xA0000000
377#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
378#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
379#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
380#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
381#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
382#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
383#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
384#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
385
386#define CONFIG_SYS_PCIE2_BASE 0xC0000000
387#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
388#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
389#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
390#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
391#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
392#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
393#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
394#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
395
5e918a98 396#ifdef CONFIG_PCI
842033e6 397#define CONFIG_PCI_INDIRECT_BRIDGE
5e918a98
KP
398#define CONFIG_PCI_PNP /* do pci plug-and-play */
399
5e918a98 400#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 401#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
5e918a98
KP
402#endif /* CONFIG_PCI */
403
5e918a98
KP
404/*
405 * TSEC
406 */
89c7784e 407#ifdef CONFIG_TSEC_ENET
5e918a98 408
89c7784e
TT
409#define CONFIG_GMII /* MII PHY management */
410
411#define CONFIG_TSEC1
412
413#ifdef CONFIG_TSEC1
414#define CONFIG_HAS_ETH0
5e918a98 415#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 416#define CONFIG_SYS_TSEC1_OFFSET 0x24000
5e918a98 417#define TSEC1_PHY_ADDR 2
5e918a98 418#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
5e918a98 419#define TSEC1_PHYIDX 0
89c7784e 420#endif
5e918a98 421
89c7784e
TT
422#ifdef CONFIG_TSEC2
423#define CONFIG_HAS_ETH1
424#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 425#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e
TT
426#define TSEC2_PHY_ADDR 0x1c
427#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
428#define TSEC2_PHYIDX 0
429#endif
5e918a98
KP
430
431/* Options are: TSEC[0-1] */
432#define CONFIG_ETHPRIME "TSEC0"
433
89c7784e
TT
434#endif
435
730e7929
KP
436/*
437 * SATA
438 */
439#define CONFIG_LIBATA
440#define CONFIG_FSL_SATA
441
6d0f6bcf 442#define CONFIG_SYS_SATA_MAX_DEVICE 2
730e7929 443#define CONFIG_SATA1
6d0f6bcf 444#define CONFIG_SYS_SATA1_OFFSET 0x18000
5afe9722
JH
445#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
446#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
730e7929 447#define CONFIG_SATA2
6d0f6bcf 448#define CONFIG_SYS_SATA2_OFFSET 0x19000
5afe9722
JH
449#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
450#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
730e7929
KP
451
452#ifdef CONFIG_FSL_SATA
453#define CONFIG_LBA48
454#define CONFIG_CMD_SATA
455#define CONFIG_DOS_PARTITION
730e7929
KP
456#endif
457
5e918a98
KP
458/*
459 * Environment
460 */
6d0f6bcf 461#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 462 #define CONFIG_ENV_IS_IN_FLASH 1
5afe9722
JH
463 #define CONFIG_ENV_ADDR \
464 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
465 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
466 #define CONFIG_ENV_SIZE 0x4000
5e918a98 467#else
5afe9722 468 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 469 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 470 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
0e8d1586 471 #define CONFIG_ENV_SIZE 0x2000
5e918a98
KP
472#endif
473
474#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 475#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
5e918a98
KP
476
477/*
478 * BOOTP options
479 */
480#define CONFIG_BOOTP_BOOTFILESIZE
481#define CONFIG_BOOTP_BOOTPATH
482#define CONFIG_BOOTP_GATEWAY
483#define CONFIG_BOOTP_HOSTNAME
484
5e918a98
KP
485/*
486 * Command line configuration.
487 */
5e918a98
KP
488#define CONFIG_CMD_DATE
489
490#if defined(CONFIG_PCI)
491#define CONFIG_CMD_PCI
492#endif
493
5e918a98 494#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
5afe9722 495#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
5e918a98
KP
496
497#undef CONFIG_WATCHDOG /* watchdog disabled */
498
c9646ed7
AV
499#define CONFIG_MMC 1
500
501#ifdef CONFIG_MMC
502#define CONFIG_FSL_ESDHC
a6da8b81 503#define CONFIG_FSL_ESDHC_PIN_MUX
c9646ed7 504#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
c9646ed7 505#define CONFIG_GENERIC_MMC
c9646ed7
AV
506#define CONFIG_DOS_PARTITION
507#endif
508
5e918a98
KP
509/*
510 * Miscellaneous configurable options
511 */
5afe9722
JH
512#define CONFIG_SYS_LONGHELP /* undef to save memory */
513#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
5e918a98
KP
514
515#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 516 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
5e918a98 517#else
6d0f6bcf 518 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
5e918a98
KP
519#endif
520
5afe9722
JH
521 /* Print Buffer Size */
522#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
523#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
524 /* Boot Argument Buffer Size */
525#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
5e918a98
KP
526
527/*
528 * For booting Linux, the board info and command line data
9f530d59 529 * have to be in the first 256 MB of memory, since this is
5e918a98
KP
530 * the maximum mapped by the Linux kernel during initialization.
531 */
5afe9722 532#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
63865278 533#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
5e918a98
KP
534
535/*
536 * Core HID Setup
537 */
1a2e203b 538#define CONFIG_SYS_HID0_INIT 0x000000000
5afe9722
JH
539#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
540 | HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 541#define CONFIG_SYS_HID2 HID2_HBE
5e918a98
KP
542
543/*
544 * MMU Setup
545 */
546
31d82672
BB
547#define CONFIG_HIGH_BATS 1 /* High BATs supported */
548
5e918a98 549/* DDR: cache cacheable */
6d0f6bcf
JCPV
550#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
551#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
5e918a98 552
5afe9722 553#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
72cd4087 554 | BATL_PP_RW \
5afe9722
JH
555 | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
557 | BATU_BL_256M \
558 | BATU_VS \
559 | BATU_VP)
6d0f6bcf
JCPV
560#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
561#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
5e918a98 562
5afe9722 563#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
72cd4087 564 | BATL_PP_RW \
5afe9722
JH
565 | BATL_MEMCOHERENCE)
566#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
567 | BATU_BL_256M \
568 | BATU_VS \
569 | BATU_VP)
6d0f6bcf
JCPV
570#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
571#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
5e918a98
KP
572
573/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
5afe9722 574#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
72cd4087 575 | BATL_PP_RW \
5afe9722
JH
576 | BATL_CACHEINHIBIT \
577 | BATL_GUARDEDSTORAGE)
578#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
579 | BATU_BL_8M \
580 | BATU_VS \
581 | BATU_VP)
6d0f6bcf
JCPV
582#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
583#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
5e918a98
KP
584
585/* L2 Switch: cache-inhibit and guarded */
5afe9722 586#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
72cd4087 587 | BATL_PP_RW \
5afe9722
JH
588 | BATL_CACHEINHIBIT \
589 | BATL_GUARDEDSTORAGE)
590#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
591 | BATU_BL_128K \
592 | BATU_VS \
593 | BATU_VP)
6d0f6bcf
JCPV
594#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
595#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
5e918a98
KP
596
597/* FLASH: icache cacheable, but dcache-inhibit and guarded */
5afe9722 598#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 599 | BATL_PP_RW \
5afe9722
JH
600 | BATL_MEMCOHERENCE)
601#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
602 | BATU_BL_32M \
603 | BATU_VS \
604 | BATU_VP)
605#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 606 | BATL_PP_RW \
5afe9722
JH
607 | BATL_CACHEINHIBIT \
608 | BATL_GUARDEDSTORAGE)
6d0f6bcf 609#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
5e918a98
KP
610
611/* Stack in dcache: cacheable, no memory coherence */
72cd4087 612#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
5afe9722
JH
613#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
614 | BATU_BL_128K \
615 | BATU_VS \
616 | BATU_VP)
6d0f6bcf
JCPV
617#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
618#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
5e918a98
KP
619
620#ifdef CONFIG_PCI
621/* PCI MEM space: cacheable */
5afe9722 622#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
72cd4087 623 | BATL_PP_RW \
5afe9722
JH
624 | BATL_MEMCOHERENCE)
625#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
626 | BATU_BL_256M \
627 | BATU_VS \
628 | BATU_VP)
6d0f6bcf
JCPV
629#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
630#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
5e918a98 631/* PCI MMIO space: cache-inhibit and guarded */
5afe9722 632#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
72cd4087 633 | BATL_PP_RW \
5afe9722
JH
634 | BATL_CACHEINHIBIT \
635 | BATL_GUARDEDSTORAGE)
636#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
637 | BATU_BL_256M \
638 | BATU_VS \
639 | BATU_VP)
6d0f6bcf
JCPV
640#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
641#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
5e918a98 642#else
6d0f6bcf
JCPV
643#define CONFIG_SYS_IBAT6L (0)
644#define CONFIG_SYS_IBAT6U (0)
645#define CONFIG_SYS_IBAT7L (0)
646#define CONFIG_SYS_IBAT7U (0)
647#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
648#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
649#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
650#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
5e918a98
KP
651#endif
652
5e918a98
KP
653#if defined(CONFIG_CMD_KGDB)
654#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
5e918a98
KP
655#endif
656
657/*
658 * Environment Configuration
659 */
660#define CONFIG_ENV_OVERWRITE
661
18e69a35 662#define CONFIG_HAS_FSL_DR_USB
6c3c5750
NB
663#define CONFIG_USB_EHCI
664#define CONFIG_USB_EHCI_FSL
665#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
18e69a35 666
5afe9722 667#define CONFIG_NETDEV "eth1"
5e918a98
KP
668
669#define CONFIG_HOSTNAME mpc837x_rdb
8b3637c6 670#define CONFIG_ROOTPATH "/nfsroot"
5afe9722 671#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
b3f44c21 672#define CONFIG_BOOTFILE "uImage"
5afe9722
JH
673 /* U-Boot image on TFTP server */
674#define CONFIG_UBOOTPATH "u-boot.bin"
675#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
5e918a98 676
5afe9722
JH
677 /* default location for tftp and bootm */
678#define CONFIG_LOADADDR 800000
5e918a98
KP
679#define CONFIG_BAUDRATE 115200
680
5e918a98 681#define CONFIG_EXTRA_ENV_SETTINGS \
5afe9722
JH
682 "netdev=" CONFIG_NETDEV "\0" \
683 "uboot=" CONFIG_UBOOTPATH "\0" \
5e918a98 684 "tftpflash=tftp $loadaddr $uboot;" \
5368c55d
MV
685 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
686 " +$filesize; " \
687 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
688 " +$filesize; " \
689 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
690 " $filesize; " \
691 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
692 " +$filesize; " \
693 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
694 " $filesize\0" \
79f516bc 695 "fdtaddr=780000\0" \
5afe9722 696 "fdtfile=" CONFIG_FDTFILE "\0" \
5e918a98 697 "ramdiskaddr=1000000\0" \
5afe9722 698 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
5e918a98
KP
699 "console=ttyS0\0" \
700 "setbootargs=setenv bootargs " \
701 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
702 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
5afe9722
JH
703 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
704 "$netdev:off " \
5e918a98
KP
705 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
706
707#define CONFIG_NFSBOOTCOMMAND \
708 "setenv rootdev /dev/nfs;" \
709 "run setbootargs;" \
710 "run setipargs;" \
711 "tftp $loadaddr $bootfile;" \
712 "tftp $fdtaddr $fdtfile;" \
713 "bootm $loadaddr - $fdtaddr"
714
715#define CONFIG_RAMBOOTCOMMAND \
716 "setenv rootdev /dev/ram;" \
717 "run setbootargs;" \
718 "tftp $ramdiskaddr $ramdiskfile;" \
719 "tftp $loadaddr $bootfile;" \
720 "tftp $fdtaddr $fdtfile;" \
721 "bootm $loadaddr $ramdiskaddr $fdtaddr"
722
5e918a98 723#endif /* __CONFIG_H */