]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8536DS.h
Move setexpr to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8536DS.h
CommitLineData
9490a7f1 1/*
3d7506fa 2 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
9490a7f1 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
9490a7f1
KG
5 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
15672c6d
YS
14#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
c7e1a43d
KG
16#include "../board/freescale/common/ics307_clk.h"
17
d24f2d32 18#ifdef CONFIG_36BIT
337f9fde
KG
19#define CONFIG_PHYS_64BIT 1
20#endif
21
d24f2d32 22#ifdef CONFIG_SDCARD
e40ac487 23#define CONFIG_RAMBOOT_SDCARD 1
e2c9bc5e 24#define CONFIG_SYS_TEXT_BASE 0xf8f40000
7a577fda 25#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
e40ac487
MH
26#endif
27
d24f2d32 28#ifdef CONFIG_SPIFLASH
e40ac487 29#define CONFIG_RAMBOOT_SPIFLASH 1
e2c9bc5e 30#define CONFIG_SYS_TEXT_BASE 0xf8f40000
7a577fda 31#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
2ae18241
WD
32#endif
33
34#ifndef CONFIG_SYS_TEXT_BASE
c6e8f49a 35#define CONFIG_SYS_TEXT_BASE 0xeff40000
e40ac487
MH
36#endif
37
7a577fda
KG
38#ifndef CONFIG_RESET_VECTOR_ADDRESS
39#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
40#endif
41
96196a1f
HW
42#ifndef CONFIG_SYS_MONITOR_BASE
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
44#endif
45
9490a7f1
KG
46/* High Level Configuration Options */
47#define CONFIG_BOOKE 1 /* BOOKE */
48#define CONFIG_E500 1 /* BOOKE e500 family */
9490a7f1
KG
49#define CONFIG_MPC8536 1
50#define CONFIG_MPC8536DS 1
51
c51fc5d5 52#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
ae2044d8 53#define CONFIG_SPI_FLASH 1 /* Has SPI Flash */
9490a7f1
KG
54#define CONFIG_PCI 1 /* Enable PCI/PCIE */
55#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
56#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
57#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
58#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
59#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 60#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
9490a7f1 61#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 62#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
9490a7f1
KG
63
64#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
f6155c6f 65#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
9490a7f1
KG
66
67#define CONFIG_TSEC_ENET /* tsec ethernet support */
68#define CONFIG_ENV_OVERWRITE
69
c7e1a43d
KG
70#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
71#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
9490a7f1 72#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
9490a7f1
KG
73
74/*
75 * These can be toggled for performance analysis, otherwise use default.
76 */
77#define CONFIG_L2_CACHE /* toggle L2 cache */
78#define CONFIG_BTB /* toggle branch predition */
9490a7f1 79
80522dc8
AF
80#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
81
9490a7f1
KG
82#define CONFIG_ENABLE_36BIT_PHYS 1
83
337f9fde
KG
84#ifdef CONFIG_PHYS_64BIT
85#define CONFIG_ADDR_MAP 1
86#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
87#endif
88
07355700
MH
89#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
90#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
9490a7f1
KG
91#define CONFIG_PANIC_HANG /* do not reset board on panic */
92
9a1a0aed
MH
93/*
94 * Config the L2 Cache as L2 SRAM
95 */
96#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
97#ifdef CONFIG_PHYS_64BIT
98#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
99#else
100#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
101#endif
102#define CONFIG_SYS_L2_SIZE (512 << 10)
103#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
104
e46fedfe
TT
105#define CONFIG_SYS_CCSRBAR 0xffe00000
106#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
9490a7f1 107
8d22ddca 108#if defined(CONFIG_NAND_SPL)
e46fedfe 109#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
9a1a0aed
MH
110#endif
111
9490a7f1 112/* DDR Setup */
337f9fde 113#define CONFIG_VERY_BIG_RAM
5614e71b 114#define CONFIG_SYS_FSL_DDR2
9490a7f1
KG
115#undef CONFIG_FSL_DDR_INTERACTIVE
116#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
117#define CONFIG_DDR_SPD
9490a7f1 118
9b0ad1b1 119#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
9490a7f1
KG
120#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
121
6d0f6bcf
JCPV
122#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9490a7f1
KG
124
125#define CONFIG_NUM_DDR_CONTROLLERS 1
126#define CONFIG_DIMM_SLOTS_PER_CTLR 1
127#define CONFIG_CHIP_SELECTS_PER_CTRL 2
128
129/* I2C addresses of SPD EEPROMs */
130#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
6d0f6bcf 131#define CONFIG_SYS_SPD_BUS_NUM 1
9490a7f1
KG
132
133/* These are used when DDR doesn't use SPD. */
07355700 134#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
6d0f6bcf 135#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
07355700 136#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
6d0f6bcf
JCPV
137#define CONFIG_SYS_DDR_TIMING_3 0x00000000
138#define CONFIG_SYS_DDR_TIMING_0 0x00260802
139#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
140#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
141#define CONFIG_SYS_DDR_MODE_1 0x00480432
142#define CONFIG_SYS_DDR_MODE_2 0x00000000
143#define CONFIG_SYS_DDR_INTERVAL 0x06180100
144#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
145#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
146#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
147#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
07355700 148#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
6d0f6bcf
JCPV
149#define CONFIG_SYS_DDR_CONTROL2 0x04400010
150
151#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
152#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
153#define CONFIG_SYS_DDR_SBE 0x00010000
9490a7f1 154
9490a7f1
KG
155/* Make sure required options are set */
156#ifndef CONFIG_SPD_EEPROM
157#error ("CONFIG_SPD_EEPROM is required")
158#endif
159
160#undef CONFIG_CLOCKS_IN_MHZ
161
162
163/*
164 * Memory map -- xxx -this is wrong, needs updating
165 *
166 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
167 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
168 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
169 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
170 *
171 * Localbus cacheable (TBD)
172 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
173 *
174 * Localbus non-cacheable
c57fc289 175 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
9490a7f1 176 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
c57fc289 177 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
9490a7f1
KG
178 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
179 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
180 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
181 */
182
183/*
184 * Local Bus Definitions
185 */
6d0f6bcf 186#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
337f9fde
KG
187#ifdef CONFIG_PHYS_64BIT
188#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
189#else
c953ddfd 190#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
337f9fde 191#endif
9490a7f1 192
9a1a0aed 193#define CONFIG_FLASH_BR_PRELIM \
7ee41107 194 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
9a1a0aed 195#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
9490a7f1 196
07355700
MH
197#define CONFIG_SYS_BR1_PRELIM \
198 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
199 | BR_PS_16 | BR_V)
c953ddfd 200#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
9490a7f1 201
07355700
MH
202#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
203 CONFIG_SYS_FLASH_BASE_PHYS }
6d0f6bcf 204#define CONFIG_SYS_FLASH_QUIET_TEST
9490a7f1
KG
205#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
206
07355700
MH
207#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
208#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
6d0f6bcf 209#undef CONFIG_SYS_FLASH_CHECKSUM
07355700
MH
210#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
211#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
9490a7f1 212
0234446f 213#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
9a1a0aed 214#define CONFIG_SYS_RAMBOOT
a55bb834 215#define CONFIG_SYS_EXTRA_ENV_RELOC
9a1a0aed
MH
216#else
217#undef CONFIG_SYS_RAMBOOT
218#endif
219
9490a7f1 220#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
221#define CONFIG_SYS_FLASH_CFI
222#define CONFIG_SYS_FLASH_EMPTY_INFO
223#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
9490a7f1
KG
224
225#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
226
68d4230c 227#define CONFIG_HWCONFIG /* enable hwconfig */
9490a7f1
KG
228#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
229#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
337f9fde
KG
230#ifdef CONFIG_PHYS_64BIT
231#define PIXIS_BASE_PHYS 0xfffdf0000ull
232#else
52b565f5 233#define PIXIS_BASE_PHYS PIXIS_BASE
337f9fde 234#endif
9490a7f1 235
52b565f5 236#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
07355700 237#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
9490a7f1
KG
238
239#define PIXIS_ID 0x0 /* Board ID at offset 0 */
240#define PIXIS_VER 0x1 /* Board version at offset 1 */
241#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
242#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
243#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
244#define PIXIS_PWR 0x5 /* PIXIS Power status register */
245#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
246#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
247#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
248#define PIXIS_VCTL 0x10 /* VELA Control Register */
249#define PIXIS_VSTAT 0x11 /* VELA Status Register */
250#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
251#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
252#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
253#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
254#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
255#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
256#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
257#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
258#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
259#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
260#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
9490a7f1
KG
261#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
262#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
263#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
264#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
265#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
266#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
267#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
268#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
269#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
270#define PIXIS_VWATCH 0x24 /* Watchdog Register */
271#define PIXIS_LED 0x25 /* LED Register */
272
9a1a0aed
MH
273#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
274
9490a7f1
KG
275/* old pixis referenced names */
276#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
277#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
509e19ca 278#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
9490a7f1 279
6d0f6bcf
JCPV
280#define CONFIG_SYS_INIT_RAM_LOCK 1
281#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 282#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
9490a7f1 283
07355700 284#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 285 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 286#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9490a7f1 287
07355700
MH
288#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
289#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
9490a7f1 290
9a1a0aed 291#ifndef CONFIG_NAND_SPL
337f9fde
KG
292#define CONFIG_SYS_NAND_BASE 0xffa00000
293#ifdef CONFIG_PHYS_64BIT
294#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
295#else
296#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
297#endif
9a1a0aed
MH
298#else
299#define CONFIG_SYS_NAND_BASE 0xfff00000
300#ifdef CONFIG_PHYS_64BIT
301#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
302#else
303#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
304#endif
305#endif
c57fc289
JJ
306#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
307 CONFIG_SYS_NAND_BASE + 0x40000, \
308 CONFIG_SYS_NAND_BASE + 0x80000, \
309 CONFIG_SYS_NAND_BASE + 0xC0000}
310#define CONFIG_SYS_MAX_NAND_DEVICE 4
c57fc289
JJ
311#define CONFIG_CMD_NAND 1
312#define CONFIG_NAND_FSL_ELBC 1
313#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
314
9a1a0aed
MH
315/* NAND boot: 4K NAND loader config */
316#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
c6e8f49a 317#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
9a1a0aed
MH
318#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
319#define CONFIG_SYS_NAND_U_BOOT_START \
320 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
321#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
322#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
323#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
324
c57fc289 325/* NAND flash config */
a3055c58 326#define CONFIG_SYS_NAND_BR_PRELIM \
07355700
MH
327 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
328 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
329 | BR_PS_8 /* Port Size = 8 bit */ \
330 | BR_MS_FCM /* MSEL = FCM */ \
331 | BR_V) /* valid */
a3055c58 332#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
07355700
MH
333 | OR_FCM_PGS /* Large Page*/ \
334 | OR_FCM_CSCT \
335 | OR_FCM_CST \
336 | OR_FCM_CHT \
337 | OR_FCM_SCY_1 \
338 | OR_FCM_TRLX \
339 | OR_FCM_EHTR)
340
9a1a0aed
MH
341#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
342#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
343#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
344#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700
MH
345
346#define CONFIG_SYS_BR4_PRELIM \
7ee41107 347 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
07355700
MH
348 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
349 | BR_PS_8 /* Port Size = 8 bit */ \
350 | BR_MS_FCM /* MSEL = FCM */ \
351 | BR_V) /* valid */
a3055c58 352#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700 353#define CONFIG_SYS_BR5_PRELIM \
7ee41107 354 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
07355700
MH
355 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
356 | BR_PS_8 /* Port Size = 8 bit */ \
357 | BR_MS_FCM /* MSEL = FCM */ \
358 | BR_V) /* valid */
a3055c58 359#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700
MH
360
361#define CONFIG_SYS_BR6_PRELIM \
7ee41107 362 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
07355700
MH
363 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
364 | BR_PS_8 /* Port Size = 8 bit */ \
365 | BR_MS_FCM /* MSEL = FCM */ \
366 | BR_V) /* valid */
a3055c58 367#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
c57fc289 368
9490a7f1
KG
369/* Serial Port - controlled on board with jumper J8
370 * open - index 2
371 * shorted - index 1
372 */
373#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
374#define CONFIG_SYS_NS16550
375#define CONFIG_SYS_NS16550_SERIAL
376#define CONFIG_SYS_NS16550_REG_SIZE 1
377#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
378#ifdef CONFIG_NAND_SPL
379#define CONFIG_NS16550_MIN_FUNCTIONS
380#endif
9490a7f1 381
6d0f6bcf 382#define CONFIG_SYS_BAUDRATE_TABLE \
9490a7f1
KG
383 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
384
07355700
MH
385#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
386#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
9490a7f1
KG
387
388/* Use the HUSH parser */
6d0f6bcf 389#define CONFIG_SYS_HUSH_PARSER
9490a7f1
KG
390
391/*
392 * Pass open firmware flat tree
393 */
394#define CONFIG_OF_LIBFDT 1
395#define CONFIG_OF_BOARD_SETUP 1
396#define CONFIG_OF_STDOUT_VIA_ALIAS 1
397
9490a7f1
KG
398/*
399 * I2C
400 */
00f792e0
HS
401#define CONFIG_SYS_I2C
402#define CONFIG_SYS_I2C_FSL
403#define CONFIG_SYS_FSL_I2C_SPEED 400000
404#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
405#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
406#define CONFIG_SYS_FSL_I2C2_SPEED 400000
407#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
408#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
409#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
9490a7f1
KG
410
411/*
412 * I2C2 EEPROM
413 */
32628c50
JCPV
414#define CONFIG_ID_EEPROM
415#ifdef CONFIG_ID_EEPROM
6d0f6bcf 416#define CONFIG_SYS_I2C_EEPROM_NXID
9490a7f1 417#endif
6d0f6bcf
JCPV
418#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
419#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
420#define CONFIG_SYS_EEPROM_BUS_NUM 1
9490a7f1 421
ae2044d8
XX
422/*
423 * eSPI - Enhanced SPI
424 */
425#define CONFIG_HARD_SPI
426#define CONFIG_FSL_ESPI
427
428#if defined(CONFIG_SPI_FLASH)
429#define CONFIG_SPI_FLASH_SPANSION
430#define CONFIG_CMD_SF
431#define CONFIG_SF_DEFAULT_SPEED 10000000
432#define CONFIG_SF_DEFAULT_MODE 0
433#endif
434
9490a7f1
KG
435/*
436 * General PCI
437 * Memory space is mapped 1-1, but I/O space must start from 0.
438 */
439
5af0fdd8 440#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
337f9fde
KG
441#ifdef CONFIG_PHYS_64BIT
442#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
443#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
444#else
5af0fdd8
KG
445#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
446#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
337f9fde 447#endif
6d0f6bcf 448#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
337f9fde
KG
449#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
450#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
451#ifdef CONFIG_PHYS_64BIT
452#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
453#else
454#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
455#endif
456#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
457
458/* controller 1, Slot 1, tgtid 1, Base address a000 */
5f7b31b0 459#define CONFIG_SYS_PCIE1_NAME "Slot 1"
5af0fdd8 460#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
337f9fde
KG
461#ifdef CONFIG_PHYS_64BIT
462#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
463#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
464#else
10795f42 465#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
5af0fdd8 466#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
337f9fde 467#endif
6d0f6bcf 468#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
aca5f018 469#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
337f9fde
KG
470#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
471#ifdef CONFIG_PHYS_64BIT
472#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
473#else
6d0f6bcf 474#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
337f9fde 475#endif
6d0f6bcf 476#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
477
478/* controller 2, Slot 2, tgtid 2, Base address 9000 */
5f7b31b0 479#define CONFIG_SYS_PCIE2_NAME "Slot 2"
5af0fdd8 480#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
337f9fde
KG
481#ifdef CONFIG_PHYS_64BIT
482#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
483#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
484#else
10795f42 485#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
5af0fdd8 486#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
337f9fde 487#endif
6d0f6bcf 488#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
aca5f018 489#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
337f9fde
KG
490#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
491#ifdef CONFIG_PHYS_64BIT
492#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
493#else
6d0f6bcf 494#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
337f9fde 495#endif
6d0f6bcf 496#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
497
498/* controller 3, direct to uli, tgtid 3, Base address 8000 */
5f7b31b0 499#define CONFIG_SYS_PCIE3_NAME "Slot 3"
5af0fdd8 500#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
337f9fde
KG
501#ifdef CONFIG_PHYS_64BIT
502#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
503#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
504#else
10795f42 505#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
5af0fdd8 506#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
337f9fde 507#endif
6d0f6bcf 508#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 509#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
337f9fde
KG
510#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
511#ifdef CONFIG_PHYS_64BIT
512#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
513#else
6d0f6bcf 514#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
337f9fde 515#endif
6d0f6bcf 516#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
517
518#if defined(CONFIG_PCI)
519
9490a7f1
KG
520#define CONFIG_PCI_PNP /* do pci plug-and-play */
521
522/*PCIE video card used*/
aca5f018 523#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
524
525/*PCI video card used*/
aca5f018 526/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
9490a7f1
KG
527
528/* video */
529#define CONFIG_VIDEO
530
531#if defined(CONFIG_VIDEO)
532#define CONFIG_BIOSEMU
533#define CONFIG_CFB_CONSOLE
534#define CONFIG_VIDEO_SW_CURSOR
535#define CONFIG_VGA_AS_SINGLE_DEVICE
536#define CONFIG_ATI_RADEON_FB
537#define CONFIG_VIDEO_LOGO
538/*#define CONFIG_CONSOLE_CURSOR*/
aca5f018 539#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
540#endif
541
542#undef CONFIG_EEPRO100
543#undef CONFIG_TULIP
544#undef CONFIG_RTL8139
545
9490a7f1 546#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
547 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
548 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
9490a7f1
KG
549 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
550#endif
551
552#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
553
554#endif /* CONFIG_PCI */
555
556/* SATA */
557#define CONFIG_LIBATA
558#define CONFIG_FSL_SATA
559
6d0f6bcf 560#define CONFIG_SYS_SATA_MAX_DEVICE 2
9490a7f1 561#define CONFIG_SATA1
6d0f6bcf
JCPV
562#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
563#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
9490a7f1 564#define CONFIG_SATA2
6d0f6bcf
JCPV
565#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
566#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
9490a7f1
KG
567
568#ifdef CONFIG_FSL_SATA
569#define CONFIG_LBA48
570#define CONFIG_CMD_SATA
571#define CONFIG_DOS_PARTITION
572#define CONFIG_CMD_EXT2
573#endif
574
575#if defined(CONFIG_TSEC_ENET)
576
9490a7f1
KG
577#define CONFIG_MII 1 /* MII PHY management */
578#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
579#define CONFIG_TSEC1 1
580#define CONFIG_TSEC1_NAME "eTSEC1"
581#define CONFIG_TSEC3 1
582#define CONFIG_TSEC3_NAME "eTSEC3"
583
2e26d837
JJ
584#define CONFIG_FSL_SGMII_RISER 1
585#define SGMII_RISER_PHY_OFFSET 0x1c
586
9490a7f1
KG
587#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
588#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
589
590#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
591#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
592
593#define TSEC1_PHYIDX 0
594#define TSEC3_PHYIDX 0
595
596#define CONFIG_ETHPRIME "eTSEC1"
597
598#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
599
600#endif /* CONFIG_TSEC_ENET */
601
602/*
603 * Environment
604 */
9a1a0aed
MH
605
606#if defined(CONFIG_SYS_RAMBOOT)
0234446f 607#if defined(CONFIG_RAMBOOT_SPIFLASH)
2d4afd49
XX
608#define CONFIG_ENV_IS_IN_SPI_FLASH
609#define CONFIG_ENV_SPI_BUS 0
610#define CONFIG_ENV_SPI_CS 0
611#define CONFIG_ENV_SPI_MAX_HZ 10000000
612#define CONFIG_ENV_SPI_MODE 0
613#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
614#define CONFIG_ENV_OFFSET 0xF0000
615#define CONFIG_ENV_SECT_SIZE 0x10000
616#elif defined(CONFIG_RAMBOOT_SDCARD)
617#define CONFIG_ENV_IS_IN_MMC
4394d0c2 618#define CONFIG_FSL_FIXED_MMC_LOCATION
2d4afd49
XX
619#define CONFIG_ENV_SIZE 0x2000
620#define CONFIG_SYS_MMC_ENV_DEV 0
621#else
e40ac487
MH
622 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
623 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
624 #define CONFIG_ENV_SIZE 0x2000
9a1a0aed 625#endif
9490a7f1 626#else
9a1a0aed 627 #define CONFIG_ENV_IS_IN_FLASH 1
9a1a0aed 628 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
9a1a0aed
MH
629 #define CONFIG_ENV_SIZE 0x2000
630 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
9490a7f1 631#endif
9490a7f1
KG
632
633#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 634#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9490a7f1
KG
635
636/*
637 * Command line configuration.
638 */
639#include <config_cmd_default.h>
640
641#define CONFIG_CMD_IRQ
642#define CONFIG_CMD_PING
643#define CONFIG_CMD_I2C
644#define CONFIG_CMD_MII
645#define CONFIG_CMD_ELF
1c9aa76b 646#define CONFIG_CMD_IRQ
199e262e 647#define CONFIG_CMD_REGINFO
9490a7f1
KG
648
649#if defined(CONFIG_PCI)
650#define CONFIG_CMD_PCI
9490a7f1
KG
651#define CONFIG_CMD_NET
652#endif
653
654#undef CONFIG_WATCHDOG /* watchdog disabled */
655
80522dc8
AF
656#define CONFIG_MMC 1
657
658#ifdef CONFIG_MMC
659#define CONFIG_FSL_ESDHC
660#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
661#define CONFIG_CMD_MMC
662#define CONFIG_GENERIC_MMC
1116ebb9
F
663#endif
664
665/*
666 * USB
667 */
3d7506fa 668#define CONFIG_HAS_FSL_MPH_USB
669#ifdef CONFIG_HAS_FSL_MPH_USB
1116ebb9
F
670#define CONFIG_USB_EHCI
671
672#ifdef CONFIG_USB_EHCI
673#define CONFIG_CMD_USB
674#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
675#define CONFIG_USB_EHCI_FSL
676#define CONFIG_USB_STORAGE
677#endif
3d7506fa 678#endif
1116ebb9
F
679
680#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
80522dc8
AF
681#define CONFIG_CMD_EXT2
682#define CONFIG_CMD_FAT
683#define CONFIG_DOS_PARTITION
684#endif
685
9490a7f1
KG
686/*
687 * Miscellaneous configurable options
688 */
6d0f6bcf 689#define CONFIG_SYS_LONGHELP /* undef to save memory */
07355700 690#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 691#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 692#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9490a7f1 693#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 694#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9490a7f1 695#else
6d0f6bcf 696#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9490a7f1 697#endif
07355700
MH
698#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
699 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
6d0f6bcf 700#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
07355700 701#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9490a7f1
KG
702
703/*
704 * For booting Linux, the board info and command line data
a832ac41 705 * have to be in the first 64 MB of memory, since this is
9490a7f1
KG
706 * the maximum mapped by the Linux kernel during initialization.
707 */
a832ac41
KG
708#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
709#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
9490a7f1 710
9490a7f1
KG
711#if defined(CONFIG_CMD_KGDB)
712#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9490a7f1
KG
713#endif
714
715/*
716 * Environment Configuration
717 */
718
719/* The mac addresses for all ethernet interface */
720#if defined(CONFIG_TSEC_ENET)
721#define CONFIG_HAS_ETH0
9490a7f1 722#define CONFIG_HAS_ETH1
9490a7f1 723#define CONFIG_HAS_ETH2
9490a7f1 724#define CONFIG_HAS_ETH3
9490a7f1
KG
725#endif
726
727#define CONFIG_IPADDR 192.168.1.254
728
729#define CONFIG_HOSTNAME unknown
8b3637c6 730#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 731#define CONFIG_BOOTFILE "uImage"
07355700 732#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
9490a7f1
KG
733
734#define CONFIG_SERVERIP 192.168.1.1
735#define CONFIG_GATEWAYIP 192.168.1.1
736#define CONFIG_NETMASK 255.255.255.0
737
738/* default location for tftp and bootm */
739#define CONFIG_LOADADDR 1000000
740
741#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
742#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
743
744#define CONFIG_BAUDRATE 115200
745
746#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
747"netdev=eth0\0" \
748"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
749"tftpflash=tftpboot $loadaddr $uboot; " \
750 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
751 " +$filesize; " \
752 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
753 " +$filesize; " \
754 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
755 " $filesize; " \
756 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
757 " +$filesize; " \
758 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
759 " $filesize\0" \
760"consoledev=ttyS0\0" \
761"ramdiskaddr=2000000\0" \
762"ramdiskfile=8536ds/ramdisk.uboot\0" \
763"fdtaddr=c00000\0" \
764"fdtfile=8536ds/mpc8536ds.dtb\0" \
765"bdev=sda3\0" \
766"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
9490a7f1
KG
767
768#define CONFIG_HDBOOT \
769 "setenv bootargs root=/dev/$bdev rw " \
770 "console=$consoledev,$baudrate $othbootargs;" \
771 "tftp $loadaddr $bootfile;" \
772 "tftp $fdtaddr $fdtfile;" \
773 "bootm $loadaddr - $fdtaddr"
774
775#define CONFIG_NFSBOOTCOMMAND \
776 "setenv bootargs root=/dev/nfs rw " \
777 "nfsroot=$serverip:$rootpath " \
778 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
779 "console=$consoledev,$baudrate $othbootargs;" \
780 "tftp $loadaddr $bootfile;" \
781 "tftp $fdtaddr $fdtfile;" \
782 "bootm $loadaddr - $fdtaddr"
783
784#define CONFIG_RAMBOOTCOMMAND \
785 "setenv bootargs root=/dev/ram rw " \
786 "console=$consoledev,$baudrate $othbootargs;" \
787 "tftp $ramdiskaddr $ramdiskfile;" \
788 "tftp $loadaddr $bootfile;" \
789 "tftp $fdtaddr $fdtfile;" \
790 "bootm $loadaddr $ramdiskaddr $fdtaddr"
791
792#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
793
794#endif /* __CONFIG_H */