]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8536DS.h
disk: convert CONFIG_DOS_PARTITION to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8536DS.h
CommitLineData
9490a7f1 1/*
3d7506fa 2 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
9490a7f1 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
9490a7f1
KG
5 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
c7e1a43d
KG
14#include "../board/freescale/common/ics307_clk.h"
15
d24f2d32 16#ifdef CONFIG_SDCARD
e40ac487 17#define CONFIG_RAMBOOT_SDCARD 1
e2c9bc5e 18#define CONFIG_SYS_TEXT_BASE 0xf8f40000
7a577fda 19#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
e40ac487
MH
20#endif
21
d24f2d32 22#ifdef CONFIG_SPIFLASH
e40ac487 23#define CONFIG_RAMBOOT_SPIFLASH 1
e2c9bc5e 24#define CONFIG_SYS_TEXT_BASE 0xf8f40000
7a577fda 25#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
2ae18241
WD
26#endif
27
28#ifndef CONFIG_SYS_TEXT_BASE
c6e8f49a 29#define CONFIG_SYS_TEXT_BASE 0xeff40000
e40ac487
MH
30#endif
31
7a577fda
KG
32#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
96196a1f
HW
36#ifndef CONFIG_SYS_MONITOR_BASE
37#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
38#endif
39
c51fc5d5 40#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
9490a7f1 41#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
b38eaec5
RD
42#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
43#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
44#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
9490a7f1 45#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 46#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
9490a7f1 47#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 48#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
9490a7f1 49
9490a7f1
KG
50
51#define CONFIG_TSEC_ENET /* tsec ethernet support */
52#define CONFIG_ENV_OVERWRITE
53
c7e1a43d
KG
54#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
55#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
9490a7f1 56#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
9490a7f1
KG
57
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_L2_CACHE /* toggle L2 cache */
62#define CONFIG_BTB /* toggle branch predition */
9490a7f1
KG
63
64#define CONFIG_ENABLE_36BIT_PHYS 1
65
337f9fde
KG
66#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_ADDR_MAP 1
68#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
69#endif
70
07355700
MH
71#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
72#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
9490a7f1
KG
73#define CONFIG_PANIC_HANG /* do not reset board on panic */
74
9a1a0aed
MH
75/*
76 * Config the L2 Cache as L2 SRAM
77 */
78#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
79#ifdef CONFIG_PHYS_64BIT
80#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
81#else
82#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
83#endif
84#define CONFIG_SYS_L2_SIZE (512 << 10)
85#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
86
e46fedfe
TT
87#define CONFIG_SYS_CCSRBAR 0xffe00000
88#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
9490a7f1 89
8d22ddca 90#if defined(CONFIG_NAND_SPL)
e46fedfe 91#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
9a1a0aed
MH
92#endif
93
9490a7f1 94/* DDR Setup */
337f9fde 95#define CONFIG_VERY_BIG_RAM
9490a7f1
KG
96#undef CONFIG_FSL_DDR_INTERACTIVE
97#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
98#define CONFIG_DDR_SPD
9490a7f1 99
9b0ad1b1 100#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
9490a7f1
KG
101#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
102
6d0f6bcf
JCPV
103#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
104#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9490a7f1 105
9490a7f1
KG
106#define CONFIG_DIMM_SLOTS_PER_CTLR 1
107#define CONFIG_CHIP_SELECTS_PER_CTRL 2
108
109/* I2C addresses of SPD EEPROMs */
110#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
6d0f6bcf 111#define CONFIG_SYS_SPD_BUS_NUM 1
9490a7f1
KG
112
113/* These are used when DDR doesn't use SPD. */
07355700 114#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
6d0f6bcf 115#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
07355700 116#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
6d0f6bcf
JCPV
117#define CONFIG_SYS_DDR_TIMING_3 0x00000000
118#define CONFIG_SYS_DDR_TIMING_0 0x00260802
119#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
120#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
121#define CONFIG_SYS_DDR_MODE_1 0x00480432
122#define CONFIG_SYS_DDR_MODE_2 0x00000000
123#define CONFIG_SYS_DDR_INTERVAL 0x06180100
124#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
125#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
126#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
127#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
07355700 128#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
6d0f6bcf
JCPV
129#define CONFIG_SYS_DDR_CONTROL2 0x04400010
130
131#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
132#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
133#define CONFIG_SYS_DDR_SBE 0x00010000
9490a7f1 134
9490a7f1
KG
135/* Make sure required options are set */
136#ifndef CONFIG_SPD_EEPROM
137#error ("CONFIG_SPD_EEPROM is required")
138#endif
139
140#undef CONFIG_CLOCKS_IN_MHZ
141
9490a7f1
KG
142/*
143 * Memory map -- xxx -this is wrong, needs updating
144 *
145 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
146 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
147 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
148 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
149 *
150 * Localbus cacheable (TBD)
151 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
152 *
153 * Localbus non-cacheable
c57fc289 154 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
9490a7f1 155 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
c57fc289 156 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
9490a7f1
KG
157 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
158 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
159 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
160 */
161
162/*
163 * Local Bus Definitions
164 */
6d0f6bcf 165#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
337f9fde
KG
166#ifdef CONFIG_PHYS_64BIT
167#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
168#else
c953ddfd 169#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
337f9fde 170#endif
9490a7f1 171
9a1a0aed 172#define CONFIG_FLASH_BR_PRELIM \
7ee41107 173 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
9a1a0aed 174#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
9490a7f1 175
07355700
MH
176#define CONFIG_SYS_BR1_PRELIM \
177 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
178 | BR_PS_16 | BR_V)
c953ddfd 179#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
9490a7f1 180
07355700
MH
181#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
182 CONFIG_SYS_FLASH_BASE_PHYS }
6d0f6bcf 183#define CONFIG_SYS_FLASH_QUIET_TEST
9490a7f1
KG
184#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
185
07355700
MH
186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
6d0f6bcf 188#undef CONFIG_SYS_FLASH_CHECKSUM
07355700
MH
189#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
190#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
9490a7f1 191
0234446f 192#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
9a1a0aed 193#define CONFIG_SYS_RAMBOOT
a55bb834 194#define CONFIG_SYS_EXTRA_ENV_RELOC
9a1a0aed
MH
195#else
196#undef CONFIG_SYS_RAMBOOT
197#endif
198
9490a7f1 199#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
200#define CONFIG_SYS_FLASH_CFI
201#define CONFIG_SYS_FLASH_EMPTY_INFO
202#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
9490a7f1
KG
203
204#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
205
68d4230c 206#define CONFIG_HWCONFIG /* enable hwconfig */
9490a7f1
KG
207#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
208#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
337f9fde
KG
209#ifdef CONFIG_PHYS_64BIT
210#define PIXIS_BASE_PHYS 0xfffdf0000ull
211#else
52b565f5 212#define PIXIS_BASE_PHYS PIXIS_BASE
337f9fde 213#endif
9490a7f1 214
52b565f5 215#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
07355700 216#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
9490a7f1
KG
217
218#define PIXIS_ID 0x0 /* Board ID at offset 0 */
219#define PIXIS_VER 0x1 /* Board version at offset 1 */
220#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
221#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
222#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
223#define PIXIS_PWR 0x5 /* PIXIS Power status register */
224#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
225#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
226#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
227#define PIXIS_VCTL 0x10 /* VELA Control Register */
228#define PIXIS_VSTAT 0x11 /* VELA Status Register */
229#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
230#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
231#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
232#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
233#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
234#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
235#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
236#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
237#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
238#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
239#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
9490a7f1
KG
240#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
241#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
242#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
243#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
244#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
245#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
246#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
247#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
248#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
249#define PIXIS_VWATCH 0x24 /* Watchdog Register */
250#define PIXIS_LED 0x25 /* LED Register */
251
9a1a0aed
MH
252#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
253
9490a7f1
KG
254/* old pixis referenced names */
255#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
256#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
509e19ca 257#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
9490a7f1 258
6d0f6bcf
JCPV
259#define CONFIG_SYS_INIT_RAM_LOCK 1
260#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 261#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
9490a7f1 262
07355700 263#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 264 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 265#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9490a7f1 266
07355700
MH
267#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
268#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
9490a7f1 269
9a1a0aed 270#ifndef CONFIG_NAND_SPL
337f9fde
KG
271#define CONFIG_SYS_NAND_BASE 0xffa00000
272#ifdef CONFIG_PHYS_64BIT
273#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
274#else
275#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
276#endif
9a1a0aed
MH
277#else
278#define CONFIG_SYS_NAND_BASE 0xfff00000
279#ifdef CONFIG_PHYS_64BIT
280#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
281#else
282#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
283#endif
284#endif
c57fc289
JJ
285#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
286 CONFIG_SYS_NAND_BASE + 0x40000, \
287 CONFIG_SYS_NAND_BASE + 0x80000, \
288 CONFIG_SYS_NAND_BASE + 0xC0000}
289#define CONFIG_SYS_MAX_NAND_DEVICE 4
c57fc289
JJ
290#define CONFIG_CMD_NAND 1
291#define CONFIG_NAND_FSL_ELBC 1
292#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
293
9a1a0aed
MH
294/* NAND boot: 4K NAND loader config */
295#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
c6e8f49a 296#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
9a1a0aed
MH
297#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
298#define CONFIG_SYS_NAND_U_BOOT_START \
299 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
300#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
301#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
302#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
303
c57fc289 304/* NAND flash config */
a3055c58 305#define CONFIG_SYS_NAND_BR_PRELIM \
07355700
MH
306 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
307 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
308 | BR_PS_8 /* Port Size = 8 bit */ \
309 | BR_MS_FCM /* MSEL = FCM */ \
310 | BR_V) /* valid */
a3055c58 311#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
07355700
MH
312 | OR_FCM_PGS /* Large Page*/ \
313 | OR_FCM_CSCT \
314 | OR_FCM_CST \
315 | OR_FCM_CHT \
316 | OR_FCM_SCY_1 \
317 | OR_FCM_TRLX \
318 | OR_FCM_EHTR)
319
9a1a0aed
MH
320#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
321#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
322#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
323#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700
MH
324
325#define CONFIG_SYS_BR4_PRELIM \
7ee41107 326 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
07355700
MH
327 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
328 | BR_PS_8 /* Port Size = 8 bit */ \
329 | BR_MS_FCM /* MSEL = FCM */ \
330 | BR_V) /* valid */
a3055c58 331#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700 332#define CONFIG_SYS_BR5_PRELIM \
7ee41107 333 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
07355700
MH
334 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
335 | BR_PS_8 /* Port Size = 8 bit */ \
336 | BR_MS_FCM /* MSEL = FCM */ \
337 | BR_V) /* valid */
a3055c58 338#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700
MH
339
340#define CONFIG_SYS_BR6_PRELIM \
7ee41107 341 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
07355700
MH
342 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
343 | BR_PS_8 /* Port Size = 8 bit */ \
344 | BR_MS_FCM /* MSEL = FCM */ \
345 | BR_V) /* valid */
a3055c58 346#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
c57fc289 347
9490a7f1
KG
348/* Serial Port - controlled on board with jumper J8
349 * open - index 2
350 * shorted - index 1
351 */
352#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
353#define CONFIG_SYS_NS16550_SERIAL
354#define CONFIG_SYS_NS16550_REG_SIZE 1
355#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
356#ifdef CONFIG_NAND_SPL
357#define CONFIG_NS16550_MIN_FUNCTIONS
358#endif
9490a7f1 359
6d0f6bcf 360#define CONFIG_SYS_BAUDRATE_TABLE \
9490a7f1
KG
361 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
362
07355700
MH
363#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
364#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
9490a7f1 365
9490a7f1
KG
366/*
367 * I2C
368 */
00f792e0
HS
369#define CONFIG_SYS_I2C
370#define CONFIG_SYS_I2C_FSL
371#define CONFIG_SYS_FSL_I2C_SPEED 400000
372#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
373#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
374#define CONFIG_SYS_FSL_I2C2_SPEED 400000
375#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
377#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
9490a7f1
KG
378
379/*
380 * I2C2 EEPROM
381 */
32628c50
JCPV
382#define CONFIG_ID_EEPROM
383#ifdef CONFIG_ID_EEPROM
6d0f6bcf 384#define CONFIG_SYS_I2C_EEPROM_NXID
9490a7f1 385#endif
6d0f6bcf
JCPV
386#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
387#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
388#define CONFIG_SYS_EEPROM_BUS_NUM 1
9490a7f1 389
ae2044d8
XX
390/*
391 * eSPI - Enhanced SPI
392 */
393#define CONFIG_HARD_SPI
ae2044d8
XX
394
395#if defined(CONFIG_SPI_FLASH)
ae2044d8
XX
396#define CONFIG_SF_DEFAULT_SPEED 10000000
397#define CONFIG_SF_DEFAULT_MODE 0
398#endif
399
9490a7f1
KG
400/*
401 * General PCI
402 * Memory space is mapped 1-1, but I/O space must start from 0.
403 */
404
5af0fdd8 405#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
337f9fde
KG
406#ifdef CONFIG_PHYS_64BIT
407#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
408#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
409#else
5af0fdd8
KG
410#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
411#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
337f9fde 412#endif
6d0f6bcf 413#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
337f9fde
KG
414#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
415#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
418#else
419#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
420#endif
421#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
422
423/* controller 1, Slot 1, tgtid 1, Base address a000 */
5f7b31b0 424#define CONFIG_SYS_PCIE1_NAME "Slot 1"
5af0fdd8 425#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
337f9fde
KG
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
428#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
429#else
10795f42 430#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
5af0fdd8 431#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
337f9fde 432#endif
6d0f6bcf 433#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
aca5f018 434#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
337f9fde
KG
435#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
438#else
6d0f6bcf 439#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
337f9fde 440#endif
6d0f6bcf 441#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
442
443/* controller 2, Slot 2, tgtid 2, Base address 9000 */
5f7b31b0 444#define CONFIG_SYS_PCIE2_NAME "Slot 2"
5af0fdd8 445#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
337f9fde
KG
446#ifdef CONFIG_PHYS_64BIT
447#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
448#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
449#else
10795f42 450#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
5af0fdd8 451#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
337f9fde 452#endif
6d0f6bcf 453#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
aca5f018 454#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
337f9fde
KG
455#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
456#ifdef CONFIG_PHYS_64BIT
457#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
458#else
6d0f6bcf 459#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
337f9fde 460#endif
6d0f6bcf 461#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
462
463/* controller 3, direct to uli, tgtid 3, Base address 8000 */
5f7b31b0 464#define CONFIG_SYS_PCIE3_NAME "Slot 3"
5af0fdd8 465#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
337f9fde
KG
466#ifdef CONFIG_PHYS_64BIT
467#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
468#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
469#else
10795f42 470#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
5af0fdd8 471#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
337f9fde 472#endif
6d0f6bcf 473#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 474#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
337f9fde
KG
475#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
478#else
6d0f6bcf 479#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
337f9fde 480#endif
6d0f6bcf 481#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
482
483#if defined(CONFIG_PCI)
9490a7f1 484/*PCIE video card used*/
aca5f018 485#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
486
487/*PCI video card used*/
aca5f018 488/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
9490a7f1
KG
489
490/* video */
9490a7f1
KG
491
492#if defined(CONFIG_VIDEO)
493#define CONFIG_BIOSEMU
9490a7f1
KG
494#define CONFIG_ATI_RADEON_FB
495#define CONFIG_VIDEO_LOGO
aca5f018 496#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
497#endif
498
499#undef CONFIG_EEPRO100
500#undef CONFIG_TULIP
9490a7f1 501
9490a7f1 502#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
503 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
504 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
9490a7f1
KG
505 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
506#endif
507
508#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
509
510#endif /* CONFIG_PCI */
511
512/* SATA */
513#define CONFIG_LIBATA
514#define CONFIG_FSL_SATA
515
6d0f6bcf 516#define CONFIG_SYS_SATA_MAX_DEVICE 2
9490a7f1 517#define CONFIG_SATA1
6d0f6bcf
JCPV
518#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
519#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
9490a7f1 520#define CONFIG_SATA2
6d0f6bcf
JCPV
521#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
522#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
9490a7f1
KG
523
524#ifdef CONFIG_FSL_SATA
525#define CONFIG_LBA48
526#define CONFIG_CMD_SATA
9490a7f1
KG
527#endif
528
529#if defined(CONFIG_TSEC_ENET)
530
9490a7f1
KG
531#define CONFIG_MII 1 /* MII PHY management */
532#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
533#define CONFIG_TSEC1 1
534#define CONFIG_TSEC1_NAME "eTSEC1"
535#define CONFIG_TSEC3 1
536#define CONFIG_TSEC3_NAME "eTSEC3"
537
2e26d837
JJ
538#define CONFIG_FSL_SGMII_RISER 1
539#define SGMII_RISER_PHY_OFFSET 0x1c
540
9490a7f1
KG
541#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
542#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
543
544#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
545#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
546
547#define TSEC1_PHYIDX 0
548#define TSEC3_PHYIDX 0
549
550#define CONFIG_ETHPRIME "eTSEC1"
551
552#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
553
554#endif /* CONFIG_TSEC_ENET */
555
556/*
557 * Environment
558 */
9a1a0aed
MH
559
560#if defined(CONFIG_SYS_RAMBOOT)
0234446f 561#if defined(CONFIG_RAMBOOT_SPIFLASH)
2d4afd49
XX
562#define CONFIG_ENV_IS_IN_SPI_FLASH
563#define CONFIG_ENV_SPI_BUS 0
564#define CONFIG_ENV_SPI_CS 0
565#define CONFIG_ENV_SPI_MAX_HZ 10000000
566#define CONFIG_ENV_SPI_MODE 0
567#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
568#define CONFIG_ENV_OFFSET 0xF0000
569#define CONFIG_ENV_SECT_SIZE 0x10000
570#elif defined(CONFIG_RAMBOOT_SDCARD)
571#define CONFIG_ENV_IS_IN_MMC
4394d0c2 572#define CONFIG_FSL_FIXED_MMC_LOCATION
2d4afd49
XX
573#define CONFIG_ENV_SIZE 0x2000
574#define CONFIG_SYS_MMC_ENV_DEV 0
575#else
e40ac487
MH
576 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
577 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
578 #define CONFIG_ENV_SIZE 0x2000
9a1a0aed 579#endif
9490a7f1 580#else
9a1a0aed 581 #define CONFIG_ENV_IS_IN_FLASH 1
9a1a0aed 582 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
9a1a0aed
MH
583 #define CONFIG_ENV_SIZE 0x2000
584 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
9490a7f1 585#endif
9490a7f1
KG
586
587#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 588#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9490a7f1
KG
589
590/*
591 * Command line configuration.
592 */
9490a7f1 593#define CONFIG_CMD_IRQ
1c9aa76b 594#define CONFIG_CMD_IRQ
199e262e 595#define CONFIG_CMD_REGINFO
9490a7f1
KG
596
597#if defined(CONFIG_PCI)
598#define CONFIG_CMD_PCI
9490a7f1
KG
599#endif
600
601#undef CONFIG_WATCHDOG /* watchdog disabled */
602
80522dc8
AF
603#ifdef CONFIG_MMC
604#define CONFIG_FSL_ESDHC
605#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
80522dc8 606#define CONFIG_GENERIC_MMC
1116ebb9
F
607#endif
608
609/*
610 * USB
611 */
3d7506fa 612#define CONFIG_HAS_FSL_MPH_USB
613#ifdef CONFIG_HAS_FSL_MPH_USB
1116ebb9
F
614#define CONFIG_USB_EHCI
615
616#ifdef CONFIG_USB_EHCI
1116ebb9
F
617#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
618#define CONFIG_USB_EHCI_FSL
1116ebb9 619#endif
3d7506fa 620#endif
1116ebb9 621
9490a7f1
KG
622/*
623 * Miscellaneous configurable options
624 */
6d0f6bcf 625#define CONFIG_SYS_LONGHELP /* undef to save memory */
07355700 626#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 627#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 628#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9490a7f1 629#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 630#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9490a7f1 631#else
6d0f6bcf 632#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9490a7f1 633#endif
07355700
MH
634#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
635 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
6d0f6bcf 636#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
07355700 637#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9490a7f1
KG
638
639/*
640 * For booting Linux, the board info and command line data
a832ac41 641 * have to be in the first 64 MB of memory, since this is
9490a7f1
KG
642 * the maximum mapped by the Linux kernel during initialization.
643 */
a832ac41
KG
644#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
645#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
9490a7f1 646
9490a7f1
KG
647#if defined(CONFIG_CMD_KGDB)
648#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9490a7f1
KG
649#endif
650
651/*
652 * Environment Configuration
653 */
654
655/* The mac addresses for all ethernet interface */
656#if defined(CONFIG_TSEC_ENET)
657#define CONFIG_HAS_ETH0
9490a7f1 658#define CONFIG_HAS_ETH1
9490a7f1 659#define CONFIG_HAS_ETH2
9490a7f1 660#define CONFIG_HAS_ETH3
9490a7f1
KG
661#endif
662
663#define CONFIG_IPADDR 192.168.1.254
664
665#define CONFIG_HOSTNAME unknown
8b3637c6 666#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 667#define CONFIG_BOOTFILE "uImage"
07355700 668#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
9490a7f1
KG
669
670#define CONFIG_SERVERIP 192.168.1.1
671#define CONFIG_GATEWAYIP 192.168.1.1
672#define CONFIG_NETMASK 255.255.255.0
673
674/* default location for tftp and bootm */
675#define CONFIG_LOADADDR 1000000
676
9490a7f1
KG
677#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
678
679#define CONFIG_BAUDRATE 115200
680
681#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
682"netdev=eth0\0" \
683"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
684"tftpflash=tftpboot $loadaddr $uboot; " \
685 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
686 " +$filesize; " \
687 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
688 " +$filesize; " \
689 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
690 " $filesize; " \
691 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
692 " +$filesize; " \
693 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
694 " $filesize\0" \
695"consoledev=ttyS0\0" \
696"ramdiskaddr=2000000\0" \
697"ramdiskfile=8536ds/ramdisk.uboot\0" \
b24a4f62 698"fdtaddr=1e00000\0" \
5368c55d
MV
699"fdtfile=8536ds/mpc8536ds.dtb\0" \
700"bdev=sda3\0" \
701"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
9490a7f1
KG
702
703#define CONFIG_HDBOOT \
704 "setenv bootargs root=/dev/$bdev rw " \
705 "console=$consoledev,$baudrate $othbootargs;" \
706 "tftp $loadaddr $bootfile;" \
707 "tftp $fdtaddr $fdtfile;" \
708 "bootm $loadaddr - $fdtaddr"
709
710#define CONFIG_NFSBOOTCOMMAND \
711 "setenv bootargs root=/dev/nfs rw " \
712 "nfsroot=$serverip:$rootpath " \
713 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
714 "console=$consoledev,$baudrate $othbootargs;" \
715 "tftp $loadaddr $bootfile;" \
716 "tftp $fdtaddr $fdtfile;" \
717 "bootm $loadaddr - $fdtaddr"
718
719#define CONFIG_RAMBOOTCOMMAND \
720 "setenv bootargs root=/dev/ram rw " \
721 "console=$consoledev,$baudrate $othbootargs;" \
722 "tftp $ramdiskaddr $ramdiskfile;" \
723 "tftp $loadaddr $bootfile;" \
724 "tftp $fdtaddr $fdtfile;" \
725 "bootm $loadaddr $ramdiskaddr $fdtaddr"
726
727#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
728
729#endif /* __CONFIG_H */