]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8541CDS.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8541CDS.h
CommitLineData
03f5c550 1/*
7c57f3e8 2 * Copyright 2004, 2011 Freescale Semiconductor.
03f5c550 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
03f5c550
WD
5 */
6
7/*
8 * mpc8541cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
03f5c550
WD
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
9c4c5ae3 17#define CONFIG_CPM2 1 /* has CPM2 */
03f5c550 18
842033e6 19#define CONFIG_PCI_INDIRECT_BRIDGE
0151cbac 20#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 21#define CONFIG_TSEC_ENET /* tsec ethernet support */
03f5c550 22#define CONFIG_ENV_OVERWRITE
d9b94f28 23
25eedb2c 24#define CONFIG_FSL_VIA
25eedb2c 25
03f5c550
WD
26#ifndef __ASSEMBLY__
27extern unsigned long get_clock_freq(void);
28#endif
29#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
30
31/*
32 * These can be toggled for performance analysis, otherwise use default.
33 */
53677ef1 34#define CONFIG_L2_CACHE /* toggle L2 cache */
03f5c550 35#define CONFIG_BTB /* toggle branch predition */
03f5c550 36
6d0f6bcf
JCPV
37#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
38#define CONFIG_SYS_MEMTEST_END 0x00400000
03f5c550 39
e46fedfe
TT
40#define CONFIG_SYS_CCSRBAR 0xe0000000
41#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
03f5c550 42
aa11d85c 43/* DDR Setup */
aa11d85c
JL
44#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
45#define CONFIG_DDR_SPD
46#undef CONFIG_FSL_DDR_INTERACTIVE
47
48#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
49
6d0f6bcf
JCPV
50#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
51#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
03f5c550 52
aa11d85c
JL
53#define CONFIG_DIMM_SLOTS_PER_CTLR 1
54#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
55
56/* I2C addresses of SPD EEPROMs */
57#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
03f5c550
WD
58
59/*
60 * Make sure required options are set
61 */
62#ifndef CONFIG_SPD_EEPROM
63#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
64#endif
65
7202d43d
JL
66#undef CONFIG_CLOCKS_IN_MHZ
67
03f5c550 68/*
7202d43d 69 * Local Bus Definitions
03f5c550 70 */
7202d43d
JL
71
72/*
73 * FLASH on the Local Bus
74 * Two banks, 8M each, using the CFI driver.
75 * Boot from BR0/OR0 bank at 0xff00_0000
76 * Alternate BR1/OR1 bank at 0xff80_0000
77 *
78 * BR0, BR1:
79 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
80 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
81 * Port Size = 16 bits = BRx[19:20] = 10
82 * Use GPCM = BRx[24:26] = 000
83 * Valid = BRx[31] = 1
84 *
85 * 0 4 8 12 16 20 24 28
86 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
87 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
88 *
89 * OR0, OR1:
90 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
91 * Reserved ORx[17:18] = 11, confusion here?
92 * CSNT = ORx[20] = 1
93 * ACS = half cycle delay = ORx[21:22] = 11
94 * SCY = 6 = ORx[24:27] = 0110
95 * TRLX = use relaxed timing = ORx[29] = 1
96 * EAD = use external address latch delay = OR[31] = 1
97 *
98 * 0 4 8 12 16 20 24 28
99 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
100 */
101
6d0f6bcf 102#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
03f5c550 103
6d0f6bcf
JCPV
104#define CONFIG_SYS_BR0_PRELIM 0xff801001
105#define CONFIG_SYS_BR1_PRELIM 0xff001001
03f5c550 106
6d0f6bcf
JCPV
107#define CONFIG_SYS_OR0_PRELIM 0xff806e65
108#define CONFIG_SYS_OR1_PRELIM 0xff806e65
03f5c550 109
6d0f6bcf
JCPV
110#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
111#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
113#undef CONFIG_SYS_FLASH_CHECKSUM
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
03f5c550 116
14d0a02a 117#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
03f5c550 118
00b1883a 119#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
120#define CONFIG_SYS_FLASH_CFI
121#define CONFIG_SYS_FLASH_EMPTY_INFO
03f5c550 122
03f5c550 123/*
7202d43d 124 * SDRAM on the Local Bus
03f5c550 125 */
6d0f6bcf
JCPV
126#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
127#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
03f5c550
WD
128
129/*
130 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 131 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
03f5c550
WD
132 *
133 * For BR2, need:
134 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
135 * port-size = 32-bits = BR2[19:20] = 11
136 * no parity checking = BR2[21:22] = 00
137 * SDRAM for MSEL = BR2[24:26] = 011
138 * Valid = BR[31] = 1
139 *
140 * 0 4 8 12 16 20 24 28
141 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
142 *
6d0f6bcf 143 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
03f5c550
WD
144 * FIXME: the top 17 bits of BR2.
145 */
146
6d0f6bcf 147#define CONFIG_SYS_BR2_PRELIM 0xf0001861
03f5c550
WD
148
149/*
6d0f6bcf 150 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
03f5c550
WD
151 *
152 * For OR2, need:
153 * 64MB mask for AM, OR2[0:7] = 1111 1100
154 * XAM, OR2[17:18] = 11
155 * 9 columns OR2[19-21] = 010
156 * 13 rows OR2[23-25] = 100
157 * EAD set for extra time OR[31] = 1
158 *
159 * 0 4 8 12 16 20 24 28
160 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
161 */
162
6d0f6bcf 163#define CONFIG_SYS_OR2_PRELIM 0xfc006901
03f5c550 164
6d0f6bcf
JCPV
165#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
166#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
167#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
168#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
03f5c550 169
03f5c550
WD
170/*
171 * Common settings for all Local Bus SDRAM commands.
172 * At run time, either BSMA1516 (for CPU 1.1)
173 * or BSMA1617 (for CPU 1.0) (old)
174 * is OR'ed in too.
175 */
b0fe93ed
KG
176#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
177 | LSDMR_PRETOACT7 \
178 | LSDMR_ACTTORW7 \
179 | LSDMR_BL8 \
180 | LSDMR_WRC4 \
181 | LSDMR_CL3 \
182 | LSDMR_RFEN \
03f5c550
WD
183 )
184
185/*
186 * The CADMUS registers are connected to CS3 on CDS.
187 * The new memory map places CADMUS at 0xf8000000.
188 *
189 * For BR3, need:
190 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
191 * port-size = 8-bits = BR[19:20] = 01
192 * no parity checking = BR[21:22] = 00
193 * GPMC for MSEL = BR[24:26] = 000
194 * Valid = BR[31] = 1
195 *
196 * 0 4 8 12 16 20 24 28
197 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
198 *
199 * For OR3, need:
200 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
201 * disable buffer ctrl OR[19] = 0
202 * CSNT OR[20] = 1
203 * ACS OR[21:22] = 11
204 * XACS OR[23] = 1
205 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
206 * SETA OR[28] = 0
207 * TRLX OR[29] = 1
208 * EHTR OR[30] = 1
209 * EAD extra time OR[31] = 1
210 *
211 * 0 4 8 12 16 20 24 28
212 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
213 */
214
25eedb2c
JL
215#define CONFIG_FSL_CADMUS
216
03f5c550 217#define CADMUS_BASE_ADDR 0xf8000000
6d0f6bcf
JCPV
218#define CONFIG_SYS_BR3_PRELIM 0xf8000801
219#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
03f5c550 220
6d0f6bcf
JCPV
221#define CONFIG_SYS_INIT_RAM_LOCK 1
222#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 223#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
03f5c550 224
25ddd1fb 225#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 226#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
03f5c550 227
6d0f6bcf
JCPV
228#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
229#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
03f5c550
WD
230
231/* Serial Port */
232#define CONFIG_CONS_INDEX 2
6d0f6bcf
JCPV
233#define CONFIG_SYS_NS16550_SERIAL
234#define CONFIG_SYS_NS16550_REG_SIZE 1
235#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
03f5c550 236
6d0f6bcf 237#define CONFIG_SYS_BAUDRATE_TABLE \
03f5c550
WD
238 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
239
6d0f6bcf
JCPV
240#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
241#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
03f5c550 242
20476726
JL
243/*
244 * I2C
245 */
00f792e0
HS
246#define CONFIG_SYS_I2C
247#define CONFIG_SYS_I2C_FSL
248#define CONFIG_SYS_FSL_I2C_SPEED 400000
249#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
250#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
251#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
03f5c550 252
e8d18541
TT
253/* EEPROM */
254#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
255#define CONFIG_SYS_I2C_EEPROM_CCID
256#define CONFIG_SYS_ID_EEPROM
257#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
258#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 259
03f5c550
WD
260/*
261 * General PCI
362dd830 262 * Memory space is mapped 1-1, but I/O space must start from 0.
03f5c550 263 */
5af0fdd8 264#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 265#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 266#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 267#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 268#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 269#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
270#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
271#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
272
5af0fdd8 273#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
10795f42 274#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
5af0fdd8 275#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
6d0f6bcf 276#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 277#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
5f91ef6a 278#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
6d0f6bcf
JCPV
279#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
280#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
03f5c550 281
7f3f2bd2
RV
282#ifdef CONFIG_LEGACY
283#define BRIDGE_ID 17
284#define VIA_ID 2
285#else
286#define BRIDGE_ID 28
287#define VIA_ID 4
288#endif
03f5c550
WD
289
290#if defined(CONFIG_PCI)
291
bf1dfffd 292#define CONFIG_MPC85XX_PCI2
03f5c550
WD
293
294#undef CONFIG_EEPRO100
295#undef CONFIG_TULIP
296
03f5c550 297#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 298#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
03f5c550
WD
299
300#endif /* CONFIG_PCI */
301
03f5c550
WD
302#if defined(CONFIG_TSEC_ENET)
303
03f5c550 304#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
305#define CONFIG_TSEC1 1
306#define CONFIG_TSEC1_NAME "TSEC0"
307#define CONFIG_TSEC2 1
308#define CONFIG_TSEC2_NAME "TSEC1"
03f5c550
WD
309#define TSEC1_PHY_ADDR 0
310#define TSEC2_PHY_ADDR 1
03f5c550
WD
311#define TSEC1_PHYIDX 0
312#define TSEC2_PHYIDX 0
3a79013e
AF
313#define TSEC1_FLAGS TSEC_GIGABIT
314#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28
JL
315
316/* Options are: TSEC[0-1] */
317#define CONFIG_ETHPRIME "TSEC0"
03f5c550
WD
318
319#endif /* CONFIG_TSEC_ENET */
320
03f5c550
WD
321/*
322 * Environment
323 */
6d0f6bcf 324#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
325#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
326#define CONFIG_ENV_SIZE 0x2000
03f5c550
WD
327
328#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 329#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
03f5c550 330
659e2f67
JL
331/*
332 * BOOTP options
333 */
334#define CONFIG_BOOTP_BOOTFILESIZE
659e2f67 335
03f5c550
WD
336#undef CONFIG_WATCHDOG /* watchdog disabled */
337
338/*
339 * Miscellaneous configurable options
340 */
6d0f6bcf 341#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
03f5c550
WD
342
343/*
344 * For booting Linux, the board info and command line data
a832ac41 345 * have to be in the first 64 MB of memory, since this is
03f5c550
WD
346 * the maximum mapped by the Linux kernel during initialization.
347 */
a832ac41
KG
348#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
349#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
03f5c550 350
2835e518 351#if defined(CONFIG_CMD_KGDB)
03f5c550 352#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
03f5c550
WD
353#endif
354
03f5c550
WD
355/*
356 * Environment Configuration
357 */
358
359/* The mac addresses for all ethernet interface */
360#if defined(CONFIG_TSEC_ENET)
10327dc5 361#define CONFIG_HAS_ETH0
e2ffd59b 362#define CONFIG_HAS_ETH1
e2ffd59b 363#define CONFIG_HAS_ETH2
03f5c550
WD
364#endif
365
366#define CONFIG_IPADDR 192.168.1.253
367
368#define CONFIG_HOSTNAME unknown
8b3637c6 369#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 370#define CONFIG_BOOTFILE "your.uImage"
03f5c550
WD
371
372#define CONFIG_SERVERIP 192.168.1.1
373#define CONFIG_GATEWAYIP 192.168.1.1
374#define CONFIG_NETMASK 255.255.255.0
375
376#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
377
03f5c550
WD
378#define CONFIG_EXTRA_ENV_SETTINGS \
379 "netdev=eth0\0" \
380 "consoledev=ttyS1\0" \
8272dc2f
AF
381 "ramdiskaddr=600000\0" \
382 "ramdiskfile=your.ramdisk.u-boot\0" \
383 "fdtaddr=400000\0" \
384 "fdtfile=your.fdt.dtb\0"
03f5c550
WD
385
386#define CONFIG_NFSBOOTCOMMAND \
387 "setenv bootargs root=/dev/nfs rw " \
388 "nfsroot=$serverip:$rootpath " \
389 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
390 "console=$consoledev,$baudrate $othbootargs;" \
391 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
392 "tftp $fdtaddr $fdtfile;" \
393 "bootm $loadaddr - $fdtaddr"
03f5c550
WD
394
395#define CONFIG_RAMBOOTCOMMAND \
396 "setenv bootargs root=/dev/ram rw " \
397 "console=$consoledev,$baudrate $othbootargs;" \
398 "tftp $ramdiskaddr $ramdiskfile;" \
399 "tftp $loadaddr $bootfile;" \
400 "bootm $loadaddr $ramdiskaddr"
401
402#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
403
03f5c550 404#endif /* __CONFIG_H */