]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8569MDS.h
net/fman: Support both new and legacy FMan Compatibles
[people/ms/u-boot.git] / include / configs / MPC8569MDS.h
CommitLineData
765547dc 1/*
e5fe96b1 2 * Copyright 2009-2011 Freescale Semiconductor, Inc.
765547dc 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
765547dc
HW
5 */
6
7/*
8 * mpc8569mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/* High Level Configuration Options */
14#define CONFIG_BOOKE 1 /* BOOKE */
15#define CONFIG_E500 1 /* BOOKE e500 family */
765547dc
HW
16#define CONFIG_MPC8569 1 /* MPC8569 specific */
17#define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */
18
19#define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */
20
e5fe96b1
KG
21#define CONFIG_SYS_SRIO
22#define CONFIG_SRIO1 /* SRIO port 1 */
23
765547dc
HW
24#define CONFIG_PCI 1 /* Disable PCI/PCIE */
25#define CONFIG_PCIE1 1 /* PCIE controller */
26#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
842033e6 27#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
765547dc
HW
28#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
29#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
30#define CONFIG_QE /* Enable QE */
31#define CONFIG_ENV_OVERWRITE
32#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
33
765547dc
HW
34#ifndef __ASSEMBLY__
35extern unsigned long get_clock_freq(void);
36#endif
37/* Replace a call to get_clock_freq (after it is implemented)*/
67351049
DL
38#define CONFIG_SYS_CLK_FREQ 66666666
39#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
765547dc 40
d24f2d32 41#ifdef CONFIG_ATM
c95d541e
LY
42#define CONFIG_PQ_MDS_PIB
43#define CONFIG_PQ_MDS_PIB_ATM
44#endif
45
765547dc
HW
46/*
47 * These can be toggled for performance analysis, otherwise use default.
48 */
49#define CONFIG_L2_CACHE /* toggle L2 cache */
50#define CONFIG_BTB /* toggle branch predition */
51
2ae18241
WD
52#ifndef CONFIG_SYS_TEXT_BASE
53#define CONFIG_SYS_TEXT_BASE 0xfff80000
674ef7bd
LY
54#endif
55
96196a1f
HW
56#ifndef CONFIG_SYS_MONITOR_BASE
57#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
58#endif
59
765547dc
HW
60/*
61 * Only possible on E500 Version 2 or newer cores.
62 */
63#define CONFIG_ENABLE_36BIT_PHYS 1
64
65#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
3aed5507 66#define CONFIG_BOARD_EARLY_INIT_R 1
7f52ed5e 67#define CONFIG_HWCONFIG
765547dc
HW
68
69#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
70#define CONFIG_SYS_MEMTEST_END 0x00400000
71
674ef7bd
LY
72/*
73 * Config the L2 Cache as L2 SRAM
74 */
75#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
76#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
77#define CONFIG_SYS_L2_SIZE (512 << 10)
78#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
79
e46fedfe
TT
80#define CONFIG_SYS_CCSRBAR 0xe0000000
81#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
765547dc 82
8d22ddca 83#if defined(CONFIG_NAND_SPL)
e46fedfe 84#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
674ef7bd
LY
85#endif
86
765547dc 87/* DDR Setup */
5614e71b 88#define CONFIG_SYS_FSL_DDR3
765547dc
HW
89#undef CONFIG_FSL_DDR_INTERACTIVE
90#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
91#define CONFIG_DDR_SPD
765547dc
HW
92#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
93
94#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
95
96#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
97 /* DDR is system memory*/
98#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
99
100#define CONFIG_NUM_DDR_CONTROLLERS 1
101#define CONFIG_DIMM_SLOTS_PER_CTLR 1
102#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
103
104/* I2C addresses of SPD EEPROMs */
c39f44dc 105#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
765547dc
HW
106
107/* These are used when DDR doesn't use SPD. */
108#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
109#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
110#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
111#define CONFIG_SYS_DDR_TIMING_3 0x00020000
112#define CONFIG_SYS_DDR_TIMING_0 0x00330004
113#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
114#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
115#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
116#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
117#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
118#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
119#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
120#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
121#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
122#define CONFIG_SYS_DDR_TIMING_4 0x00220001
123#define CONFIG_SYS_DDR_TIMING_5 0x03402400
124#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
125#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
126#define CONFIG_SYS_DDR_CDR_1 0x80040000
127#define CONFIG_SYS_DDR_CDR_2 0x00000000
128#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
129#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
130#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
131#define CONFIG_SYS_DDR_CONTROL2 0x24400000
132
133#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
134#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
135#define CONFIG_SYS_DDR_SBE 0x00010000
136
137#undef CONFIG_CLOCKS_IN_MHZ
138
139/*
140 * Local Bus Definitions
141 */
142
143#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
144#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
145
146#define CONFIG_SYS_BCSR_BASE 0xf8000000
147#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
148
149/*Chip select 0 - Flash*/
674ef7bd
LY
150#define CONFIG_FLASH_BR_PRELIM 0xfe000801
151#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
765547dc 152
399b53cb 153/*Chip select 1 - BCSR*/
765547dc
HW
154#define CONFIG_SYS_BR1_PRELIM 0xf8000801
155#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
156
399b53cb
HW
157/*Chip select 4 - PIB*/
158#define CONFIG_SYS_BR4_PRELIM 0xf8008801
159#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
160
161/*Chip select 5 - PIB*/
162#define CONFIG_SYS_BR5_PRELIM 0xf8010801
163#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
164
765547dc
HW
165#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
166#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
167#undef CONFIG_SYS_FLASH_CHECKSUM
168#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
169#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
170
674ef7bd 171#undef CONFIG_SYS_RAMBOOT
674ef7bd 172
765547dc
HW
173#define CONFIG_FLASH_CFI_DRIVER
174#define CONFIG_SYS_FLASH_CFI
175#define CONFIG_SYS_FLASH_EMPTY_INFO
176
a29155e1 177/* Chip select 3 - NAND */
674ef7bd 178#ifndef CONFIG_NAND_SPL
a29155e1 179#define CONFIG_SYS_NAND_BASE 0xFC000000
674ef7bd
LY
180#else
181#define CONFIG_SYS_NAND_BASE 0xFFF00000
182#endif
183
184/* NAND boot: 4K NAND loader config */
185#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
186#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
187#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
188#define CONFIG_SYS_NAND_U_BOOT_START \
189 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
190#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
191#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
192#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
193
a29155e1
AV
194#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
195#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
196#define CONFIG_SYS_MAX_NAND_DEVICE 1
a29155e1
AV
197#define CONFIG_CMD_NAND 1
198#define CONFIG_NAND_FSL_ELBC 1
199#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
a3055c58 200#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
a29155e1
AV
201 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
202 | BR_PS_8 /* Port Size = 8 bit */ \
203 | BR_MS_FCM /* MSEL = FCM */ \
204 | BR_V) /* valid */
a3055c58 205#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
a29155e1
AV
206 | OR_FCM_CSCT \
207 | OR_FCM_CST \
208 | OR_FCM_CHT \
209 | OR_FCM_SCY_1 \
210 | OR_FCM_TRLX \
211 | OR_FCM_EHTR)
674ef7bd 212
674ef7bd
LY
213#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
214#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
215#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
216#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
765547dc 217
765547dc
HW
218#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
219#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
220#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
221#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
222
223#define CONFIG_SYS_INIT_RAM_LOCK 1
224#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 225#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
765547dc 226
765547dc 227#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 228 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
765547dc
HW
229#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
230
231#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
fb279490 232#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
765547dc
HW
233
234/* Serial Port */
235#define CONFIG_CONS_INDEX 1
765547dc
HW
236#define CONFIG_SYS_NS16550
237#define CONFIG_SYS_NS16550_SERIAL
238#define CONFIG_SYS_NS16550_REG_SIZE 1
239#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
240#ifdef CONFIG_NAND_SPL
241#define CONFIG_NS16550_MIN_FUNCTIONS
242#endif
765547dc
HW
243
244#define CONFIG_SYS_BAUDRATE_TABLE \
245 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
246
247#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
248#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
249
250/* Use the HUSH parser*/
251#define CONFIG_SYS_HUSH_PARSER
252#ifdef CONFIG_SYS_HUSH_PARSER
765547dc
HW
253#endif
254
255/* pass open firmware flat tree */
256#define CONFIG_OF_LIBFDT 1
257#define CONFIG_OF_BOARD_SETUP 1
258#define CONFIG_OF_STDOUT_VIA_ALIAS 1
259
765547dc
HW
260/*
261 * I2C
262 */
00f792e0
HS
263#define CONFIG_SYS_I2C
264#define CONFIG_SYS_I2C_FSL
265#define CONFIG_SYS_FSL_I2C_SPEED 400000
266#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
267#define CONFIG_SYS_FSL_I2C2_SPEED 400000
268#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
269#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
270#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
271#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
765547dc
HW
272
273/*
274 * I2C2 EEPROM
275 */
276#define CONFIG_ID_EEPROM
277#ifdef CONFIG_ID_EEPROM
278#define CONFIG_SYS_I2C_EEPROM_NXID
279#endif
280#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
281#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
282#define CONFIG_SYS_EEPROM_BUS_NUM 1
283
284#define PLPPAR1_I2C_BIT_MASK 0x0000000F
285#define PLPPAR1_I2C2_VAL 0x00000000
7f52ed5e 286#define PLPPAR1_ESDHC_VAL 0x0000000A
765547dc
HW
287#define PLPDIR1_I2C_BIT_MASK 0x0000000F
288#define PLPDIR1_I2C2_VAL 0x0000000F
7f52ed5e 289#define PLPDIR1_ESDHC_VAL 0x00000006
c4ca10f1
AV
290#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
291#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
292#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
293#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
765547dc
HW
294
295/*
296 * General PCI
297 * Memory Addresses are mapped 1-1. I/O is mapped from 0
298 */
94f2bc48 299#define CONFIG_SYS_PCIE1_NAME "Slot"
765547dc
HW
300#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
301#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
302#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
303#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
304#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
305#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
306#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
307#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
308
e5fe96b1
KG
309#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
310#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
311#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
312#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
765547dc
HW
313
314#ifdef CONFIG_QE
315/*
316 * QE UEC ethernet configuration
317 */
f82107f6
HW
318#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
319#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
765547dc
HW
320
321#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
322#define CONFIG_UEC_ETH
78b7a8ef 323#define CONFIG_ETHPRIME "UEC0"
765547dc
HW
324#define CONFIG_PHY_MODE_NEED_CHANGE
325
326#define CONFIG_UEC_ETH1 /* GETH1 */
327#define CONFIG_HAS_ETH0
328
329#ifdef CONFIG_UEC_ETH1
330#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
331#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
f82107f6 332#if defined(CONFIG_SYS_UCC_RGMII_MODE)
765547dc
HW
333#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
334#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
335#define CONFIG_SYS_UEC1_PHY_ADDR 7
865ff856 336#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
582c55a0 337#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
f82107f6
HW
338#elif defined(CONFIG_SYS_UCC_RMII_MODE)
339#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
340#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
341#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
865ff856 342#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
582c55a0 343#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
f82107f6
HW
344#endif /* CONFIG_SYS_UCC_RGMII_MODE */
345#endif /* CONFIG_UEC_ETH1 */
765547dc
HW
346
347#define CONFIG_UEC_ETH2 /* GETH2 */
348#define CONFIG_HAS_ETH1
349
350#ifdef CONFIG_UEC_ETH2
351#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
352#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
f82107f6 353#if defined(CONFIG_SYS_UCC_RGMII_MODE)
765547dc
HW
354#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
355#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
356#define CONFIG_SYS_UEC2_PHY_ADDR 1
865ff856 357#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
582c55a0 358#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
f82107f6
HW
359#elif defined(CONFIG_SYS_UCC_RMII_MODE)
360#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
361#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
362#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
865ff856 363#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
582c55a0 364#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
f82107f6
HW
365#endif /* CONFIG_SYS_UCC_RGMII_MODE */
366#endif /* CONFIG_UEC_ETH2 */
765547dc 367
750098d3
HW
368#define CONFIG_UEC_ETH3 /* GETH3 */
369#define CONFIG_HAS_ETH2
370
371#ifdef CONFIG_UEC_ETH3
372#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
373#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
f82107f6 374#if defined(CONFIG_SYS_UCC_RGMII_MODE)
750098d3
HW
375#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
376#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
377#define CONFIG_SYS_UEC3_PHY_ADDR 2
865ff856 378#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
582c55a0 379#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
f82107f6
HW
380#elif defined(CONFIG_SYS_UCC_RMII_MODE)
381#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
382#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
383#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
865ff856 384#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
582c55a0 385#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
f82107f6
HW
386#endif /* CONFIG_SYS_UCC_RGMII_MODE */
387#endif /* CONFIG_UEC_ETH3 */
750098d3
HW
388
389#define CONFIG_UEC_ETH4 /* GETH4 */
390#define CONFIG_HAS_ETH3
391
392#ifdef CONFIG_UEC_ETH4
393#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
394#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
f82107f6 395#if defined(CONFIG_SYS_UCC_RGMII_MODE)
750098d3
HW
396#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
397#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
398#define CONFIG_SYS_UEC4_PHY_ADDR 3
865ff856 399#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
582c55a0 400#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
f82107f6
HW
401#elif defined(CONFIG_SYS_UCC_RMII_MODE)
402#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
403#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
404#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
865ff856 405#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
582c55a0 406#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
f82107f6
HW
407#endif /* CONFIG_SYS_UCC_RGMII_MODE */
408#endif /* CONFIG_UEC_ETH4 */
3bd8e532
HW
409
410#undef CONFIG_UEC_ETH6 /* GETH6 */
411#define CONFIG_HAS_ETH5
412
413#ifdef CONFIG_UEC_ETH6
414#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
415#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
416#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
417#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
418#define CONFIG_SYS_UEC6_PHY_ADDR 4
865ff856 419#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
582c55a0 420#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
3bd8e532
HW
421#endif /* CONFIG_UEC_ETH6 */
422
423#undef CONFIG_UEC_ETH8 /* GETH8 */
424#define CONFIG_HAS_ETH7
425
426#ifdef CONFIG_UEC_ETH8
427#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
428#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
429#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
430#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
431#define CONFIG_SYS_UEC8_PHY_ADDR 6
865ff856 432#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
582c55a0 433#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
3bd8e532
HW
434#endif /* CONFIG_UEC_ETH8 */
435
765547dc
HW
436#endif /* CONFIG_QE */
437
438#if defined(CONFIG_PCI)
439
765547dc
HW
440#define CONFIG_PCI_PNP /* do pci plug-and-play */
441
442#undef CONFIG_EEPRO100
443#undef CONFIG_TULIP
444
445#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
446
447#endif /* CONFIG_PCI */
448
765547dc
HW
449/*
450 * Environment
451 */
674ef7bd 452#if defined(CONFIG_SYS_RAMBOOT)
674ef7bd 453#else
765547dc 454#define CONFIG_ENV_IS_IN_FLASH 1
fb279490 455#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
1b8e4fa1
HW
456#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
457#define CONFIG_ENV_SIZE 0x2000
674ef7bd 458#endif
765547dc
HW
459
460#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
461#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
462
463/* QE microcode/firmware address */
f2717b47 464#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 465#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
765547dc
HW
466
467/*
468 * BOOTP options
469 */
470#define CONFIG_BOOTP_BOOTFILESIZE
471#define CONFIG_BOOTP_BOOTPATH
472#define CONFIG_BOOTP_GATEWAY
473#define CONFIG_BOOTP_HOSTNAME
474
475
476/*
477 * Command line configuration.
478 */
765547dc
HW
479#define CONFIG_CMD_PING
480#define CONFIG_CMD_I2C
481#define CONFIG_CMD_MII
482#define CONFIG_CMD_ELF
483#define CONFIG_CMD_IRQ
199e262e 484#define CONFIG_CMD_REGINFO
765547dc
HW
485
486#if defined(CONFIG_PCI)
487 #define CONFIG_CMD_PCI
488#endif
489
490
491#undef CONFIG_WATCHDOG /* watchdog disabled */
492
7f52ed5e
AV
493#define CONFIG_MMC 1
494
495#ifdef CONFIG_MMC
496#define CONFIG_FSL_ESDHC
a6da8b81 497#define CONFIG_FSL_ESDHC_PIN_MUX
7f52ed5e
AV
498#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
499#define CONFIG_CMD_MMC
500#define CONFIG_GENERIC_MMC
501#define CONFIG_CMD_EXT2
502#define CONFIG_CMD_FAT
503#define CONFIG_DOS_PARTITION
504#endif
505
765547dc
HW
506/*
507 * Miscellaneous configurable options
508 */
5be58f5f
KP
509#define CONFIG_SYS_LONGHELP /* undef to save memory */
510#define CONFIG_CMDLINE_EDITING /* Command-line editing */
511#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
765547dc 512#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
765547dc
HW
513#if defined(CONFIG_CMD_KGDB)
514#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
515#else
516#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
517#endif
518#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
519 /* Print Buffer Size */
520#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
521#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
522 /* Boot Argument Buffer Size */
765547dc
HW
523
524/*
525 * For booting Linux, the board info and command line data
a832ac41 526 * have to be in the first 64 MB of memory, since this is
765547dc
HW
527 * the maximum mapped by the Linux kernel during initialization.
528 */
a832ac41
KG
529#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
530#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
765547dc 531
765547dc
HW
532#if defined(CONFIG_CMD_KGDB)
533#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
765547dc
HW
534#endif
535
536/*
537 * Environment Configuration
538 */
539#define CONFIG_HOSTNAME mpc8569mds
8b3637c6 540#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 541#define CONFIG_BOOTFILE "your.uImage"
765547dc
HW
542
543#define CONFIG_SERVERIP 192.168.1.1
544#define CONFIG_GATEWAYIP 192.168.1.1
545#define CONFIG_NETMASK 255.255.255.0
546
547#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
548
549#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
550#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
551
552#define CONFIG_BAUDRATE 115200
553
554#define CONFIG_EXTRA_ENV_SETTINGS \
555 "netdev=eth0\0" \
556 "consoledev=ttyS0\0" \
557 "ramdiskaddr=600000\0" \
558 "ramdiskfile=your.ramdisk.u-boot\0" \
559 "fdtaddr=400000\0" \
560 "fdtfile=your.fdt.dtb\0" \
561 "nfsargs=setenv bootargs root=/dev/nfs rw " \
562 "nfsroot=$serverip:$rootpath " \
563 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
564 "console=$consoledev,$baudrate $othbootargs\0" \
565 "ramargs=setenv bootargs root=/dev/ram rw " \
566 "console=$consoledev,$baudrate $othbootargs\0" \
567
568#define CONFIG_NFSBOOTCOMMAND \
569 "run nfsargs;" \
570 "tftp $loadaddr $bootfile;" \
571 "tftp $fdtaddr $fdtfile;" \
572 "bootm $loadaddr - $fdtaddr"
573
574#define CONFIG_RAMBOOTCOMMAND \
575 "run ramargs;" \
576 "tftp $ramdiskaddr $ramdiskfile;" \
577 "tftp $loadaddr $bootfile;" \
578 "bootm $loadaddr $ramdiskaddr"
579
580#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
581
582#endif /* __CONFIG_H */