]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8572DS.h
powerpc/fsl-pci: Add generic code to setup PCIe controllers
[people/ms/u-boot.git] / include / configs / MPC8572DS.h
CommitLineData
129ba616 1/*
509c4c4c 2 * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
129ba616
KG
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8572ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
509c4c4c
KG
30#include "../board/freescale/common/ics307_clk.h"
31
d24f2d32 32#ifdef CONFIG_36BIT
f9edcc10
KG
33#define CONFIG_PHYS_64BIT
34#endif
35
cb14e93b
KG
36#ifdef CONFIG_NAND
37#define CONFIG_NAND_U_BOOT
38#define CONFIG_RAMBOOT_NAND
39#ifdef CONFIG_NAND_SPL
40#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42#else
43#define CONFIG_SYS_TEXT_BASE 0xf8f82000
44#endif /* CONFIG_NAND_SPL */
45#endif
46
47#ifndef CONFIG_SYS_TEXT_BASE
48#define CONFIG_SYS_TEXT_BASE 0xeff80000
49#endif
50
51#ifndef CONFIG_SYS_MONITOR_BASE
52#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
53#endif
54
129ba616
KG
55/* High Level Configuration Options */
56#define CONFIG_BOOKE 1 /* BOOKE */
57#define CONFIG_E500 1 /* BOOKE e500 family */
58#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
59#define CONFIG_MPC8572 1
60#define CONFIG_MPC8572DS 1
61#define CONFIG_MP 1 /* support multiple processors */
129ba616 62
c51fc5d5 63#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
129ba616
KG
64#define CONFIG_PCI 1 /* Enable PCI/PCIE */
65#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
66#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
67#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
68#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
69#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 70#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
129ba616
KG
71
72#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
73
74#define CONFIG_TSEC_ENET /* tsec ethernet support */
75#define CONFIG_ENV_OVERWRITE
76
509c4c4c
KG
77#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
78#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
4ca06607 79#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
129ba616
KG
80
81/*
82 * These can be toggled for performance analysis, otherwise use default.
83 */
84#define CONFIG_L2_CACHE /* toggle L2 cache */
85#define CONFIG_BTB /* toggle branch predition */
129ba616
KG
86
87#define CONFIG_ENABLE_36BIT_PHYS 1
88
18af1c5f
KG
89#ifdef CONFIG_PHYS_64BIT
90#define CONFIG_ADDR_MAP 1
91#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
92#endif
93
6d0f6bcf
JCPV
94#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
95#define CONFIG_SYS_MEMTEST_END 0x7fffffff
129ba616
KG
96#define CONFIG_PANIC_HANG /* do not reset board on panic */
97
cb14e93b
KG
98/*
99 * Config the L2 Cache as L2 SRAM
100 */
101#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
102#ifdef CONFIG_PHYS_64BIT
103#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
104#else
105#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
106#endif
107#define CONFIG_SYS_L2_SIZE (512 << 10)
108#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
109
129ba616
KG
110/*
111 * Base addresses -- Note these are effective addresses where the
112 * actual resources get mapped (not physical addresses)
113 */
6d0f6bcf 114#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
18af1c5f
KG
115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
117#else
6d0f6bcf 118#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
18af1c5f 119#endif
6d0f6bcf 120#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
129ba616 121
cb14e93b
KG
122#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
123#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
124#else
125#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
126#endif
127
129ba616 128/* DDR Setup */
f8523cb0 129#define CONFIG_VERY_BIG_RAM
129ba616
KG
130#define CONFIG_FSL_DDR2
131#undef CONFIG_FSL_DDR_INTERACTIVE
132#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
133#define CONFIG_DDR_SPD
129ba616 134
9b0ad1b1 135#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
129ba616
KG
136#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
137
6d0f6bcf
JCPV
138#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
139#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
129ba616
KG
140
141#define CONFIG_NUM_DDR_CONTROLLERS 2
142#define CONFIG_DIMM_SLOTS_PER_CTLR 1
143#define CONFIG_CHIP_SELECTS_PER_CTRL 2
144
145/* I2C addresses of SPD EEPROMs */
6d0f6bcf 146#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
129ba616
KG
147#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
148#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
149
150/* These are used when DDR doesn't use SPD. */
dc889e86
DL
151#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
152#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
153#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
154#define CONFIG_SYS_DDR_TIMING_3 0x00020000
155#define CONFIG_SYS_DDR_TIMING_0 0x00260802
156#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
157#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
158#define CONFIG_SYS_DDR_MODE_1 0x00440462
6d0f6bcf 159#define CONFIG_SYS_DDR_MODE_2 0x00000000
dc889e86 160#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
6d0f6bcf 161#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
dc889e86
DL
162#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
163#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
6d0f6bcf 164#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
dc889e86
DL
165#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
166#define CONFIG_SYS_DDR_CONTROL2 0x24400000
6d0f6bcf
JCPV
167
168#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
169#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
170#define CONFIG_SYS_DDR_SBE 0x00010000
129ba616 171
129ba616
KG
172/*
173 * Make sure required options are set
174 */
175#ifndef CONFIG_SPD_EEPROM
176#error ("CONFIG_SPD_EEPROM is required")
177#endif
178
179#undef CONFIG_CLOCKS_IN_MHZ
180
181/*
182 * Memory map
183 *
184 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
185 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
186 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
187 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
188 *
189 * Localbus cacheable (TBD)
190 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
191 *
192 * Localbus non-cacheable
193 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
194 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
3cbd8231 195 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
129ba616
KG
196 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
197 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
198 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
199 */
200
201/*
202 * Local Bus Definitions
203 */
6d0f6bcf 204#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
18af1c5f
KG
205#ifdef CONFIG_PHYS_64BIT
206#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
207#else
c953ddfd 208#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
18af1c5f 209#endif
129ba616 210
cb14e93b
KG
211
212#define CONFIG_FLASH_BR_PRELIM \
213 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
214 | BR_PS_16 | BR_V)
215#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
129ba616 216
c953ddfd
KG
217#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
218#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
129ba616 219
18af1c5f 220#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
6d0f6bcf 221#define CONFIG_SYS_FLASH_QUIET_TEST
129ba616
KG
222#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
223
6d0f6bcf
JCPV
224#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
225#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
226#undef CONFIG_SYS_FLASH_CHECKSUM
227#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
228#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129ba616 229
cb14e93b
KG
230#if defined(CONFIG_RAMBOOT_NAND)
231#define CONFIG_SYS_RAMBOOT
232#define CONFIG_SYS_EXTRA_ENV_RELOC
233#else
234#undef CONFIG_SYS_RAMBOOT
235#endif
129ba616
KG
236
237#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
238#define CONFIG_SYS_FLASH_CFI
239#define CONFIG_SYS_FLASH_EMPTY_INFO
240#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
129ba616
KG
241
242#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
243
558710b9 244#define CONFIG_HWCONFIG /* enable hwconfig */
129ba616
KG
245#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
246#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
18af1c5f
KG
247#ifdef CONFIG_PHYS_64BIT
248#define PIXIS_BASE_PHYS 0xfffdf0000ull
249#else
52b565f5 250#define PIXIS_BASE_PHYS PIXIS_BASE
18af1c5f 251#endif
129ba616 252
52b565f5 253#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
6d0f6bcf 254#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
129ba616
KG
255
256#define PIXIS_ID 0x0 /* Board ID at offset 0 */
257#define PIXIS_VER 0x1 /* Board version at offset 1 */
258#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
259#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
260#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
261#define PIXIS_PWR 0x5 /* PIXIS Power status register */
262#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
263#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
264#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
265#define PIXIS_VCTL 0x10 /* VELA Control Register */
266#define PIXIS_VSTAT 0x11 /* VELA Status Register */
267#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
268#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
269#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
270#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
271#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
272#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
273#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
274#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
275#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
129ba616
KG
276#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
277#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
278#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
279#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
280#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
281#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
282#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
283#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
284#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
285#define PIXIS_VWATCH 0x24 /* Watchdog Register */
286#define PIXIS_LED 0x25 /* LED Register */
287
cb14e93b
KG
288#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
289
129ba616
KG
290/* old pixis referenced names */
291#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
292#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 293#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
7e183cad
LY
294#define PIXIS_VSPEED2_TSEC1SER 0x8
295#define PIXIS_VSPEED2_TSEC2SER 0x4
296#define PIXIS_VSPEED2_TSEC3SER 0x2
297#define PIXIS_VSPEED2_TSEC4SER 0x1
298#define PIXIS_VCFGEN1_TSEC1SER 0x20
299#define PIXIS_VCFGEN1_TSEC2SER 0x20
300#define PIXIS_VCFGEN1_TSEC3SER 0x20
301#define PIXIS_VCFGEN1_TSEC4SER 0x20
302#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
303 | PIXIS_VSPEED2_TSEC2SER \
304 | PIXIS_VSPEED2_TSEC3SER \
305 | PIXIS_VSPEED2_TSEC4SER)
306#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
307 | PIXIS_VCFGEN1_TSEC2SER \
308 | PIXIS_VCFGEN1_TSEC3SER \
309 | PIXIS_VCFGEN1_TSEC4SER)
129ba616 310
6d0f6bcf
JCPV
311#define CONFIG_SYS_INIT_RAM_LOCK 1
312#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 313#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
129ba616 314
25ddd1fb 315#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 316#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
129ba616 317
6d0f6bcf
JCPV
318#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
319#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
129ba616 320
cb14e93b 321#ifndef CONFIG_NAND_SPL
c013b749 322#define CONFIG_SYS_NAND_BASE 0xffa00000
18af1c5f
KG
323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
325#else
c013b749 326#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
18af1c5f 327#endif
cb14e93b
KG
328#else
329#define CONFIG_SYS_NAND_BASE 0xfff00000
330#ifdef CONFIG_PHYS_64BIT
331#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
332#else
333#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
334#endif
335#endif
336
c013b749
HW
337#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
338 CONFIG_SYS_NAND_BASE + 0x40000, \
339 CONFIG_SYS_NAND_BASE + 0x80000,\
340 CONFIG_SYS_NAND_BASE + 0xC0000}
341#define CONFIG_SYS_MAX_NAND_DEVICE 4
c013b749 342#define CONFIG_MTD_NAND_VERIFY_WRITE
3cbd8231
WD
343#define CONFIG_CMD_NAND 1
344#define CONFIG_NAND_FSL_ELBC 1
c013b749
HW
345#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
346
cb14e93b
KG
347/* NAND boot: 4K NAND loader config */
348#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
349#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
350#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
351#define CONFIG_SYS_NAND_U_BOOT_START \
352 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
353#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
354#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
355#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
356
357
c013b749 358/* NAND flash config */
72a9414a 359#define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
3cbd8231
WD
360 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
361 | BR_PS_8 /* Port Size = 8 bit */ \
362 | BR_MS_FCM /* MSEL = FCM */ \
363 | BR_V) /* valid */
364#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
365 | OR_FCM_PGS /* Large Page*/ \
366 | OR_FCM_CSCT \
367 | OR_FCM_CST \
368 | OR_FCM_CHT \
369 | OR_FCM_SCY_1 \
370 | OR_FCM_TRLX \
371 | OR_FCM_EHTR)
c013b749 372
cb14e93b
KG
373#ifdef CONFIG_RAMBOOT_NAND
374#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
375#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
376#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
377#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
378#else
379#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
380#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
c013b749
HW
381#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
382#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
cb14e93b 383#endif
72a9414a 384#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
3cbd8231
WD
385 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
386 | BR_PS_8 /* Port Size = 8 bit */ \
387 | BR_MS_FCM /* MSEL = FCM */ \
388 | BR_V) /* valid */
389#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
72a9414a 390#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
3cbd8231
WD
391 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
392 | BR_PS_8 /* Port Size = 8 bit */ \
393 | BR_MS_FCM /* MSEL = FCM */ \
394 | BR_V) /* valid */
395#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
c013b749 396
72a9414a 397#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
3cbd8231
WD
398 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
399 | BR_PS_8 /* Port Size = 8 bit */ \
400 | BR_MS_FCM /* MSEL = FCM */ \
401 | BR_V) /* valid */
402#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
c013b749
HW
403
404
129ba616
KG
405/* Serial Port - controlled on board with jumper J8
406 * open - index 2
407 * shorted - index 1
408 */
409#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
410#define CONFIG_SYS_NS16550
411#define CONFIG_SYS_NS16550_SERIAL
412#define CONFIG_SYS_NS16550_REG_SIZE 1
413#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
cb14e93b
KG
414#ifdef CONFIG_NAND_SPL
415#define CONFIG_NS16550_MIN_FUNCTIONS
416#endif
129ba616 417
6d0f6bcf 418#define CONFIG_SYS_BAUDRATE_TABLE \
129ba616
KG
419 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
420
6d0f6bcf
JCPV
421#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
422#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
129ba616
KG
423
424/* Use the HUSH parser */
6d0f6bcf
JCPV
425#define CONFIG_SYS_HUSH_PARSER
426#ifdef CONFIG_SYS_HUSH_PARSER
427#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
129ba616
KG
428#endif
429
430/*
431 * Pass open firmware flat tree
432 */
433#define CONFIG_OF_LIBFDT 1
434#define CONFIG_OF_BOARD_SETUP 1
435#define CONFIG_OF_STDOUT_VIA_ALIAS 1
436
129ba616
KG
437/* new uImage format support */
438#define CONFIG_FIT 1
439#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
440
441/* I2C */
442#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
443#define CONFIG_HARD_I2C /* I2C with hardware support */
444#undef CONFIG_SOFT_I2C /* I2C bit-banged */
1f3ba317 445#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
446#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
447#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
448#define CONFIG_SYS_I2C_SLAVE 0x7F
449#define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
450#define CONFIG_SYS_I2C_OFFSET 0x3000
451#define CONFIG_SYS_I2C2_OFFSET 0x3100
129ba616 452
445a7b38
HW
453/*
454 * I2C2 EEPROM
455 */
456#define CONFIG_ID_EEPROM
457#ifdef CONFIG_ID_EEPROM
6d0f6bcf 458#define CONFIG_SYS_I2C_EEPROM_NXID
445a7b38 459#endif
6d0f6bcf
JCPV
460#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
461#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
462#define CONFIG_SYS_EEPROM_BUS_NUM 1
445a7b38 463
129ba616
KG
464/*
465 * General PCI
466 * Memory space is mapped 1-1, but I/O space must start from 0.
467 */
468
129ba616 469/* controller 3, direct to uli, tgtid 3, Base address 8000 */
5af0fdd8 470#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
18af1c5f 471#ifdef CONFIG_PHYS_64BIT
156984a3 472#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
18af1c5f
KG
473#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
474#else
ad97dce1 475#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
5af0fdd8 476#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
18af1c5f 477#endif
6d0f6bcf 478#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 479#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
5f91ef6a 480#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
18af1c5f
KG
481#ifdef CONFIG_PHYS_64BIT
482#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
483#else
6d0f6bcf 484#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
18af1c5f 485#endif
6d0f6bcf 486#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
487
488/* controller 2, Slot 2, tgtid 2, Base address 9000 */
5af0fdd8 489#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
18af1c5f 490#ifdef CONFIG_PHYS_64BIT
156984a3 491#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
18af1c5f
KG
492#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
493#else
ad97dce1 494#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
5af0fdd8 495#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
18af1c5f 496#endif
6d0f6bcf 497#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 498#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
5f91ef6a 499#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
18af1c5f
KG
500#ifdef CONFIG_PHYS_64BIT
501#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
502#else
6d0f6bcf 503#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
18af1c5f 504#endif
6d0f6bcf 505#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
506
507/* controller 1, Slot 1, tgtid 1, Base address a000 */
5af0fdd8 508#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
18af1c5f 509#ifdef CONFIG_PHYS_64BIT
156984a3 510#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
18af1c5f
KG
511#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
512#else
ad97dce1 513#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
5af0fdd8 514#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
18af1c5f 515#endif
6d0f6bcf 516#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 517#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
5f91ef6a 518#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
18af1c5f
KG
519#ifdef CONFIG_PHYS_64BIT
520#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
521#else
6d0f6bcf 522#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
18af1c5f 523#endif
6d0f6bcf 524#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
525
526#if defined(CONFIG_PCI)
527
528/*PCIE video card used*/
aca5f018 529#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
129ba616
KG
530
531/* video */
532#define CONFIG_VIDEO
533
534#if defined(CONFIG_VIDEO)
535#define CONFIG_BIOSEMU
536#define CONFIG_CFB_CONSOLE
537#define CONFIG_VIDEO_SW_CURSOR
538#define CONFIG_VGA_AS_SINGLE_DEVICE
539#define CONFIG_ATI_RADEON_FB
540#define CONFIG_VIDEO_LOGO
541/*#define CONFIG_CONSOLE_CURSOR*/
6d0f6bcf 542#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
129ba616
KG
543#endif
544
545#define CONFIG_NET_MULTI
546#define CONFIG_PCI_PNP /* do pci plug-and-play */
547
548#undef CONFIG_EEPRO100
549#undef CONFIG_TULIP
550#undef CONFIG_RTL8139
16855ec1 551#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
129ba616 552
129ba616 553#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
554 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
555 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
129ba616
KG
556 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
557#endif
558
559#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
560#define CONFIG_DOS_PARTITION
561#define CONFIG_SCSI_AHCI
562
563#ifdef CONFIG_SCSI_AHCI
564#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
565#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
566#define CONFIG_SYS_SCSI_MAX_LUN 1
567#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
568#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
129ba616
KG
569#endif /* SCSI */
570
571#endif /* CONFIG_PCI */
572
573
574#if defined(CONFIG_TSEC_ENET)
575
576#ifndef CONFIG_NET_MULTI
577#define CONFIG_NET_MULTI 1
578#endif
579
580#define CONFIG_MII 1 /* MII PHY management */
581#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
582#define CONFIG_TSEC1 1
583#define CONFIG_TSEC1_NAME "eTSEC1"
584#define CONFIG_TSEC2 1
585#define CONFIG_TSEC2_NAME "eTSEC2"
586#define CONFIG_TSEC3 1
587#define CONFIG_TSEC3_NAME "eTSEC3"
588#define CONFIG_TSEC4 1
589#define CONFIG_TSEC4_NAME "eTSEC4"
590
7e183cad
LY
591#define CONFIG_PIXIS_SGMII_CMD
592#define CONFIG_FSL_SGMII_RISER 1
593#define SGMII_RISER_PHY_OFFSET 0x1c
594
595#ifdef CONFIG_FSL_SGMII_RISER
596#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
597#endif
598
129ba616
KG
599#define TSEC1_PHY_ADDR 0
600#define TSEC2_PHY_ADDR 1
601#define TSEC3_PHY_ADDR 2
602#define TSEC4_PHY_ADDR 3
603
604#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
605#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
606#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
607#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
608
609#define TSEC1_PHYIDX 0
610#define TSEC2_PHYIDX 0
611#define TSEC3_PHYIDX 0
612#define TSEC4_PHYIDX 0
613
614#define CONFIG_ETHPRIME "eTSEC1"
615
616#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
617#endif /* CONFIG_TSEC_ENET */
618
619/*
620 * Environment
621 */
cb14e93b
KG
622
623#if defined(CONFIG_SYS_RAMBOOT)
624#if defined(CONFIG_RAMBOOT_NAND)
625#define CONFIG_ENV_IS_IN_NAND 1
626#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
627#define CONFIG_ENV_OFFSET ((512 * 1024)\
628 + CONFIG_SYS_NAND_BLOCK_SIZE)
629#endif
630
129ba616 631#else
cb14e93b
KG
632 #define CONFIG_ENV_IS_IN_FLASH 1
633 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
634 #define CONFIG_ENV_ADDR 0xfff80000
635 #else
636 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
637 #endif
638 #define CONFIG_ENV_SIZE 0x2000
639 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
129ba616 640#endif
129ba616
KG
641
642#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 643#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
129ba616
KG
644
645/*
646 * Command line configuration.
647 */
648#include <config_cmd_default.h>
649
650#define CONFIG_CMD_IRQ
651#define CONFIG_CMD_PING
652#define CONFIG_CMD_I2C
653#define CONFIG_CMD_MII
654#define CONFIG_CMD_ELF
1c9aa76b
KG
655#define CONFIG_CMD_IRQ
656#define CONFIG_CMD_SETEXPR
199e262e 657#define CONFIG_CMD_REGINFO
129ba616
KG
658
659#if defined(CONFIG_PCI)
660#define CONFIG_CMD_PCI
129ba616
KG
661#define CONFIG_CMD_NET
662#define CONFIG_CMD_SCSI
663#define CONFIG_CMD_EXT2
664#endif
665
666#undef CONFIG_WATCHDOG /* watchdog disabled */
667
668/*
669 * Miscellaneous configurable options
670 */
6d0f6bcf 671#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
672#define CONFIG_CMDLINE_EDITING /* Command-line editing */
673#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf
JCPV
674#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
675#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
129ba616 676#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 677#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
129ba616 678#else
6d0f6bcf 679#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
129ba616 680#endif
6d0f6bcf
JCPV
681#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
682#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
683#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
684#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
129ba616
KG
685
686/*
687 * For booting Linux, the board info and command line data
89188a62 688 * have to be in the first 16 MB of memory, since this is
129ba616
KG
689 * the maximum mapped by the Linux kernel during initialization.
690 */
89188a62 691#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
129ba616 692
129ba616
KG
693#if defined(CONFIG_CMD_KGDB)
694#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
695#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
696#endif
697
698/*
699 * Environment Configuration
700 */
701
702/* The mac addresses for all ethernet interface */
703#if defined(CONFIG_TSEC_ENET)
704#define CONFIG_HAS_ETH0
705#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
706#define CONFIG_HAS_ETH1
707#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
708#define CONFIG_HAS_ETH2
709#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
710#define CONFIG_HAS_ETH3
711#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
712#endif
713
714#define CONFIG_IPADDR 192.168.1.254
715
716#define CONFIG_HOSTNAME unknown
717#define CONFIG_ROOTPATH /opt/nfsroot
718#define CONFIG_BOOTFILE uImage
719#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
720
721#define CONFIG_SERVERIP 192.168.1.1
722#define CONFIG_GATEWAYIP 192.168.1.1
723#define CONFIG_NETMASK 255.255.255.0
724
725/* default location for tftp and bootm */
726#define CONFIG_LOADADDR 1000000
727
728#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
729#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
730
731#define CONFIG_BAUDRATE 115200
732
733#define CONFIG_EXTRA_ENV_SETTINGS \
4ca06607 734 "memctl_intlv_ctl=2\0" \
129ba616
KG
735 "netdev=eth0\0" \
736 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
737 "tftpflash=tftpboot $loadaddr $uboot; " \
14d0a02a
WD
738 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
739 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
740 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
741 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
742 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
129ba616
KG
743 "consoledev=ttyS0\0" \
744 "ramdiskaddr=2000000\0" \
745 "ramdiskfile=8572ds/ramdisk.uboot\0" \
746 "fdtaddr=c00000\0" \
747 "fdtfile=8572ds/mpc8572ds.dtb\0" \
748 "bdev=sda3\0"
749
750#define CONFIG_HDBOOT \
751 "setenv bootargs root=/dev/$bdev rw " \
752 "console=$consoledev,$baudrate $othbootargs;" \
753 "tftp $loadaddr $bootfile;" \
754 "tftp $fdtaddr $fdtfile;" \
755 "bootm $loadaddr - $fdtaddr"
756
757#define CONFIG_NFSBOOTCOMMAND \
758 "setenv bootargs root=/dev/nfs rw " \
759 "nfsroot=$serverip:$rootpath " \
760 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
761 "console=$consoledev,$baudrate $othbootargs;" \
762 "tftp $loadaddr $bootfile;" \
763 "tftp $fdtaddr $fdtfile;" \
764 "bootm $loadaddr - $fdtaddr"
765
766#define CONFIG_RAMBOOTCOMMAND \
767 "setenv bootargs root=/dev/ram rw " \
768 "console=$consoledev,$baudrate $othbootargs;" \
769 "tftp $ramdiskaddr $ramdiskfile;" \
770 "tftp $loadaddr $bootfile;" \
771 "tftp $fdtaddr $fdtfile;" \
772 "bootm $loadaddr $ramdiskaddr $fdtaddr"
773
774#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
775
776#endif /* __CONFIG_H */