]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1022DS.h
Move setexpr to Kconfig
[people/ms/u-boot.git] / include / configs / P1022DS.h
CommitLineData
c59e1b4d 1/*
3d7506fa 2 * Copyright 2010-2012 Freescale Semiconductor, Inc.
c59e1b4d
TT
3 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c59e1b4d
TT
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
840a5182
TY
14#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
16
9899ac19
JY
17#ifdef CONFIG_36BIT
18#define CONFIG_PHYS_64BIT
19#endif
20
af253608 21#ifdef CONFIG_SDCARD
7c8eea59
YZ
22#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
23#define CONFIG_SPL_ENV_SUPPORT
24#define CONFIG_SPL_SERIAL_SUPPORT
25#define CONFIG_SPL_MMC_SUPPORT
26#define CONFIG_SPL_MMC_MINIMAL
27#define CONFIG_SPL_FLUSH_IMAGE
28#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
29#define CONFIG_SPL_LIBGENERIC_SUPPORT
30#define CONFIG_SPL_LIBCOMMON_SUPPORT
31#define CONFIG_SPL_I2C_SUPPORT
32#define CONFIG_FSL_LAW /* Use common FSL init code */
33#define CONFIG_SYS_TEXT_BASE 0x11001000
34#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
35#define CONFIG_SPL_PAD_TO 0x20000
36#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 37#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
7c8eea59
YZ
38#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
39#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 40#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
7c8eea59
YZ
41#define CONFIG_SYS_MPC85XX_NO_RESETVEC
42#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
43#define CONFIG_SPL_MMC_BOOT
44#ifdef CONFIG_SPL_BUILD
45#define CONFIG_SPL_COMMON_INIT_DDR
46#endif
af253608
MM
47#endif
48
49#ifdef CONFIG_SPIFLASH
382ce7e9
YZ
50#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
51#define CONFIG_SPL_ENV_SUPPORT
52#define CONFIG_SPL_SERIAL_SUPPORT
53#define CONFIG_SPL_SPI_SUPPORT
54#define CONFIG_SPL_SPI_FLASH_SUPPORT
55#define CONFIG_SPL_SPI_FLASH_MINIMAL
56#define CONFIG_SPL_FLUSH_IMAGE
57#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
58#define CONFIG_SPL_LIBGENERIC_SUPPORT
59#define CONFIG_SPL_LIBCOMMON_SUPPORT
60#define CONFIG_SPL_I2C_SUPPORT
61#define CONFIG_FSL_LAW /* Use common FSL init code */
62#define CONFIG_SYS_TEXT_BASE 0x11001000
63#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
64#define CONFIG_SPL_PAD_TO 0x20000
65#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 66#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
382ce7e9
YZ
67#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
68#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 69#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
382ce7e9
YZ
70#define CONFIG_SYS_MPC85XX_NO_RESETVEC
71#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
72#define CONFIG_SPL_SPI_BOOT
73#ifdef CONFIG_SPL_BUILD
74#define CONFIG_SPL_COMMON_INIT_DDR
75#endif
af253608
MM
76#endif
77
f45210d6 78#define CONFIG_NAND_FSL_ELBC
9407c3fc
YS
79#define CONFIG_SYS_NAND_MAX_ECCPOS 56
80#define CONFIG_SYS_NAND_MAX_OOBFREE 5
f45210d6
MM
81
82#ifdef CONFIG_NAND
5d97fe2a
YZ
83#ifdef CONFIG_TPL_BUILD
84#define CONFIG_SPL_NAND_BOOT
85#define CONFIG_SPL_FLUSH_IMAGE
86#define CONFIG_SPL_ENV_SUPPORT
87#define CONFIG_SPL_NAND_INIT
88#define CONFIG_SPL_SERIAL_SUPPORT
89#define CONFIG_SPL_LIBGENERIC_SUPPORT
90#define CONFIG_SPL_LIBCOMMON_SUPPORT
91#define CONFIG_SPL_I2C_SUPPORT
92#define CONFIG_SPL_NAND_SUPPORT
93#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
94#define CONFIG_SPL_COMMON_INIT_DDR
95#define CONFIG_SPL_MAX_SIZE (128 << 10)
96#define CONFIG_SPL_TEXT_BASE 0xf8f81000
97#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 98#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
5d97fe2a
YZ
99#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
100#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
101#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
102#elif defined(CONFIG_SPL_BUILD)
f45210d6
MM
103#define CONFIG_SPL_INIT_MINIMAL
104#define CONFIG_SPL_SERIAL_SUPPORT
105#define CONFIG_SPL_NAND_SUPPORT
f45210d6 106#define CONFIG_SPL_FLUSH_IMAGE
5d97fe2a
YZ
107#define CONFIG_SPL_TEXT_BASE 0xff800000
108#define CONFIG_SPL_MAX_SIZE 4096
109#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
110#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
111#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
112#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
113#endif
114#define CONFIG_SPL_PAD_TO 0x20000
115#define CONFIG_TPL_PAD_TO 0x20000
116#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
117#define CONFIG_SYS_TEXT_BASE 0x11001000
118#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
f45210d6
MM
119#endif
120
c59e1b4d
TT
121/* High Level Configuration Options */
122#define CONFIG_BOOKE /* BOOKE */
123#define CONFIG_E500 /* BOOKE e500 family */
c59e1b4d
TT
124#define CONFIG_P1022
125#define CONFIG_P1022DS
126#define CONFIG_MP /* support multiple processors */
127
2ae18241 128#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 129#define CONFIG_SYS_TEXT_BASE 0xeff40000
2ae18241
WD
130#endif
131
7a577fda
KG
132#ifndef CONFIG_RESET_VECTOR_ADDRESS
133#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
134#endif
135
c59e1b4d
TT
136#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
137#define CONFIG_PCI /* Enable PCI/PCIE */
138#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
139#define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
140#define CONFIG_PCIE3 /* PCIE controler 3 (ULI bridge) */
141#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
142#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
143#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
144
c59e1b4d 145#define CONFIG_ENABLE_36BIT_PHYS
babb348c
TT
146
147#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
148#define CONFIG_ADDR_MAP
149#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
9899ac19 150#endif
c59e1b4d
TT
151
152#define CONFIG_FSL_LAW /* Use common FSL init code */
153
154#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
155#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
156#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
157
158/*
159 * These can be toggled for performance analysis, otherwise use default.
160 */
161#define CONFIG_L2_CACHE
162#define CONFIG_BTB
163
164#define CONFIG_SYS_MEMTEST_START 0x00000000
165#define CONFIG_SYS_MEMTEST_END 0x7fffffff
166
e46fedfe
TT
167#define CONFIG_SYS_CCSRBAR 0xffe00000
168#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
c59e1b4d 169
f45210d6
MM
170/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
171 SPL code*/
172#ifdef CONFIG_SPL_BUILD
173#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
174#endif
175
176
c59e1b4d
TT
177/* DDR Setup */
178#define CONFIG_DDR_SPD
179#define CONFIG_VERY_BIG_RAM
5614e71b 180#define CONFIG_SYS_FSL_DDR3
c59e1b4d
TT
181
182#ifdef CONFIG_DDR_ECC
183#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
184#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
185#endif
186
187#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
188#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
189
190#define CONFIG_NUM_DDR_CONTROLLERS 1
191#define CONFIG_DIMM_SLOTS_PER_CTLR 1
192#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
193
194/* I2C addresses of SPD EEPROMs */
195#define CONFIG_SYS_SPD_BUS_NUM 1
c39f44dc 196#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
c59e1b4d 197
f45210d6
MM
198/* These are used when DDR doesn't use SPD. */
199#define CONFIG_SYS_SDRAM_SIZE 2048
200#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
201#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
202#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
203#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
204#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
205#define CONFIG_SYS_DDR_TIMING_3 0x00010000
206#define CONFIG_SYS_DDR_TIMING_0 0x40110104
207#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
208#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
209#define CONFIG_SYS_DDR_MODE_1 0x00441221
210#define CONFIG_SYS_DDR_MODE_2 0x00000000
211#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
212#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
213#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
214#define CONFIG_SYS_DDR_CONTROL 0xc7000008
215#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
216#define CONFIG_SYS_DDR_TIMING_4 0x00220001
217#define CONFIG_SYS_DDR_TIMING_5 0x02401400
218#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
219#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
220
221
c59e1b4d
TT
222/*
223 * Memory map
224 *
225 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
226 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
227 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
228 *
229 * Localbus cacheable (TBD)
230 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
231 *
232 * Localbus non-cacheable
233 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
234 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
f45210d6 235 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
c59e1b4d
TT
236 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
237 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
238 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
239 */
240
241/*
242 * Local Bus Definitions
243 */
f45210d6 244#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
9899ac19 245#ifdef CONFIG_PHYS_64BIT
f45210d6 246#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
9899ac19
JY
247#else
248#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
249#endif
c59e1b4d
TT
250
251#define CONFIG_FLASH_BR_PRELIM \
f45210d6 252 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
c59e1b4d
TT
253#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
254
f45210d6
MM
255#ifdef CONFIG_NAND
256#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
257#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
258#else
c59e1b4d
TT
259#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
260#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
f45210d6 261#endif
c59e1b4d 262
f45210d6 263#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
c59e1b4d
TT
264#define CONFIG_SYS_FLASH_QUIET_TEST
265#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
266
f45210d6 267#define CONFIG_SYS_MAX_FLASH_BANKS 1
c59e1b4d
TT
268#define CONFIG_SYS_MAX_FLASH_SECT 1024
269
f45210d6
MM
270#ifndef CONFIG_SYS_MONITOR_BASE
271#ifdef CONFIG_SPL_BUILD
272#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
273#else
14d0a02a 274#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
f45210d6
MM
275#endif
276#endif
c59e1b4d
TT
277
278#define CONFIG_FLASH_CFI_DRIVER
279#define CONFIG_SYS_FLASH_CFI
280#define CONFIG_SYS_FLASH_EMPTY_INFO
281
f45210d6
MM
282/* Nand Flash */
283#if defined(CONFIG_NAND_FSL_ELBC)
284#define CONFIG_SYS_NAND_BASE 0xff800000
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
287#else
288#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
289#endif
290
5d97fe2a 291#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
f45210d6 292#define CONFIG_SYS_MAX_NAND_DEVICE 1
f45210d6 293#define CONFIG_CMD_NAND 1
5d97fe2a 294#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
f45210d6
MM
295#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
296
297/* NAND flash config */
298#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
299 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
300 | BR_PS_8 /* Port Size = 8 bit */ \
301 | BR_MS_FCM /* MSEL = FCM */ \
302 | BR_V) /* valid */
303#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
304 | OR_FCM_PGS /* Large Page*/ \
305 | OR_FCM_CSCT \
306 | OR_FCM_CST \
307 | OR_FCM_CHT \
308 | OR_FCM_SCY_1 \
309 | OR_FCM_TRLX \
310 | OR_FCM_EHTR)
311#ifdef CONFIG_NAND
312#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
313#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
314#else
315#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
316#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
317#endif
318
319#endif /* CONFIG_NAND_FSL_ELBC */
320
c59e1b4d
TT
321#define CONFIG_BOARD_EARLY_INIT_F
322#define CONFIG_BOARD_EARLY_INIT_R
323#define CONFIG_MISC_INIT_R
a2d12f88 324#define CONFIG_HWCONFIG
c59e1b4d
TT
325
326#define CONFIG_FSL_NGPIXIS
327#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
9899ac19 328#ifdef CONFIG_PHYS_64BIT
c59e1b4d 329#define PIXIS_BASE_PHYS 0xfffdf0000ull
9899ac19
JY
330#else
331#define PIXIS_BASE_PHYS PIXIS_BASE
332#endif
c59e1b4d
TT
333
334#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
335#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
336
337#define PIXIS_LBMAP_SWITCH 7
2906845a 338#define PIXIS_LBMAP_MASK 0xF0
c59e1b4d 339#define PIXIS_LBMAP_ALTBANK 0x20
f45210d6
MM
340#define PIXIS_SPD 0x07
341#define PIXIS_SPD_SYSCLK_MASK 0x07
9b6e9d1c
JY
342#define PIXIS_ELBC_SPI_MASK 0xc0
343#define PIXIS_SPI 0x80
c59e1b4d
TT
344
345#define CONFIG_SYS_INIT_RAM_LOCK
346#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 347#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
c59e1b4d 348
c59e1b4d 349#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 350 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c59e1b4d
TT
351#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
352
9307cbab 353#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
07b5edc2 354#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
c59e1b4d 355
7c8eea59
YZ
356/*
357 * Config the L2 Cache as L2 SRAM
358*/
359#if defined(CONFIG_SPL_BUILD)
382ce7e9 360#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
7c8eea59
YZ
361#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
362#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
363#define CONFIG_SYS_L2_SIZE (256 << 10)
364#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
365#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
27585bd3 366#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
7c8eea59 367#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
27585bd3
YZ
368#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
369#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
7c8eea59 370#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5d97fe2a
YZ
371#elif defined(CONFIG_NAND)
372#ifdef CONFIG_TPL_BUILD
373#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
374#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
375#define CONFIG_SYS_L2_SIZE (256 << 10)
376#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
377#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
378#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
379#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
380#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
381#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
382#else
383#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
384#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
385#define CONFIG_SYS_L2_SIZE (256 << 10)
386#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
387#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
388#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
389#endif
7c8eea59
YZ
390#endif
391#endif
392
c59e1b4d
TT
393/*
394 * Serial Port
395 */
396#define CONFIG_CONS_INDEX 1
397#define CONFIG_SYS_NS16550
398#define CONFIG_SYS_NS16550_SERIAL
399#define CONFIG_SYS_NS16550_REG_SIZE 1
400#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
7c8eea59 401#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
f45210d6
MM
402#define CONFIG_NS16550_MIN_FUNCTIONS
403#endif
c59e1b4d
TT
404
405#define CONFIG_SYS_BAUDRATE_TABLE \
406 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
407
408#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
409#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
410
411/* Use the HUSH parser */
412#define CONFIG_SYS_HUSH_PARSER
c59e1b4d 413
c59e1b4d 414/* Video */
ba8e76bd 415
d5e01e49
TT
416#ifdef CONFIG_FSL_DIU_FB
417#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
418#define CONFIG_VIDEO
419#define CONFIG_CMD_BMP
c59e1b4d 420#define CONFIG_CFB_CONSOLE
7d3053fb 421#define CONFIG_VIDEO_SW_CURSOR
c59e1b4d 422#define CONFIG_VGA_AS_SINGLE_DEVICE
d5e01e49
TT
423#define CONFIG_VIDEO_LOGO
424#define CONFIG_VIDEO_BMP_LOGO
55b05237
TT
425#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
426/*
427 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
428 * disable empty flash sector detection, which is I/O-intensive.
429 */
430#undef CONFIG_SYS_FLASH_EMPTY_INFO
c59e1b4d
TT
431#endif
432
ba8e76bd 433#ifndef CONFIG_FSL_DIU_FB
218a758f
JY
434#endif
435
436#ifdef CONFIG_ATI
437#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
438#define CONFIG_VIDEO
439#define CONFIG_BIOSEMU
440#define CONFIG_VIDEO_SW_CURSOR
441#define CONFIG_ATI_RADEON_FB
442#define CONFIG_VIDEO_LOGO
443#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
444#define CONFIG_CFB_CONSOLE
445#define CONFIG_VGA_AS_SINGLE_DEVICE
446#endif
447
c59e1b4d
TT
448/*
449 * Pass open firmware flat tree
450 */
451#define CONFIG_OF_LIBFDT
452#define CONFIG_OF_BOARD_SETUP
453#define CONFIG_OF_STDOUT_VIA_ALIAS
454
455/* new uImage format support */
456#define CONFIG_FIT
457#define CONFIG_FIT_VERBOSE
458
459/* I2C */
00f792e0
HS
460#define CONFIG_SYS_I2C
461#define CONFIG_SYS_I2C_FSL
462#define CONFIG_SYS_FSL_I2C_SPEED 400000
463#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
464#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
465#define CONFIG_SYS_FSL_I2C2_SPEED 400000
466#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
467#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
c59e1b4d 468#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
c59e1b4d
TT
469
470/*
471 * I2C2 EEPROM
472 */
473#define CONFIG_ID_EEPROM
474#define CONFIG_SYS_I2C_EEPROM_NXID
475#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
476#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
477#define CONFIG_SYS_EEPROM_BUS_NUM 1
478
9b6e9d1c
JY
479/*
480 * eSPI - Enhanced SPI
481 */
482#define CONFIG_SPI_FLASH
483#define CONFIG_SPI_FLASH_SPANSION
484
485#define CONFIG_HARD_SPI
486#define CONFIG_FSL_ESPI
487
488#define CONFIG_CMD_SF
489#define CONFIG_SF_DEFAULT_SPEED 10000000
490#define CONFIG_SF_DEFAULT_MODE 0
491
c59e1b4d
TT
492/*
493 * General PCI
494 * Memory space is mapped 1-1, but I/O space must start from 0.
495 */
496
497/* controller 1, Slot 2, tgtid 1, Base address a000 */
498#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
9899ac19 499#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
500#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
501#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
9899ac19
JY
502#else
503#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
504#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
505#endif
c59e1b4d
TT
506#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
507#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
508#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
9899ac19 509#ifdef CONFIG_PHYS_64BIT
c59e1b4d 510#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
9899ac19
JY
511#else
512#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
513#endif
c59e1b4d
TT
514#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
515
516/* controller 2, direct to uli, tgtid 2, Base address 9000 */
517#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
9899ac19 518#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
519#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
520#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
9899ac19
JY
521#else
522#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
523#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
524#endif
c59e1b4d
TT
525#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
526#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
527#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
9899ac19 528#ifdef CONFIG_PHYS_64BIT
c59e1b4d 529#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
9899ac19
JY
530#else
531#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
532#endif
c59e1b4d
TT
533#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
534
535/* controller 3, Slot 1, tgtid 3, Base address b000 */
536#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
9899ac19 537#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
538#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
539#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
9899ac19
JY
540#else
541#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
542#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
543#endif
c59e1b4d
TT
544#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
545#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
546#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
9899ac19 547#ifdef CONFIG_PHYS_64BIT
c59e1b4d 548#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
9899ac19
JY
549#else
550#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
551#endif
c59e1b4d
TT
552#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
553
554#ifdef CONFIG_PCI
842033e6 555#define CONFIG_PCI_INDIRECT_BRIDGE
c59e1b4d
TT
556#define CONFIG_PCI_PNP /* do pci plug-and-play */
557#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
16855ec1 558#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
c59e1b4d
TT
559#endif
560
561/* SATA */
562#define CONFIG_LIBATA
563#define CONFIG_FSL_SATA
9760b274 564#define CONFIG_FSL_SATA_V2
c59e1b4d
TT
565
566#define CONFIG_SYS_SATA_MAX_DEVICE 2
567#define CONFIG_SATA1
568#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
569#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
570#define CONFIG_SATA2
571#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
572#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
573
574#ifdef CONFIG_FSL_SATA
575#define CONFIG_LBA48
576#define CONFIG_CMD_SATA
577#define CONFIG_DOS_PARTITION
578#define CONFIG_CMD_EXT2
579#endif
580
581#define CONFIG_MMC
582#ifdef CONFIG_MMC
583#define CONFIG_CMD_MMC
584#define CONFIG_FSL_ESDHC
585#define CONFIG_GENERIC_MMC
586#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
587#endif
588
589#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
590#define CONFIG_CMD_EXT2
591#define CONFIG_CMD_FAT
592#define CONFIG_DOS_PARTITION
593#endif
594
595#define CONFIG_TSEC_ENET
596#ifdef CONFIG_TSEC_ENET
597
598#define CONFIG_TSECV2
c59e1b4d
TT
599
600#define CONFIG_MII /* MII PHY management */
601#define CONFIG_TSEC1 1
602#define CONFIG_TSEC1_NAME "eTSEC1"
603#define CONFIG_TSEC2 1
604#define CONFIG_TSEC2_NAME "eTSEC2"
605
606#define TSEC1_PHY_ADDR 1
607#define TSEC2_PHY_ADDR 2
608
609#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
610#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
611
612#define TSEC1_PHYIDX 0
613#define TSEC2_PHYIDX 0
614
615#define CONFIG_ETHPRIME "eTSEC1"
616
617#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
618#endif
619
94b383e7
YL
620/*
621 * Dynamic MTD Partition support with mtdparts
622 */
623#define CONFIG_MTD_DEVICE
624#define CONFIG_MTD_PARTITIONS
625#define CONFIG_CMD_MTDPARTS
626#define CONFIG_FLASH_CFI_MTD
627#ifdef CONFIG_PHYS_64BIT
628#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
629#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
630 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
631 "512k(dtb),768k(u-boot)"
632#else
633#define MTDIDS_DEFAULT "nor0=e8000000.nor"
634#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
635 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
636 "512k(dtb),768k(u-boot)"
637#endif
638
c59e1b4d
TT
639/*
640 * Environment
641 */
382ce7e9 642#ifdef CONFIG_SPIFLASH
af253608
MM
643#define CONFIG_ENV_IS_IN_SPI_FLASH
644#define CONFIG_ENV_SPI_BUS 0
645#define CONFIG_ENV_SPI_CS 0
646#define CONFIG_ENV_SPI_MAX_HZ 10000000
647#define CONFIG_ENV_SPI_MODE 0
648#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
649#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
650#define CONFIG_ENV_SECT_SIZE 0x10000
7c8eea59 651#elif defined(CONFIG_SDCARD)
af253608 652#define CONFIG_ENV_IS_IN_MMC
7c8eea59 653#define CONFIG_FSL_FIXED_MMC_LOCATION
af253608
MM
654#define CONFIG_ENV_SIZE 0x2000
655#define CONFIG_SYS_MMC_ENV_DEV 0
f45210d6 656#elif defined(CONFIG_NAND)
5d97fe2a
YZ
657#ifdef CONFIG_TPL_BUILD
658#define CONFIG_ENV_SIZE 0x2000
659#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
660#else
af253608 661#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
5d97fe2a
YZ
662#endif
663#define CONFIG_ENV_IS_IN_NAND
664#define CONFIG_ENV_OFFSET (1024 * 1024)
af253608 665#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
f45210d6 666#elif defined(CONFIG_SYS_RAMBOOT)
af253608
MM
667#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
668#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
669#define CONFIG_ENV_SIZE 0x2000
af253608 670#else
c59e1b4d 671#define CONFIG_ENV_IS_IN_FLASH
af253608 672#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
c59e1b4d 673#define CONFIG_ENV_SIZE 0x2000
af253608
MM
674#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
675#endif
c59e1b4d
TT
676
677#define CONFIG_LOADS_ECHO
678#define CONFIG_SYS_LOADS_BAUD_CHANGE
679
680/*
681 * Command line configuration.
682 */
683#include <config_cmd_default.h>
684
79ee3448
KG
685#define CONFIG_CMD_ELF
686#define CONFIG_CMD_ERRATA
c59e1b4d 687#define CONFIG_CMD_IRQ
c59e1b4d
TT
688#define CONFIG_CMD_I2C
689#define CONFIG_CMD_MII
79ee3448 690#define CONFIG_CMD_PING
b8339e2b 691#define CONFIG_CMD_REGINFO
c59e1b4d
TT
692
693#ifdef CONFIG_PCI
694#define CONFIG_CMD_PCI
695#define CONFIG_CMD_NET
696#endif
697
698/*
699 * USB
700 */
3d7506fa 701#define CONFIG_HAS_FSL_DR_USB
702#ifdef CONFIG_HAS_FSL_DR_USB
c59e1b4d
TT
703#define CONFIG_USB_EHCI
704
705#ifdef CONFIG_USB_EHCI
706#define CONFIG_CMD_USB
707#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
708#define CONFIG_USB_EHCI_FSL
709#define CONFIG_USB_STORAGE
710#define CONFIG_CMD_FAT
711#endif
3d7506fa 712#endif
c59e1b4d
TT
713
714/*
715 * Miscellaneous configurable options
716 */
717#define CONFIG_SYS_LONGHELP /* undef to save memory */
718#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 719#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
c59e1b4d 720#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c59e1b4d
TT
721#ifdef CONFIG_CMD_KGDB
722#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
723#else
724#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
725#endif
726/* Print Buffer Size */
727#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
728#define CONFIG_SYS_MAXARGS 16
729#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
c59e1b4d
TT
730
731/*
732 * For booting Linux, the board info and command line data
a832ac41 733 * have to be in the first 64 MB of memory, since this is
c59e1b4d
TT
734 * the maximum mapped by the Linux kernel during initialization.
735 */
a832ac41
KG
736#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
737#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
c59e1b4d 738
c59e1b4d
TT
739#ifdef CONFIG_CMD_KGDB
740#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c59e1b4d
TT
741#endif
742
743/*
744 * Environment Configuration
745 */
746
747#define CONFIG_HOSTNAME p1022ds
8b3637c6 748#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 749#define CONFIG_BOOTFILE "uImage"
c59e1b4d
TT
750#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
751
752#define CONFIG_LOADADDR 1000000
753
754#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
c59e1b4d
TT
755
756#define CONFIG_BAUDRATE 115200
757
84e34b65
TT
758#define CONFIG_EXTRA_ENV_SETTINGS \
759 "netdev=eth0\0" \
5368c55d
MV
760 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
761 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
84e34b65
TT
762 "tftpflash=tftpboot $loadaddr $uboot && " \
763 "protect off $ubootaddr +$filesize && " \
764 "erase $ubootaddr +$filesize && " \
765 "cp.b $loadaddr $ubootaddr $filesize && " \
766 "protect on $ubootaddr +$filesize && " \
767 "cmp.b $loadaddr $ubootaddr $filesize\0" \
768 "consoledev=ttyS0\0" \
769 "ramdiskaddr=2000000\0" \
770 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
771 "fdtaddr=c00000\0" \
772 "fdtfile=p1022ds.dtb\0" \
773 "bdev=sda3\0" \
ba8e76bd 774 "hwconfig=esdhc;audclk:12\0"
c59e1b4d
TT
775
776#define CONFIG_HDBOOT \
777 "setenv bootargs root=/dev/$bdev rw " \
84e34b65 778 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
779 "tftp $loadaddr $bootfile;" \
780 "tftp $fdtaddr $fdtfile;" \
781 "bootm $loadaddr - $fdtaddr"
782
783#define CONFIG_NFSBOOTCOMMAND \
784 "setenv bootargs root=/dev/nfs rw " \
785 "nfsroot=$serverip:$rootpath " \
786 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
84e34b65 787 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
788 "tftp $loadaddr $bootfile;" \
789 "tftp $fdtaddr $fdtfile;" \
790 "bootm $loadaddr - $fdtaddr"
791
792#define CONFIG_RAMBOOTCOMMAND \
793 "setenv bootargs root=/dev/ram rw " \
84e34b65 794 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
795 "tftp $ramdiskaddr $ramdiskfile;" \
796 "tftp $loadaddr $bootfile;" \
797 "tftp $fdtaddr $fdtfile;" \
798 "bootm $loadaddr $ramdiskaddr $fdtaddr"
799
800#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
801
802#endif