]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1023RDB.h
Convert CONFIG_CMD_PCI to Kconfig
[people/ms/u-boot.git] / include / configs / P1023RDB.h
CommitLineData
57072338
CL
1/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * Authors: Roy Zang <tie-fei.zang@freescale.com>
5 * Chunhe Lan <Chunhe.Lan@freescale.com>
6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
57072338
CL
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 14#define CONFIG_SYS_TEXT_BASE 0xeff40000
57072338
CL
15#endif
16
17#ifndef CONFIG_SYS_MONITOR_BASE
18#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19#endif
20
21#ifndef CONFIG_RESET_VECTOR_ADDRESS
22#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
23#endif
24
25/* High Level Configuration Options */
57072338
CL
26#define CONFIG_MP /* support multiple processors */
27
57072338 28#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
b38eaec5
RD
29#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
30#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
31#define CONFIG_PCIE3 /* PCIE controller 3 (slot 3) */
57072338
CL
32#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
33#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
34#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
57072338
CL
35
36#ifndef __ASSEMBLY__
37extern unsigned long get_clock_freq(void);
38#endif
39
40#define CONFIG_SYS_CLK_FREQ 66666666
41#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
42
43/*
44 * These can be toggled for performance analysis, otherwise use default.
45 */
46#define CONFIG_L2_CACHE /* toggle L2 cache */
47#define CONFIG_BTB /* toggle branch predition */
48#define CONFIG_HWCONFIG
49
50#define CONFIG_ENABLE_36BIT_PHYS
51
52#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
53#define CONFIG_SYS_MEMTEST_END 0x02000000
54
55#define CONFIG_PANIC_HANG /* do not reset board on panic */
56
57/* Implement conversion of addresses in the LBC */
58#define CONFIG_SYS_LBC_LBCR 0x00000000
59#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
60
61/* DDR Setup */
62#define CONFIG_VERY_BIG_RAM
63#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
64#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
65
66#define CONFIG_DIMM_SLOTS_PER_CTLR 1
67#define CONFIG_CHIP_SELECTS_PER_CTRL 1
68
69#define CONFIG_DDR_SPD
57072338
CL
70#define CONFIG_FSL_DDR_INTERACTIVE
71#define CONFIG_SYS_SDRAM_SIZE 512u /* DDR is 512M */
72#define CONFIG_SYS_SPD_BUS_NUM 0
73#define SPD_EEPROM_ADDRESS 0x50
74#define CONFIG_SYS_DDR_RAW_TIMING
75
76/*
77 * Memory map
78 *
79 * 0x0000_0000 0x1fff_ffff DDR 512M cacheable
80 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
81 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
82 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
83 * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M cacheable
84 * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
85 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable TLB0
86 *
87 * Localbus non-cacheable
88 *
89 * 0xec00_0000 0xefff_ffff NOR flash 64M non-cacheable
90 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
91 */
92
93/*
94 * Local Bus Definitions
95 */
96#define CONFIG_SYS_FLASH_BASE 0xec000000 /* start of FLASH 64M */
97#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
98
99#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
100 | BR_PS_16 | BR_V)
101#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
102
103#define CONFIG_FLASH_CFI_DRIVER
104#define CONFIG_SYS_FLASH_CFI
105#define CONFIG_SYS_FLASH_EMPTY_INFO
106#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
107#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
108#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
109#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
110
57072338
CL
111#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
112
113#define CONFIG_SYS_INIT_RAM_LOCK
114#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
115#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* Size of used area in RAM */
116#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
117 GENERATED_GBL_DATA_SIZE)
118#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
119
9307cbab 120#define CONFIG_SYS_MONITOR_LEN (768 * 1024) /* Reserve 512 kB for Mon */
57072338
CL
121#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
122
123#define CONFIG_SYS_NAND_BASE 0xffa00000
124#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
125
126#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
127#define CONFIG_SYS_MAX_NAND_DEVICE 1
57072338
CL
128#define CONFIG_NAND_FSL_ELBC
129#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
130
131/* NAND flash config */
132#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
133 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
134 | BR_PS_8 /* Port Size = 8bit */ \
135 | BR_MS_FCM /* MSEL = FCM */ \
136 | BR_V) /* valid */
137#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \
138 | OR_FCM_PGS \
139 | OR_FCM_CSCT \
140 | OR_FCM_CST \
141 | OR_FCM_CHT \
142 | OR_FCM_SCY_1 \
143 | OR_FCM_TRLX \
144 | OR_FCM_EHTR)
145
146#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
147#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
148#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
149#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
150
151/* Serial Port */
152#define CONFIG_CONS_INDEX 1
153#undef CONFIG_SERIAL_SOFTWARE_FIFO
57072338
CL
154#define CONFIG_SYS_NS16550_SERIAL
155#define CONFIG_SYS_NS16550_REG_SIZE 1
156#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
157
158#define CONFIG_SYS_BAUDRATE_TABLE \
159 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
160
161#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
162#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
163
57072338 164/* I2C */
00f792e0
HS
165#define CONFIG_SYS_I2C
166#define CONFIG_SYS_I2C_FSL
167#define CONFIG_SYS_FSL_I2C_SPEED 400000
168#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
169#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
170#define CONFIG_SYS_FSL_I2C2_SPEED 400000
171#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
172#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
57072338
CL
173
174/*
175 * I2C2 EEPROM
176 */
177#define CONFIG_ID_EEPROM
178#ifdef CONFIG_ID_EEPROM
179#define CONFIG_SYS_I2C_EEPROM_NXID
180#endif
181#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
182#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
183#define CONFIG_SYS_EEPROM_BUS_NUM 0
184
57072338
CL
185/*
186 * General PCI
187 * Memory space is mapped 1-1, but I/O space must start from 0.
188 */
189
190/* controller 3, Slot 1, tgtid 3, Base address b000 */
191#define CONFIG_SYS_PCIE3_NAME "Slot 3"
192#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
193#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
194#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
195#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
196#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
197#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
198#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
199#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
200
201/* controller 2, direct to uli, tgtid 2, Base address 9000 */
202#define CONFIG_SYS_PCIE2_NAME "Slot 2"
203#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
204#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
205#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
206#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
207#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
208#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
209#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
210#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
211
212/* controller 1, Slot 2, tgtid 1, Base address a000 */
213#define CONFIG_SYS_PCIE1_NAME "Slot 1"
214#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
215#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
216#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
217#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
218#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
219#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
220#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
221#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
222
223#if defined(CONFIG_PCI)
57072338
CL
224#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
225#endif /* CONFIG_PCI */
226
227/*
228 * Environment
229 */
230#define CONFIG_ENV_OVERWRITE
231
57072338 232#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
57072338
CL
233#define CONFIG_ENV_SIZE 0x2000
234#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
235
236#define CONFIG_LOADS_ECHO /* echo on for serial download */
237#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
238
239/*
240 * Command line configuration.
241 */
57072338
CL
242#define CONFIG_CMD_REGINFO
243
57072338
CL
244/*
245 * USB
246 */
247#define CONFIG_HAS_FSL_DR_USB
248#ifdef CONFIG_HAS_FSL_DR_USB
8850c5d5 249#ifdef CONFIG_USB_EHCI_HCD
57072338
CL
250#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
251#define CONFIG_USB_EHCI_FSL
57072338
CL
252#endif
253#endif
254
255/*
256 * Miscellaneous configurable options
257 */
258#define CONFIG_SYS_LONGHELP /* undef to save memory */
259#define CONFIG_CMDLINE_EDITING /* Command-line editing */
260#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
57072338
CL
261#if defined(CONFIG_CMD_KGDB)
262#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
263#else
264#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
265#endif
266/* Print Buffer Size */
267#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
268#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
269/* Boot Argument Buffer Size */
270#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
57072338
CL
271
272/*
273 * For booting Linux, the board info and command line data
274 * have to be in the first 64 MB of memory, since this is
275 * the maximum mapped by the Linux kernel during initialization.
276 */
277#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
278#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
279
280/*
281 * Environment Configuration
282 */
283#define CONFIG_BOOTFILE "uImage"
284#define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
285
286/* default location for tftp and bootm */
287#define CONFIG_LOADADDR 1000000
288
57072338
CL
289/* Qman/Bman */
290#define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
291#define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
292#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
293#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
3fa66db4
JL
294#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
295#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
296#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
297#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
298#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
299 CONFIG_SYS_QMAN_CENA_SIZE)
300#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
301#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
57072338
CL
302#define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
303#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
304#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
3fa66db4
JL
305#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
306#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
307#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
308#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
309#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
310 CONFIG_SYS_BMAN_CENA_SIZE)
311#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
312#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
57072338
CL
313
314/* For FM */
315#define CONFIG_SYS_DPAA_FMAN
57072338
CL
316
317#ifdef CONFIG_SYS_DPAA_FMAN
318#define CONFIG_FMAN_ENET
319#define CONFIG_PHY_ATHEROS
320#endif
321
322/* Default address of microcode for the Linux Fman driver */
323/* QE microcode/firmware address */
324#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 325#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
57072338
CL
326#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
327#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
328
329#ifdef CONFIG_FMAN_ENET
330#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1
331#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x2
332
333#define CONFIG_SYS_TBIPA_VALUE 8
334#define CONFIG_MII /* MII PHY management */
335#define CONFIG_ETHPRIME "FM1@DTSEC1"
336#endif
337
338#define CONFIG_EXTRA_ENV_SETTINGS \
5eabbae0
CL
339 "netdev=eth0\0" \
340 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
341 "loadaddr=1000000\0" \
342 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
343 "tftpflash=tftpboot $loadaddr $uboot; " \
344 "protect off $ubootaddr +$filesize; " \
345 "erase $ubootaddr +$filesize; " \
346 "cp.b $loadaddr $ubootaddr $filesize; " \
347 "protect on $ubootaddr +$filesize; " \
348 "cmp.b $loadaddr $ubootaddr $filesize\0" \
349 "consoledev=ttyS0\0" \
350 "ramdiskaddr=2000000\0" \
351 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 352 "fdtaddr=1e00000\0" \
5eabbae0
CL
353 "fdtfile=p1023rdb.dtb\0" \
354 "othbootargs=ramdisk_size=600000\0" \
355 "bdev=sda1\0" \
57072338
CL
356 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
357
5eabbae0
CL
358#define CONFIG_HDBOOT \
359 "setenv bootargs root=/dev/$bdev rw " \
360 "console=$consoledev,$baudrate $othbootargs;" \
361 "tftp $loadaddr $bootfile;" \
362 "tftp $fdtaddr $fdtfile;" \
363 "bootm $loadaddr - $fdtaddr"
364
365#define CONFIG_NFSBOOTCOMMAND \
366 "setenv bootargs root=/dev/nfs rw " \
367 "nfsroot=$serverip:$rootpath " \
368 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
369 "console=$consoledev,$baudrate $othbootargs;" \
370 "tftp $loadaddr $bootfile;" \
371 "tftp $fdtaddr $fdtfile;" \
372 "bootm $loadaddr - $fdtaddr"
373
374#define CONFIG_RAMBOOTCOMMAND \
375 "setenv bootargs root=/dev/ram rw " \
376 "console=$consoledev,$baudrate $othbootargs;" \
377 "tftp $ramdiskaddr $ramdiskfile;" \
378 "tftp $loadaddr $bootfile;" \
379 "tftp $fdtaddr $fdtfile;" \
380 "bootm $loadaddr $ramdiskaddr $fdtaddr"
381
382#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
383
57072338 384#endif /* __CONFIG_H */