]>
Commit | Line | Data |
---|---|---|
8993e54b | 1 | /* |
a99715b8 | 2 | * (C) Copyright 2007, 2008 DENX Software Engineering |
8993e54b RJ |
3 | * |
4 | * See file CREDITS for list of people who contributed to this | |
5 | * project. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 of | |
10 | * the License, or (at your option) any later version. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
20 | * MA 02111-1307 USA | |
21 | */ | |
22 | ||
23 | /* | |
24 | * ADS5121 board configuration file | |
25 | */ | |
26 | ||
27 | #ifndef __CONFIG_H | |
28 | #define __CONFIG_H | |
29 | ||
16bee7b0 | 30 | #define CONFIG_ADS5121 1 |
8993e54b RJ |
31 | /* |
32 | * Memory map for the ADS5121 board: | |
33 | * | |
34 | * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB) | |
35 | * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB) | |
36 | * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB) | |
37 | * 0x8200_0000 - 0x8200_001F CPLD (32 B) | |
5f91db7f JR |
38 | * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB) |
39 | * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB) | |
40 | * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB) | |
8993e54b RJ |
41 | * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB) |
42 | */ | |
43 | ||
44 | /* | |
45 | * High Level Configuration Options | |
46 | */ | |
47 | #define CONFIG_E300 1 /* E300 Family */ | |
48 | #define CONFIG_MPC512X 1 /* MPC512X family */ | |
0e1bad47 | 49 | #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */ |
92c20fbd | 50 | #undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */ |
0e1bad47 YS |
51 | |
52 | /* video */ | |
53 | #undef CONFIG_VIDEO | |
54 | ||
55 | #if defined(CONFIG_VIDEO) | |
56 | #define CONFIG_CFB_CONSOLE | |
57 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
58 | #endif | |
8993e54b | 59 | |
5f91db7f | 60 | /* CONFIG_PCI is defined at config time */ |
8993e54b | 61 | |
f31c49db | 62 | #ifdef CONFIG_ADS5121_REV2 |
6d0f6bcf | 63 | #define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */ |
f31c49db | 64 | #else |
6d0f6bcf | 65 | #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */ |
f31c49db MM |
66 | #define CONFIG_PCI |
67 | #endif | |
8993e54b RJ |
68 | |
69 | #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */ | |
0e1bad47 | 70 | #define CONFIG_MISC_INIT_R |
8993e54b | 71 | |
6d0f6bcf JCPV |
72 | #define CONFIG_SYS_IMMR 0x80000000 |
73 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100) | |
8993e54b | 74 | |
6d0f6bcf JCPV |
75 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ |
76 | #define CONFIG_SYS_MEMTEST_END 0x00400000 | |
8993e54b RJ |
77 | |
78 | /* | |
79 | * DDR Setup - manually set all parameters as there's no SPD etc. | |
80 | */ | |
f31c49db | 81 | #ifdef CONFIG_ADS5121_REV2 |
6d0f6bcf | 82 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
f31c49db | 83 | #else |
6d0f6bcf | 84 | #define CONFIG_SYS_DDR_SIZE 512 /* MB */ |
f31c49db | 85 | #endif |
6d0f6bcf JCPV |
86 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
87 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
8993e54b RJ |
88 | |
89 | /* DDR Controller Configuration | |
b1b54e35 WD |
90 | * |
91 | * SYS_CFG: | |
92 | * [31:31] MDDRC Soft Reset: Diabled | |
93 | * [30:30] DRAM CKE pin: Enabled | |
94 | * [29:29] DRAM CLK: Enabled | |
95 | * [28:28] Command Mode: Enabled (For initialization only) | |
96 | * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10] | |
97 | * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10] | |
98 | * [20:19] Read Test: DON'T USE | |
99 | * [18:18] Self Refresh: Enabled | |
100 | * [17:17] 16bit Mode: Disabled | |
101 | * [16:13] Ready Delay: 2 | |
102 | * [12:12] Half DQS Delay: Disabled | |
103 | * [11:11] Quarter DQS Delay: Disabled | |
104 | * [10:08] Write Delay: 2 | |
105 | * [07:07] Early ODT: Disabled | |
106 | * [06:06] On DIE Termination: Disabled | |
107 | * [05:05] FIFO Overflow Clear: DON'T USE here | |
108 | * [04:04] FIFO Underflow Clear: DON'T USE here | |
109 | * [03:03] FIFO Overflow Pending: DON'T USE here | |
110 | * [02:02] FIFO Underlfow Pending: DON'T USE here | |
111 | * [01:01] FIFO Overlfow Enabled: Enabled | |
112 | * [00:00] FIFO Underflow Enabled: Enabled | |
113 | * TIME_CFG0 | |
114 | * [31:16] DRAM Refresh Time: 0 CSB clocks | |
115 | * [15:8] DRAM Command Time: 0 CSB clocks | |
116 | * [07:00] DRAM Precharge Time: 0 CSB clocks | |
117 | * TIME_CFG1 | |
118 | * [31:26] DRAM tRFC: | |
119 | * [25:21] DRAM tWR1: | |
120 | * [20:17] DRAM tWRT1: | |
121 | * [16:11] DRAM tDRR: | |
122 | * [10:05] DRAM tRC: | |
123 | * [04:00] DRAM tRAS: | |
124 | * TIME_CFG2 | |
125 | * [31:28] DRAM tRCD: | |
126 | * [27:23] DRAM tFAW: | |
127 | * [22:19] DRAM tRTW1: | |
128 | * [18:15] DRAM tCCD: | |
129 | * [14:10] DRAM tRTP: | |
130 | * [09:05] DRAM tRP: | |
131 | * [04:00] DRAM tRPA | |
132 | */ | |
f31c49db | 133 | #ifdef CONFIG_ADS5121_REV2 |
6d0f6bcf JCPV |
134 | #define CONFIG_SYS_MDDRC_SYS_CFG 0xF8604A00 |
135 | #define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xE8604A00 | |
136 | #define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168 | |
137 | #define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864 | |
f31c49db | 138 | #else |
6d0f6bcf JCPV |
139 | #define CONFIG_SYS_MDDRC_SYS_CFG 0xFA804A00 |
140 | #define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xEA804A00 | |
141 | #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168 | |
142 | #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864 | |
f31c49db | 143 | #endif |
6d0f6bcf JCPV |
144 | #define CONFIG_SYS_MDDRC_SYS_CFG_EN 0xF0000000 |
145 | #define CONFIG_SYS_MDDRC_TIME_CFG0 0x00003D2E | |
146 | #define CONFIG_SYS_MDDRC_TIME_CFG0_RUN 0x06183D2E | |
147 | ||
148 | #define CONFIG_SYS_MICRON_NOP 0x01380000 | |
149 | #define CONFIG_SYS_MICRON_PCHG_ALL 0x01100400 | |
150 | #define CONFIG_SYS_MICRON_EM2 0x01020000 | |
151 | #define CONFIG_SYS_MICRON_EM3 0x01030000 | |
152 | #define CONFIG_SYS_MICRON_EN_DLL 0x01010000 | |
153 | #define CONFIG_SYS_MICRON_RFSH 0x01080000 | |
154 | #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432 | |
155 | #define CONFIG_SYS_MICRON_OCD_DEFAULT 0x01010780 | |
8993e54b RJ |
156 | |
157 | /* DDR Priority Manager Configuration */ | |
6d0f6bcf JCPV |
158 | #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777 |
159 | #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000 | |
160 | #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001 | |
161 | #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC | |
162 | #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA | |
163 | #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666 | |
164 | #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555 | |
165 | #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444 | |
166 | #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444 | |
167 | #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555 | |
168 | #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558 | |
169 | #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111 | |
170 | #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122 | |
171 | #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa | |
172 | #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa | |
173 | #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666 | |
174 | #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666 | |
175 | #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111 | |
176 | #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111 | |
177 | #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111 | |
178 | #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111 | |
179 | #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111 | |
180 | #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111 | |
8993e54b RJ |
181 | |
182 | /* | |
183 | * NOR FLASH on the Local Bus | |
184 | */ | |
f31c49db | 185 | #undef CONFIG_BKUP_FLASH |
6d0f6bcf | 186 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
00b1883a | 187 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
f31c49db | 188 | #ifdef CONFIG_BKUP_FLASH |
6d0f6bcf JCPV |
189 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */ |
190 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */ | |
f31c49db | 191 | #else |
6d0f6bcf JCPV |
192 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */ |
193 | #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */ | |
f31c49db | 194 | #endif |
6d0f6bcf JCPV |
195 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
196 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
197 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} | |
198 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ | |
8993e54b | 199 | |
6d0f6bcf | 200 | #undef CONFIG_SYS_FLASH_CHECKSUM |
8993e54b RJ |
201 | |
202 | /* | |
203 | * CPLD registers area is really only 32 bytes in size, but the smallest possible LP | |
204 | * window is 64KB | |
205 | */ | |
6d0f6bcf JCPV |
206 | #define CONFIG_SYS_CPLD_BASE 0x82000000 |
207 | #define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */ | |
8993e54b | 208 | |
6d0f6bcf JCPV |
209 | #define CONFIG_SYS_SRAM_BASE 0x30000000 |
210 | #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */ | |
8993e54b | 211 | |
6d0f6bcf JCPV |
212 | #define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */ |
213 | #define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */ | |
214 | #define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */ | |
8993e54b RJ |
215 | |
216 | /* Use SRAM for initial stack */ | |
6d0f6bcf JCPV |
217 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */ |
218 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */ | |
8993e54b | 219 | |
6d0f6bcf JCPV |
220 | #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ |
221 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) | |
222 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
8993e54b | 223 | |
6d0f6bcf JCPV |
224 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */ |
225 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ | |
0e1bad47 | 226 | #ifdef CONFIG_FSL_DIU_FB |
6d0f6bcf | 227 | #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ |
0e1bad47 | 228 | #else |
6d0f6bcf | 229 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) |
0e1bad47 | 230 | #endif |
8993e54b RJ |
231 | |
232 | /* | |
233 | * Serial Port | |
234 | */ | |
235 | #define CONFIG_CONS_INDEX 1 | |
236 | #undef CONFIG_SERIAL_SOFTWARE_FIFO | |
237 | ||
238 | /* | |
239 | * Serial console configuration | |
240 | */ | |
241 | #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */ | |
242 | #if CONFIG_PSC_CONSOLE != 3 | |
243 | #error CONFIG_PSC_CONSOLE must be 3 | |
244 | #endif | |
245 | #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */ | |
6d0f6bcf | 246 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
8993e54b RJ |
247 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
248 | ||
249 | #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE | |
250 | #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR | |
251 | #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE | |
252 | #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR | |
253 | ||
254 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ | |
255 | /* Use the HUSH parser */ | |
6d0f6bcf JCPV |
256 | #define CONFIG_SYS_HUSH_PARSER |
257 | #ifdef CONFIG_SYS_HUSH_PARSER | |
258 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
8993e54b RJ |
259 | #endif |
260 | ||
5f91db7f JR |
261 | /* |
262 | * PCI | |
263 | */ | |
264 | #ifdef CONFIG_PCI | |
265 | ||
266 | /* | |
267 | * General PCI | |
268 | */ | |
6d0f6bcf JCPV |
269 | #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000 |
270 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE | |
271 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ | |
272 | #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE) | |
273 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE | |
274 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ | |
275 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 | |
276 | #define CONFIG_SYS_PCI_IO_PHYS 0x84000000 | |
277 | #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */ | |
5f91db7f JR |
278 | |
279 | ||
280 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
281 | ||
282 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
283 | ||
284 | #endif | |
285 | ||
8993e54b RJ |
286 | /* I2C */ |
287 | #define CONFIG_HARD_I2C /* I2C with hardware support */ | |
288 | #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */ | |
289 | #define CONFIG_I2C_MULTI_BUS | |
6d0f6bcf JCPV |
290 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */ |
291 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
8993e54b | 292 | #if 0 |
6d0f6bcf | 293 | #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ |
8993e54b RJ |
294 | #endif |
295 | ||
abfbd0ae MM |
296 | /* |
297 | * IIM - IC Identification Module | |
298 | */ | |
299 | #undef CONFIG_IIM | |
300 | ||
80020120 GB |
301 | /* |
302 | * EEPROM configuration | |
303 | */ | |
6d0f6bcf JCPV |
304 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */ |
305 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */ | |
306 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */ | |
307 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */ | |
80020120 | 308 | |
8993e54b RJ |
309 | /* |
310 | * Ethernet configuration | |
311 | */ | |
312 | #define CONFIG_MPC512x_FEC 1 | |
313 | #define CONFIG_NET_MULTI | |
314 | #define CONFIG_PHY_ADDR 0x1 | |
315 | #define CONFIG_MII 1 /* MII PHY management */ | |
f31c49db | 316 | #define CONFIG_FEC_AN_TIMEOUT 1 |
ef11df6b | 317 | #define CONFIG_HAS_ETH0 |
8993e54b | 318 | |
8993e54b RJ |
319 | /* |
320 | * Configure on-board RTC | |
321 | */ | |
f31c49db | 322 | #define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */ |
6d0f6bcf | 323 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
8993e54b RJ |
324 | |
325 | /* | |
326 | * Environment | |
327 | */ | |
5a1aceb0 | 328 | #define CONFIG_ENV_IS_IN_FLASH 1 |
8993e54b | 329 | /* This has to be a multiple of the Flash sector size */ |
6d0f6bcf | 330 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
0e8d1586 | 331 | #define CONFIG_ENV_SIZE 0x2000 |
f31c49db | 332 | #ifdef CONFIG_BKUP_FLASH |
0e8d1586 | 333 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */ |
f31c49db | 334 | #else |
0e8d1586 | 335 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */ |
f31c49db | 336 | #endif |
8993e54b RJ |
337 | |
338 | /* Address and size of Redundant Environment Sector */ | |
0e8d1586 JCPV |
339 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) |
340 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) | |
8993e54b RJ |
341 | |
342 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 343 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
8993e54b | 344 | |
e27f3a6e WD |
345 | #include <config_cmd_default.h> |
346 | ||
347 | #define CONFIG_CMD_ASKENV | |
348 | #define CONFIG_CMD_DHCP | |
349 | #define CONFIG_CMD_I2C | |
350 | #define CONFIG_CMD_MII | |
351 | #define CONFIG_CMD_NFS | |
352 | #define CONFIG_CMD_PING | |
353 | #define CONFIG_CMD_REGINFO | |
80020120 | 354 | #define CONFIG_CMD_EEPROM |
f31c49db | 355 | #define CONFIG_CMD_DATE |
abfbd0ae | 356 | #undef CONFIG_CMD_FUSE |
70a4da45 RK |
357 | #define CONFIG_CMD_IDE |
358 | #define CONFIG_CMD_EXT2 | |
e27f3a6e | 359 | |
8993e54b | 360 | #if defined(CONFIG_PCI) |
e27f3a6e | 361 | #define CONFIG_CMD_PCI |
8993e54b RJ |
362 | #endif |
363 | ||
70a4da45 RK |
364 | #if defined(CONFIG_CMD_IDE) |
365 | #define CONFIG_DOS_PARTITION | |
366 | #define CONFIG_MAC_PARTITION | |
367 | #define CONFIG_ISO_PARTITION | |
368 | #endif /* defined(CONFIG_CMD_IDE) */ | |
369 | ||
8993e54b | 370 | /* |
6d0f6bcf JCPV |
371 | * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock. |
372 | * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set | |
8993e54b RJ |
373 | * to 0xFFFF, watchdog timeouts after about 64s. For details refer |
374 | * to chapter 36 of the MPC5121e Reference Manual. | |
375 | */ | |
66ffb188 | 376 | /* #define CONFIG_WATCHDOG */ /* enable watchdog */ |
6d0f6bcf | 377 | #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF |
8993e54b RJ |
378 | |
379 | /* | |
380 | * Miscellaneous configurable options | |
381 | */ | |
6d0f6bcf JCPV |
382 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
383 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
384 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
8993e54b | 385 | |
e27f3a6e | 386 | #ifdef CONFIG_CMD_KGDB |
6d0f6bcf | 387 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
8993e54b | 388 | #else |
6d0f6bcf | 389 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
8993e54b RJ |
390 | #endif |
391 | ||
392 | ||
6d0f6bcf JCPV |
393 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ |
394 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
395 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
396 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ | |
8993e54b RJ |
397 | |
398 | /* | |
399 | * For booting Linux, the board info and command line data | |
400 | * have to be in the first 8 MB of memory, since this is | |
401 | * the maximum mapped by the Linux kernel during initialization. | |
402 | */ | |
6d0f6bcf | 403 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
8993e54b RJ |
404 | |
405 | /* Cache Configuration */ | |
6d0f6bcf JCPV |
406 | #define CONFIG_SYS_DCACHE_SIZE 32768 |
407 | #define CONFIG_SYS_CACHELINE_SIZE 32 | |
e27f3a6e | 408 | #ifdef CONFIG_CMD_KGDB |
6d0f6bcf | 409 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ |
8993e54b RJ |
410 | #endif |
411 | ||
6d0f6bcf | 412 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
e2b66fe4 | 413 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE) |
6d0f6bcf | 414 | #define CONFIG_SYS_HID2 HID2_HBE |
8993e54b | 415 | |
31d82672 BB |
416 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
417 | ||
8993e54b RJ |
418 | /* |
419 | * Internal Definitions | |
420 | * | |
421 | * Boot Flags | |
422 | */ | |
66ffb188 WD |
423 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
424 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
8993e54b | 425 | |
e27f3a6e | 426 | #ifdef CONFIG_CMD_KGDB |
8993e54b RJ |
427 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
428 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
429 | #endif | |
430 | ||
431 | /* | |
432 | * Environment Configuration | |
433 | */ | |
66ffb188 | 434 | #define CONFIG_TIMESTAMP |
8993e54b RJ |
435 | |
436 | #define CONFIG_HOSTNAME ads5121 | |
8d103071 | 437 | #define CONFIG_BOOTFILE ads5121/uImage |
dd820b03 | 438 | #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx |
8993e54b | 439 | |
8d103071 | 440 | #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */ |
8993e54b | 441 | |
e27f3a6e | 442 | #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */ |
8993e54b RJ |
443 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
444 | ||
445 | #define CONFIG_BAUDRATE 115200 | |
446 | ||
447 | #define CONFIG_PREBOOT "echo;" \ | |
5b0b2b6f | 448 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
8993e54b RJ |
449 | "echo" |
450 | ||
451 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
8d103071 | 452 | "u-boot_addr_r=200000\0" \ |
51e46e28 WD |
453 | "kernel_addr_r=600000\0" \ |
454 | "fdt_addr_r=880000\0" \ | |
455 | "ramdisk_addr_r=900000\0" \ | |
8d103071 | 456 | "u-boot_addr=FFF00000\0" \ |
51e46e28 WD |
457 | "kernel_addr=FFC40000\0" \ |
458 | "fdt_addr=FFEC0000\0" \ | |
459 | "ramdisk_addr=FC040000\0" \ | |
8d103071 | 460 | "ramdiskfile=ads5121/uRamdisk\0" \ |
8d103071 | 461 | "u-boot=ads5121/u-boot.bin\0" \ |
51e46e28 WD |
462 | "bootfile=ads5121/uImage\0" \ |
463 | "fdtfile=ads5121/ads5121.dtb\0" \ | |
464 | "rootpath=/opt/eldk/ppc_6xx\n" \ | |
8993e54b | 465 | "netdev=eth0\0" \ |
8d103071 | 466 | "consdev=ttyPSC0\0" \ |
8993e54b RJ |
467 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
468 | "nfsroot=${serverip}:${rootpath}\0" \ | |
469 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ | |
470 | "addip=setenv bootargs ${bootargs} " \ | |
471 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ | |
472 | ":${hostname}:${netdev}:off panic=1\0" \ | |
8d103071 WD |
473 | "addtty=setenv bootargs ${bootargs} " \ |
474 | "console=${consdev},${baudrate}\0" \ | |
8993e54b | 475 | "flash_nfs=run nfsargs addip addtty;" \ |
a99715b8 | 476 | "bootm ${kernel_addr} - ${fdt_addr}\0" \ |
8993e54b | 477 | "flash_self=run ramargs addip addtty;" \ |
8d103071 WD |
478 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
479 | "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ | |
480 | "tftp ${fdt_addr_r} ${fdtfile};" \ | |
481 | "run nfsargs addip addtty;" \ | |
482 | "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ | |
483 | "net_self=tftp ${kernel_addr_r} ${bootfile};" \ | |
484 | "tftp ${ramdisk_addr_r} ${ramdiskfile};" \ | |
a99715b8 | 485 | "tftp ${fdt_addr_r} ${fdtfile};" \ |
8d103071 | 486 | "run ramargs addip addtty;" \ |
5b0b2b6f | 487 | "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\ |
a99715b8 | 488 | "load=tftp ${u-boot_addr_r} ${u-boot}\0" \ |
8d103071 WD |
489 | "update=protect off ${u-boot_addr} +${filesize};" \ |
490 | "era ${u-boot_addr} +${filesize};" \ | |
491 | "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \ | |
492 | "upd=run load update\0" \ | |
8993e54b RJ |
493 | "" |
494 | ||
8993e54b RJ |
495 | #define CONFIG_BOOTCOMMAND "run flash_self" |
496 | ||
281ff9a4 GB |
497 | #define CONFIG_OF_LIBFDT 1 |
498 | #define CONFIG_OF_BOARD_SETUP 1 | |
ef11df6b | 499 | #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1 |
281ff9a4 GB |
500 | |
501 | #define OF_CPU "PowerPC,5121@0" | |
ef11df6b | 502 | #define OF_SOC_COMPAT "fsl,mpc5121-immr" |
281ff9a4 | 503 | #define OF_TBCLK (bd->bi_busfreq / 4) |
ac915283 | 504 | #define OF_STDOUT_PATH "/soc@80000000/serial@11300" |
281ff9a4 | 505 | |
70a4da45 RK |
506 | /*----------------------------------------------------------------------- |
507 | * IDE/ATA stuff | |
508 | *----------------------------------------------------------------------- | |
509 | */ | |
510 | ||
511 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ | |
512 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ | |
513 | #undef CONFIG_IDE_LED /* LED for IDE not supported */ | |
514 | ||
515 | #define CONFIG_IDE_RESET /* reset for IDE supported */ | |
516 | #define CONFIG_IDE_PREINIT | |
517 | ||
518 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ | |
519 | #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */ | |
520 | ||
521 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 | |
522 | #define CONFIG_SYS_ATA_BASE_ADDR MPC512X_PATA | |
523 | ||
524 | /* Offset for data I/O RefMan MPC5121EE Table 28-10 */ | |
525 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0) | |
526 | ||
527 | /* Offset for normal register accesses */ | |
528 | #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) | |
529 | ||
530 | /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */ | |
531 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8) | |
532 | ||
533 | /* Interval between registers */ | |
534 | #define CONFIG_SYS_ATA_STRIDE 4 | |
535 | ||
536 | #define ATA_BASE_ADDR MPC512X_PATA | |
537 | ||
538 | /* | |
539 | * Control register bit definitions | |
540 | */ | |
541 | #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000 | |
542 | #define FSL_ATA_CTRL_ATA_RST_B 0x40000000 | |
543 | #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000 | |
544 | #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000 | |
545 | #define FSL_ATA_CTRL_DMA_PENDING 0x08000000 | |
546 | #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000 | |
547 | #define FSL_ATA_CTRL_DMA_WRITE 0x02000000 | |
548 | #define FSL_ATA_CTRL_IORDY_EN 0x01000000 | |
549 | ||
8993e54b | 550 | #endif /* __CONFIG_H */ |