]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/at91sam9263ek.h
configs: Re-sync with cmd/Kconfig
[people/ms/u-boot.git] / include / configs / at91sam9263ek.h
CommitLineData
8e429b3e
SP
1/*
2 * (C) Copyright 2007-2008
c9e798d3 3 * Stelian Pop <stelian@popies.net>
8e429b3e
SP
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
1a459660 8 * SPDX-License-Identifier: GPL-2.0+
8e429b3e
SP
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
cd46b0f2
XH
14/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
5e7d0917 20#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
cd46b0f2 21#define CONFIG_SYS_TEXT_BASE 0x21F00000
5e7d0917 22#else
23#define CONFIG_SYS_TEXT_BASE 0x0000000
24#endif
cd46b0f2 25
8e429b3e 26/* ARM asynchronous clock */
cd46b0f2
XH
27#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
28#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
cd46b0f2
XH
29
30#define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
8e429b3e 31
dc39ae95 32#define CONFIG_ARCH_CPU_INIT
8e429b3e
SP
33
34#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS 1
36#define CONFIG_INITRD_TAG 1
37
1b3b7c64 38#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
8e429b3e 39#define CONFIG_SKIP_LOWLEVEL_INIT
cd46b0f2
XH
40#else
41#define CONFIG_SYS_USE_NORFLASH
1b3b7c64 42#endif
8e429b3e 43
cd46b0f2
XH
44#define CONFIG_BOARD_EARLY_INIT_F
45
46#define CONFIG_DISPLAY_CPUINFO
47
8e429b3e
SP
48/*
49 * Hardware drivers
50 */
cd46b0f2
XH
51#define CONFIG_ATMEL_LEGACY
52#define CONFIG_AT91_GPIO 1
53#define CONFIG_AT91_GPIO_PULLUP 1
54
55/* serial console */
56#define CONFIG_ATMEL_USART
57#define CONFIG_USART_BASE ATMEL_BASE_DBGU
58#define CONFIG_USART_ID ATMEL_ID_SYS
59#define CONFIG_BAUDRATE 115200
8e429b3e 60
56a2479c
SP
61/* LCD */
62#define CONFIG_LCD 1
63#define LCD_BPP LCD_COLOR8
64#define CONFIG_LCD_LOGO 1
65#undef LCD_TEST_PATTERN
66#define CONFIG_LCD_INFO 1
67#define CONFIG_LCD_INFO_BELOW_LOGO 1
cd46b0f2 68#define CONFIG_SYS_WHITE_ON_BLACK 1
56a2479c
SP
69#define CONFIG_ATMEL_LCD 1
70#define CONFIG_ATMEL_LCD_BGR555 1
cd46b0f2 71#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
56a2479c 72
a484b00b
JCPV
73/* LED */
74#define CONFIG_AT91_LED
cd46b0f2
XH
75#define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
76#define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
77#define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
a484b00b 78
8e429b3e
SP
79#define CONFIG_BOOTDELAY 3
80
8e429b3e
SP
81/*
82 * BOOTP options
83 */
84#define CONFIG_BOOTP_BOOTFILESIZE 1
85#define CONFIG_BOOTP_BOOTPATH 1
86#define CONFIG_BOOTP_GATEWAY 1
87#define CONFIG_BOOTP_HOSTNAME 1
88
89/*
90 * Command line configuration.
91 */
8e429b3e 92#define CONFIG_CMD_NAND 1
8e429b3e
SP
93
94/* SDRAM */
95#define CONFIG_NR_DRAM_BANKS 1
cd46b0f2
XH
96#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
97#define CONFIG_SYS_SDRAM_SIZE 0x04000000
98
99#define CONFIG_SYS_INIT_SP_ADDR \
100 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
8e429b3e
SP
101
102/* DataFlash */
4758ebdd 103#define CONFIG_ATMEL_DATAFLASH_SPI
8e429b3e 104#define CONFIG_HAS_DATAFLASH 1
6d0f6bcf
JCPV
105#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
106#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
8e429b3e
SP
107#define AT91_SPI_CLK 15000000
108#define DATAFLASH_TCSS (0x1a << 16)
109#define DATAFLASH_TCHS (0x1 << 24)
110
81724e09
AH
111/* MMC */
112#ifdef CONFIG_CMD_MMC
113#define CONFIG_MMC
114#define CONFIG_GENERIC_MMC
115#define CONFIG_GENERIC_ATMEL_MCI
116#endif
117
8e429b3e 118/* NOR flash, if populated */
1b3b7c64 119#ifdef CONFIG_SYS_USE_NORFLASH
6d0f6bcf 120#define CONFIG_SYS_FLASH_CFI 1
1b3b7c64
JCPV
121#define CONFIG_FLASH_CFI_DRIVER 1
122#define PHYS_FLASH_1 0x10000000
6d0f6bcf
JCPV
123#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
124#define CONFIG_SYS_MAX_FLASH_SECT 256
125#define CONFIG_SYS_MAX_FLASH_BANKS 1
1b3b7c64
JCPV
126
127#define CONFIG_SYS_MONITOR_SEC 1:0-3
128#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
129#define CONFIG_SYS_MONITOR_LEN (256 << 10)
130#define CONFIG_ENV_IS_IN_FLASH 1
5e7d0917 131#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
1b3b7c64
JCPV
132#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
133
134/* Address and size of Primary Environment Sector */
5e7d0917 135#define CONFIG_ENV_SIZE 0x10000
1b3b7c64 136
1b3b7c64 137#define CONFIG_EXTRA_ENV_SETTINGS \
93ea89f0 138 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
1b3b7c64
JCPV
139 "update=" \
140 "protect off ${monitor_base} +${filesize};" \
141 "erase ${monitor_base} +${filesize};" \
88461f16 142 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
1b3b7c64
JCPV
143 "protect on ${monitor_base} +${filesize}\0"
144
145#ifndef CONFIG_SKIP_LOWLEVEL_INIT
146#define MASTER_PLL_MUL 171
147#define MASTER_PLL_DIV 14
1b34f00c 148#define MASTER_PLL_OUT 3
1b3b7c64
JCPV
149
150/* clocks */
151#define CONFIG_SYS_MOR_VAL \
1b34f00c
JS
152 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
153#define CONFIG_SYS_PLLAR_VAL \
154 (AT91_PMC_PLLAR_29 | \
155 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
156 AT91_PMC_PLLXR_PLLCOUNT(63) | \
157 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
158 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
1b3b7c64
JCPV
159
160/* PCK/2 = MCK Master Clock from PLLA */
161#define CONFIG_SYS_MCKR1_VAL \
1b34f00c
JS
162 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
163 AT91_PMC_MCKR_MDIV_2)
164
1b3b7c64
JCPV
165/* PCK/2 = MCK Master Clock from PLLA */
166#define CONFIG_SYS_MCKR2_VAL \
1b34f00c
JS
167 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
168 AT91_PMC_MCKR_MDIV_2)
1b3b7c64
JCPV
169
170/* define PDC[31:16] as DATA[31:16] */
171#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
172/* no pull-up for D[31:16] */
173#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
174/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
1b34f00c
JS
175#define CONFIG_SYS_MATRIX_EBICSA_VAL \
176 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
177 AT91_MATRIX_CSA_EBI_CS1A)
1b3b7c64
JCPV
178
179/* SDRAM */
180/* SDRAMC_MR Mode register */
181#define CONFIG_SYS_SDRC_MR_VAL1 0
182/* SDRAMC_TR - Refresh Timer register */
183#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
184/* SDRAMC_CR - Configuration register*/
185#define CONFIG_SYS_SDRC_CR_VAL \
186 (AT91_SDRAMC_NC_9 | \
187 AT91_SDRAMC_NR_13 | \
188 AT91_SDRAMC_NB_4 | \
189 AT91_SDRAMC_CAS_3 | \
190 AT91_SDRAMC_DBW_32 | \
191 (1 << 8) | /* Write Recovery Delay */ \
192 (7 << 12) | /* Row Cycle Delay */ \
193 (2 << 16) | /* Row Precharge Delay */ \
194 (2 << 20) | /* Row to Column Delay */ \
195 (5 << 24) | /* Active to Precharge Delay */ \
196 (1 << 28)) /* Exit Self Refresh to Active Delay */
197
198/* Memory Device Register -> SDRAM */
199#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
200#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
201#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
202#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
203#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
204#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
205#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
206#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
207#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
208#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
209#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
210#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
211#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
212#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
213#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
214#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
215#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
216#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
217
218/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
1b34f00c
JS
219#define CONFIG_SYS_SMC0_SETUP0_VAL \
220 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
221 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
222#define CONFIG_SYS_SMC0_PULSE0_VAL \
223 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
224 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
1b3b7c64 225#define CONFIG_SYS_SMC0_CYCLE0_VAL \
1b34f00c 226 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
1b3b7c64 227#define CONFIG_SYS_SMC0_MODE0_VAL \
1b34f00c
JS
228 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
229 AT91_SMC_MODE_DBW_16 | \
230 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
1b3b7c64
JCPV
231
232/* user reset enable */
233#define CONFIG_SYS_RSTC_RMR_VAL \
234 (AT91_RSTC_KEY | \
1b34f00c
JS
235 AT91_RSTC_MR_URSTEN | \
236 AT91_RSTC_MR_ERSTL(15))
1b3b7c64
JCPV
237
238/* Disable Watchdog */
239#define CONFIG_SYS_WDTC_WDMR_VAL \
1b34f00c
JS
240 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
241 AT91_WDT_MR_WDV(0xfff) | \
242 AT91_WDT_MR_WDDIS | \
243 AT91_WDT_MR_WDD(0xfff))
244
1b3b7c64
JCPV
245#endif
246
247#else
248#define CONFIG_SYS_NO_FLASH 1
8e429b3e
SP
249#endif
250
251/* NAND flash */
74c076d6
JCPV
252#ifdef CONFIG_CMD_NAND
253#define CONFIG_NAND_ATMEL
6d0f6bcf 254#define CONFIG_SYS_MAX_NAND_DEVICE 1
cd46b0f2 255#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
6d0f6bcf 256#define CONFIG_SYS_NAND_DBW_8 1
74c076d6
JCPV
257/* our ALE is AD21 */
258#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
259/* our CLE is AD22 */
260#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
cd46b0f2
XH
261#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
262#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
74c076d6 263#endif
8e429b3e
SP
264
265/* Ethernet */
266#define CONFIG_MACB 1
267#define CONFIG_RMII 1
8e429b3e
SP
268#define CONFIG_NET_RETRY_COUNT 20
269#define CONFIG_RESET_PHY_R 1
4535a24c 270#define CONFIG_AT91_WANTS_COMMON_PHY
8e429b3e
SP
271
272/* USB */
2b7178af 273#define CONFIG_USB_ATMEL
dcd2f1a0 274#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
8e429b3e 275#define CONFIG_USB_OHCI_NEW 1
8e429b3e 276#define CONFIG_DOS_PARTITION 1
6d0f6bcf
JCPV
277#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
278#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
279#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
280#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
8e429b3e
SP
281#define CONFIG_USB_STORAGE 1
282
6d0f6bcf 283#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
8e429b3e 284
cd46b0f2 285#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
6d0f6bcf 286#define CONFIG_SYS_MEMTEST_END 0x23e00000
8e429b3e 287
6d0f6bcf 288#ifdef CONFIG_SYS_USE_DATAFLASH
8e429b3e
SP
289
290/* bootstrap + u-boot + env + linux in dataflash on CS0 */
057c849c 291#define CONFIG_ENV_IS_IN_DATAFLASH 1
6d0f6bcf 292#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
0e8d1586 293#define CONFIG_ENV_OFFSET 0x4200
6d0f6bcf 294#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
0e8d1586 295#define CONFIG_ENV_SIZE 0x4200
e139cb31 296#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
8e429b3e
SP
297#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
298 "root=/dev/mtdblock0 " \
918319c7 299 "mtdparts=atmel_nand:-(root) "\
8e429b3e
SP
300 "rw rootfstype=jffs2"
301
1b3b7c64 302#elif CONFIG_SYS_USE_NANDFLASH
8e429b3e
SP
303
304/* bootstrap + u-boot + env + linux in nandflash */
cd46b0f2 305#define CONFIG_ENV_IS_IN_NAND 1
0c58cfa9
BS
306#define CONFIG_ENV_OFFSET 0xc0000
307#define CONFIG_ENV_OFFSET_REDUND 0x100000
0e8d1586 308#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
0c58cfa9
BS
309#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
310#define CONFIG_BOOTARGS \
311 "console=ttyS0,115200 earlyprintk " \
312 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
313 "256k(env),256k(env_redundant),256k(spare)," \
314 "512k(dtb),6M(kernel)ro,-(rootfs) " \
315 "root=/dev/mtdblock7 rw rootfstype=jffs2"
8e429b3e
SP
316#endif
317
6d0f6bcf
JCPV
318#define CONFIG_SYS_CBSIZE 256
319#define CONFIG_SYS_MAXARGS 16
6d0f6bcf 320#define CONFIG_SYS_LONGHELP 1
cd46b0f2 321#define CONFIG_CMDLINE_EDITING 1
03bab009 322#define CONFIG_AUTO_COMPLETE
8e429b3e 323
8e429b3e
SP
324/*
325 * Size of malloc() pool
326 */
cd46b0f2 327#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
8e429b3e 328
8e429b3e 329#endif