]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/atstk1002.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / atstk1002.h
CommitLineData
6ccec449
WD
1/*
2 * Copyright (C) 2005-2006 Atmel Corporation
3 *
4 * Configuration settings for the ATSTK1002 CPU daughterboard
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
6ccec449
WD
7 */
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
5d73bc7a 11#include <asm/arch/hardware.h>
a23e277c 12
e3e8d463
AB
13#define CONFIG_AT32AP
14#define CONFIG_AT32AP7000
15#define CONFIG_ATSTK1002
16#define CONFIG_ATSTK1000
6ccec449 17
6ccec449 18/*
a4f3aab6
EA
19 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
20 * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
21 * PLL frequency.
6d0f6bcf 22 * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz
6ccec449 23 */
e3e8d463
AB
24#define CONFIG_PLL
25#define CONFIG_SYS_POWER_MANAGER
6d0f6bcf
JCPV
26#define CONFIG_SYS_OSC0_HZ 20000000
27#define CONFIG_SYS_PLL0_DIV 1
28#define CONFIG_SYS_PLL0_MUL 7
29#define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16
a4f3aab6
EA
30/*
31 * Set the CPU running at:
6d0f6bcf 32 * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz
a4f3aab6 33 */
6d0f6bcf 34#define CONFIG_SYS_CLKDIV_CPU 0
a4f3aab6
EA
35/*
36 * Set the HSB running at:
6d0f6bcf 37 * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz
a4f3aab6 38 */
6d0f6bcf 39#define CONFIG_SYS_CLKDIV_HSB 1
a4f3aab6
EA
40/*
41 * Set the PBA running at:
6d0f6bcf 42 * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz
a4f3aab6 43 */
6d0f6bcf 44#define CONFIG_SYS_CLKDIV_PBA 2
a4f3aab6
EA
45/*
46 * Set the PBB running at:
6d0f6bcf 47 * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz
a4f3aab6 48 */
6d0f6bcf 49#define CONFIG_SYS_CLKDIV_PBB 1
6ccec449 50
1f36f73f
HS
51/* Reserve VM regions for SDRAM and NOR flash */
52#define CONFIG_SYS_NR_VM_REGIONS 2
53
6ccec449
WD
54/*
55 * The PLLOPT register controls the PLL like this:
56 * icp = PLLOPT<2>
57 * ivco = PLLOPT<1:0>
58 *
59 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
60 */
6d0f6bcf 61#define CONFIG_SYS_PLL0_OPT 0x04
6ccec449 62
f4278b71
AB
63#define CONFIG_USART_BASE ATMEL_BASE_USART1
64#define CONFIG_USART_ID 1
6ccec449
WD
65
66/* User serviceable stuff */
e3e8d463 67#define CONFIG_DOS_PARTITION
8e687518 68
e3e8d463
AB
69#define CONFIG_CMDLINE_TAG
70#define CONFIG_SETUP_MEMORY_TAGS
71#define CONFIG_INITRD_TAG
6ccec449
WD
72
73#define CONFIG_STACKSIZE (2048)
74
75#define CONFIG_BAUDRATE 115200
76#define CONFIG_BOOTARGS \
e80e585b 77 "console=ttyS0 root=/dev/mmcblk0p1 fbmem=600k rootwait=1"
1b804b22
HS
78
79#define CONFIG_BOOTCOMMAND \
80 "fsload; bootm $(fileaddr)"
81
6ccec449 82
9a24f477 83/*
8b6684a6
HS
84 * After booting the board for the first time, new ethernet addresses
85 * should be generated and assigned to the environment variables
86 * "ethaddr" and "eth1addr". This is normally done during production.
9a24f477 87 */
e3e8d463 88#define CONFIG_OVERWRITE_ETHADDR_ONCE
9a24f477 89
2fd90ce5
JL
90/*
91 * BOOTP options
92 */
93#define CONFIG_BOOTP_SUBNETMASK
94#define CONFIG_BOOTP_GATEWAY
95
5c98d7ff 96/* generic board */
5c98d7ff 97#define CONFIG_BOARD_EARLY_INIT_R
6ccec449 98
0b361c91
JL
99/*
100 * Command line configuration.
101 */
0b361c91 102#define CONFIG_CMD_JFFS2
0b361c91 103
e3e8d463
AB
104#define CONFIG_ATMEL_USART
105#define CONFIG_MACB
106#define CONFIG_PORTMUX_PIO
6d0f6bcf 107#define CONFIG_SYS_NR_PIOS 5
e3e8d463 108#define CONFIG_SYS_HSDRAMC
72fa4679
SS
109#define CONFIG_GENERIC_ATMEL_MCI
110#define CONFIG_GENERIC_MMC
6ccec449 111
6d0f6bcf
JCPV
112#define CONFIG_SYS_DCACHE_LINESZ 32
113#define CONFIG_SYS_ICACHE_LINESZ 32
6ccec449
WD
114
115#define CONFIG_NR_DRAM_BANKS 1
116
22178652
AB
117#define CONFIG_SYS_FLASH_CFI
118#define CONFIG_FLASH_CFI_DRIVER
6ccec449 119
6d0f6bcf
JCPV
120#define CONFIG_SYS_FLASH_BASE 0x00000000
121#define CONFIG_SYS_FLASH_SIZE 0x800000
122#define CONFIG_SYS_MAX_FLASH_BANKS 1
123#define CONFIG_SYS_MAX_FLASH_SECT 135
6ccec449 124
6d0f6bcf 125#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
47293c18 126#define CONFIG_SYS_TEXT_BASE 0x00000000
6ccec449 127
6d0f6bcf
JCPV
128#define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE
129#define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE
130#define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE
6ccec449 131
e3e8d463 132#define CONFIG_ENV_IS_IN_FLASH
0e8d1586 133#define CONFIG_ENV_SIZE 65536
6d0f6bcf 134#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE)
6ccec449 135
6d0f6bcf 136#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE)
6ccec449 137
6d0f6bcf 138#define CONFIG_SYS_MALLOC_LEN (256*1024)
1f4f2121 139
8269ab53 140/* Allow 4MB for the kernel run-time image */
6d0f6bcf
JCPV
141#define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
142#define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024)
6ccec449
WD
143
144/* Other configuration settings that shouldn't have to change all that often */
6d0f6bcf
JCPV
145#define CONFIG_SYS_CBSIZE 256
146#define CONFIG_SYS_MAXARGS 16
147#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
e3e8d463 148#define CONFIG_SYS_LONGHELP
6d0f6bcf
JCPV
149
150#define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE
151#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000)
152#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
6ccec449
WD
153
154#endif /* __CONFIG_H */