]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/exynos5250-dt.h
Exynos: Add hardware accelerated SHA256 and SHA1
[people/ms/u-boot.git] / include / configs / exynos5250-dt.h
CommitLineData
0aee53ba 1/*
540b5af2 2 * Copyright (C) 2012 Samsung Electronics
0aee53ba 3 *
540b5af2 4 * Configuration settings for the SAMSUNG EXYNOS5250 board.
0aee53ba
CK
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
068a1e46 36#define CONFIG_SYS_GENERIC_BOARD
0aee53ba
CK
37#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
540b5af2
HR
41/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
0aee53ba
CK
46/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
49#define CONFIG_SYS_SDRAM_BASE 0x40000000
50#define CONFIG_SYS_TEXT_BASE 0x43E00000
51
52/* input clock of PLL: SMDK5250 has 24MHz input clock */
53#define CONFIG_SYS_CLK_FREQ 24000000
54
55#define CONFIG_SETUP_MEMORY_TAGS
56#define CONFIG_CMDLINE_TAG
57#define CONFIG_INITRD_TAG
58#define CONFIG_CMDLINE_EDITING
59
60/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
61#define MACH_TYPE_SMDK5250 3774
62#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
63
64/* Power Down Modes */
65#define S5P_CHECK_SLEEP 0x00000BAD
66#define S5P_CHECK_DIDLE 0xBAD00000
67#define S5P_CHECK_LPA 0xABAD0000
68
69/* Offset for inform registers */
70#define INFORM0_OFFSET 0x800
71#define INFORM1_OFFSET 0x804
72
73/* Size of malloc() pool */
211e8438 74#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
0aee53ba
CK
75
76/* select serial console configuration */
41222c2a 77#define CONFIG_SERIAL3 /* use SERIAL 3 */
0aee53ba
CK
78#define CONFIG_BAUDRATE 115200
79#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
80
a2468ded
AK
81/* Console configuration */
82#define CONFIG_CONSOLE_MUX
83#define CONFIG_SYS_CONSOLE_IS_IN_ENV
84#define EXYNOS_DEVICE_SETTINGS \
85 "stdin=serial\0" \
86 "stdout=serial,lcd\0" \
87 "stderr=serial,lcd\0"
88
89#define CONFIG_EXTRA_ENV_SETTINGS \
90 EXYNOS_DEVICE_SETTINGS
91
0aee53ba
CK
92#define TZPC_BASE_OFFSET 0x10000
93
94/* SD/MMC configuration */
95#define CONFIG_GENERIC_MMC
96#define CONFIG_MMC
7d2d58b4
JC
97#define CONFIG_SDHCI
98#define CONFIG_S5P_SDHCI
0aee53ba
CK
99
100#define CONFIG_BOARD_EARLY_INIT_F
101
102/* PWM */
103#define CONFIG_PWM
104
105/* allow to overwrite serial and ethaddr */
106#define CONFIG_ENV_OVERWRITE
107
108/* Command definition*/
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_PING
112#define CONFIG_CMD_ELF
113#define CONFIG_CMD_MMC
114#define CONFIG_CMD_EXT2
115#define CONFIG_CMD_FAT
bf936210 116#define CONFIG_CMD_NET
0aee53ba
CK
117
118#define CONFIG_BOOTDELAY 3
119#define CONFIG_ZERO_BOOTDELAY_CHECK
120
f7f85f7d
AS
121/* Thermal Management Unit */
122#define CONFIG_EXYNOS_TMU
8afcfc21
AS
123#define CONFIG_CMD_DTT
124#define CONFIG_TMU_CMD_DTT
f7f85f7d 125
a4dae631
RS
126/* USB */
127#define CONFIG_CMD_USB
128#define CONFIG_USB_EHCI
129#define CONFIG_USB_EHCI_EXYNOS
130#define CONFIG_USB_STORAGE
131
81e35203
CK
132/* MMC SPL */
133#define CONFIG_SPL
134#define COPY_BL2_FNPTR_ADDR 0x02020030
135
78fbcc95
RS
136/* specific .lds file */
137#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
138#define CONFIG_SPL_TEXT_BASE 0x02023400
139#define CONFIG_SPL_MAX_SIZE (14 * 1024)
140
0aee53ba
CK
141#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
142
143/* Miscellaneous configurable options */
144#define CONFIG_SYS_LONGHELP /* undef to save memory */
145#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
0aee53ba
CK
146#define CONFIG_SYS_PROMPT "SMDK5250 # "
147#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
148#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
149#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
150#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
151/* Boot Argument Buffer Size */
152#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
153/* memtest works on */
154#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
155#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
156#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
157
158#define CONFIG_SYS_HZ 1000
159
0aee53ba
CK
160#define CONFIG_RD_LVL
161
0aee53ba
CK
162#define CONFIG_NR_DRAM_BANKS 8
163#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
164#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
165#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
166#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
167#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
168#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
169#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
170#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
171#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
172#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
173#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
174#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
175#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
176#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
177#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
178#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
179#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
180
181#define CONFIG_SYS_MONITOR_BASE 0x00000000
182
183/* FLASH and environment organization */
184#define CONFIG_SYS_NO_FLASH
185#undef CONFIG_CMD_IMLS
186#define CONFIG_IDENT_STRING " for SMDK5250"
187
0aee53ba
CK
188#define CONFIG_SYS_MMC_ENV_DEV 0
189
190#define CONFIG_SECURE_BL1_ONLY
191
192/* Secure FW size configuration */
193#ifdef CONFIG_SECURE_BL1_ONLY
194#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
195#else
196#define CONFIG_SEC_FW_SIZE 0
197#endif
198
199/* Configuration of BL1, BL2, ENV Blocks on mmc */
200#define CONFIG_RES_BLOCK_SIZE (512)
201#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
202#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
203#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
204
205#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
206#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
207#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
208
81e35203
CK
209/* U-boot copy size from boot Media to DRAM.*/
210#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
211#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
7a533773
RS
212
213#define OM_STAT (0x1f << 1)
214#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
215#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
216
0aee53ba
CK
217#define CONFIG_DOS_PARTITION
218
219#define CONFIG_IRAM_STACK 0x02050000
220
221#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
222
c82b050e
RS
223/* I2C */
224#define CONFIG_SYS_I2C_INIT_BOARD
225#define CONFIG_HARD_I2C
226#define CONFIG_CMD_I2C
227#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
228#define CONFIG_DRIVER_S3C24X0_I2C
229#define CONFIG_I2C_MULTI_BUS
230#define CONFIG_MAX_I2C_NUM 8
231#define CONFIG_SYS_I2C_SLAVE 0x0
23b479b2 232#define CONFIG_I2C_EDID
c82b050e 233
0d146a56
RS
234/* PMIC */
235#define CONFIG_PMIC
236#define CONFIG_PMIC_I2C
237#define CONFIG_PMIC_MAX77686
238
3a8a7001
HR
239/* SPI */
240#define CONFIG_ENV_IS_IN_SPI_FLASH
241#define CONFIG_SPI_FLASH
242
243#ifdef CONFIG_SPI_FLASH
244#define CONFIG_EXYNOS_SPI
245#define CONFIG_CMD_SF
246#define CONFIG_CMD_SPI
247#define CONFIG_SPI_FLASH_WINBOND
248#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
249#define CONFIG_SF_DEFAULT_SPEED 50000000
250#define EXYNOS5_SPI_NUM_CONTROLLERS 5
251#endif
252
253#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
254#define CONFIG_ENV_SPI_MODE SPI_MODE_0
255#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
256#define CONFIG_ENV_SPI_BUS 1
257#define CONFIG_ENV_SPI_MAX_HZ 50000000
258#endif
259
0d146a56 260/* PMIC */
211e8438
RS
261#define CONFIG_POWER
262#define CONFIG_POWER_I2C
263#define CONFIG_POWER_MAX77686
0d146a56 264
3a8a7001
HR
265/* SPI */
266#define CONFIG_ENV_IS_IN_SPI_FLASH
267#define CONFIG_SPI_FLASH
268
269#ifdef CONFIG_SPI_FLASH
270#define CONFIG_EXYNOS_SPI
271#define CONFIG_CMD_SF
272#define CONFIG_CMD_SPI
273#define CONFIG_SPI_FLASH_WINBOND
274#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
275#define CONFIG_SF_DEFAULT_SPEED 50000000
276#define EXYNOS5_SPI_NUM_CONTROLLERS 5
277#endif
278
279#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
280#define CONFIG_ENV_SPI_MODE SPI_MODE_0
281#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
282#define CONFIG_ENV_SPI_BUS 1
283#define CONFIG_ENV_SPI_MAX_HZ 50000000
284#endif
285
bf936210
CK
286/* Ethernet Controllor Driver */
287#ifdef CONFIG_CMD_NET
288#define CONFIG_SMC911X
289#define CONFIG_SMC911X_BASE 0x5000000
290#define CONFIG_SMC911X_16_BIT
291#define CONFIG_ENV_SROM_BANK 1
292#endif /*CONFIG_CMD_NET*/
293
061562c4
CK
294/* Enable PXE Support */
295#ifdef CONFIG_CMD_NET
296#define CONFIG_CMD_PXE
297#define CONFIG_MENU
298#endif
299
36364714
RS
300/* Sound */
301#define CONFIG_CMD_SOUND
302#ifdef CONFIG_CMD_SOUND
303#define CONFIG_SOUND
304#define CONFIG_I2S
cfa6df19 305#define CONFIG_SOUND_MAX98095
36364714
RS
306#define CONFIG_SOUND_WM8994
307#endif
308
0aee53ba
CK
309/* Enable devicetree support */
310#define CONFIG_OF_LIBFDT
311
23b479b2
SG
312/* SHA hashing */
313#define CONFIG_CMD_HASH
314#define CONFIG_HASH_VERIFY
315#define CONFIG_SHA1
316#define CONFIG_SHA256
317
9b572852
AK
318/* Display */
319#define CONFIG_LCD
99e51629 320#ifdef CONFIG_LCD
9b572852
AK
321#define CONFIG_EXYNOS_FB
322#define CONFIG_EXYNOS_DP
323#define LCD_XRES 2560
324#define LCD_YRES 1600
325#define LCD_BPP LCD_COLOR16
99e51629 326#endif
9b572852 327
0aee53ba 328#endif /* __CONFIG_H */