]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1021atwr.h
spl: Convert CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR to Kconfig
[people/ms/u-boot.git] / include / configs / ls1021atwr.h
CommitLineData
c8a7d9da
WH
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
c8a7d9da
WH
10#define CONFIG_LS102XA
11
aeb901f2 12#define CONFIG_ARMV7_PSCI_1_0
340848b1 13
3288628a
HZ
14#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
18fb0e3c 16#define CONFIG_SYS_FSL_CLK
c8a7d9da 17
c8a7d9da
WH
18#define CONFIG_SKIP_LOWLEVEL_INIT
19#define CONFIG_BOARD_EARLY_INIT_F
99e1bd42 20#define CONFIG_DEEP_SLEEP
c8a7d9da
WH
21
22/*
23 * Size of malloc() pool
24 */
25#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26
27#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
28#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
29
10a28644
RM
30/*
31 * USB
32 */
33
34/*
35 * EHCI Support - disbaled by default as
36 * there is no signal coming out of soc on
37 * this board for this controller. However,
38 * the silicon still has this controller,
39 * and anyone can use this controller by
40 * taking signals out on their board.
41 */
42
43/*#define CONFIG_HAS_FSL_DR_USB*/
44
45#ifdef CONFIG_HAS_FSL_DR_USB
46#define CONFIG_USB_EHCI
47#define CONFIG_USB_EHCI_FSL
48#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
49#endif
50
51/* XHCI Support - enabled by default */
52#define CONFIG_HAS_FSL_XHCI_USB
53
54#ifdef CONFIG_HAS_FSL_XHCI_USB
55#define CONFIG_USB_XHCI_FSL
10a28644
RM
56#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
57#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
58#endif
59
c8a7d9da
WH
60/*
61 * Generic Timer Definitions
62 */
63#define GENERIC_TIMER_CLK 12500000
64
65#define CONFIG_SYS_CLK_FREQ 100000000
66#define CONFIG_DDR_CLK_FREQ 100000000
67
a88cc3bd
YS
68#define DDR_SDRAM_CFG 0x470c0008
69#define DDR_CS0_BNDS 0x008000bf
70#define DDR_CS0_CONFIG 0x80014302
71#define DDR_TIMING_CFG_0 0x50550004
72#define DDR_TIMING_CFG_1 0xbcb38c56
73#define DDR_TIMING_CFG_2 0x0040d120
74#define DDR_TIMING_CFG_3 0x010e1000
75#define DDR_TIMING_CFG_4 0x00000001
76#define DDR_TIMING_CFG_5 0x03401400
77#define DDR_SDRAM_CFG_2 0x00401010
78#define DDR_SDRAM_MODE 0x00061c60
79#define DDR_SDRAM_MODE_2 0x00180000
80#define DDR_SDRAM_INTERVAL 0x18600618
81#define DDR_DDR_WRLVL_CNTL 0x8655f605
82#define DDR_DDR_WRLVL_CNTL_2 0x05060607
83#define DDR_DDR_WRLVL_CNTL_3 0x05050505
84#define DDR_DDR_CDR1 0x80040000
85#define DDR_DDR_CDR2 0x00000001
86#define DDR_SDRAM_CLK_CNTL 0x02000000
87#define DDR_DDR_ZQ_CNTL 0x89080600
88#define DDR_CS0_CONFIG_2 0
89#define DDR_SDRAM_CFG_MEM_EN 0x80000000
99e1bd42
TY
90#define SDRAM_CFG2_D_INIT 0x00000010
91#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
92#define SDRAM_CFG2_FRC_SR 0x80000000
93#define SDRAM_CFG_BI 0x00000001
a88cc3bd 94
8415bb68
AW
95#ifdef CONFIG_RAMBOOT_PBL
96#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
97#endif
98
99#ifdef CONFIG_SD_BOOT
947cee11
AW
100#ifdef CONFIG_SD_BOOT_QSPI
101#define CONFIG_SYS_FSL_PBL_RCW \
102 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
103#else
104#define CONFIG_SYS_FSL_PBL_RCW \
105 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
106#endif
8415bb68
AW
107#define CONFIG_SPL_FRAMEWORK
108#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
e7e720c2
SG
109
110#ifdef CONFIG_SECURE_BOOT
111#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
112/*
113 * HDR would be appended at end of image and copied to DDR along
114 * with U-Boot image.
115 */
116#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS (0x400 + \
117 (CONFIG_U_BOOT_HDR_SIZE / 512)
118#else
8415bb68 119#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
e7e720c2 120#endif /* ifdef CONFIG_SECURE_BOOT */
8415bb68
AW
121
122#define CONFIG_SPL_TEXT_BASE 0x10000000
123#define CONFIG_SPL_MAX_SIZE 0x1a000
124#define CONFIG_SPL_STACK 0x1001d000
125#define CONFIG_SPL_PAD_TO 0x1c000
126#define CONFIG_SYS_TEXT_BASE 0x82000000
127
99e1bd42
TY
128#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
129 CONFIG_SYS_MONITOR_LEN)
8415bb68
AW
130#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
131#define CONFIG_SPL_BSS_START_ADDR 0x80100000
132#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
e7e720c2
SG
133
134#ifdef CONFIG_U_BOOT_HDR_SIZE
135/*
136 * HDR would be appended at end of image and copied to DDR along
137 * with U-Boot image. Here u-boot max. size is 512K. So if binary
138 * size increases then increase this size in case of secure boot as
139 * it uses raw u-boot image instead of fit image.
140 */
141#define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
142#else
8415bb68 143#define CONFIG_SYS_MONITOR_LEN 0x80000
e7e720c2 144#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
8415bb68
AW
145#endif
146
d612f0ab
AW
147#ifdef CONFIG_QSPI_BOOT
148#define CONFIG_SYS_TEXT_BASE 0x40010000
947cee11
AW
149#endif
150
151#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
d612f0ab
AW
152#define CONFIG_SYS_NO_FLASH
153#endif
154
c8a7d9da 155#ifndef CONFIG_SYS_TEXT_BASE
1c69a51c 156#define CONFIG_SYS_TEXT_BASE 0x60100000
c8a7d9da
WH
157#endif
158
159#define CONFIG_NR_DRAM_BANKS 1
160#define PHYS_SDRAM 0x80000000
161#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
162
163#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
164#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
165
4ba4a095
RG
166#define CONFIG_FSL_CAAM /* Enable CAAM */
167
4c59ab9c
AW
168#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
169 !defined(CONFIG_QSPI_BOOT)
eaa859e7
ZQ
170#define CONFIG_U_QE
171#endif
172
c8a7d9da
WH
173/*
174 * IFC Definitions
175 */
947cee11 176#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
c8a7d9da
WH
177#define CONFIG_FSL_IFC
178#define CONFIG_SYS_FLASH_BASE 0x60000000
179#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
180
181#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
182#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
183 CSPR_PORT_SIZE_16 | \
184 CSPR_MSEL_NOR | \
185 CSPR_V)
186#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
187
188/* NOR Flash Timing Params */
189#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
190 CSOR_NOR_TRHZ_80)
191#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
192 FTIM0_NOR_TEADC(0x5) | \
193 FTIM0_NOR_TAVDS(0x0) | \
194 FTIM0_NOR_TEAHC(0x5))
195#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
196 FTIM1_NOR_TRAD_NOR(0x1A) | \
197 FTIM1_NOR_TSEQRAD_NOR(0x13))
198#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
199 FTIM2_NOR_TCH(0x4) | \
200 FTIM2_NOR_TWP(0x1c) | \
201 FTIM2_NOR_TWPH(0x0e))
202#define CONFIG_SYS_NOR_FTIM3 0
203
204#define CONFIG_FLASH_CFI_DRIVER
205#define CONFIG_SYS_FLASH_CFI
206#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
207#define CONFIG_SYS_FLASH_QUIET_TEST
208#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
209
210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
212#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
214
215#define CONFIG_SYS_FLASH_EMPTY_INFO
216#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
217
218#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
272c5265 219#define CONFIG_SYS_WRITE_SWAPPED_DATA
d612f0ab 220#endif
c8a7d9da
WH
221
222/* CPLD */
223
224#define CONFIG_SYS_CPLD_BASE 0x7fb00000
225#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
226
227#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
228#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
229 CSPR_PORT_SIZE_8 | \
230 CSPR_MSEL_GPCM | \
231 CSPR_V)
232#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
233#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
234 CSOR_NOR_NOR_MODE_AVD_NOR | \
235 CSOR_NOR_TRHZ_80)
236
237/* CPLD Timing parameters for IFC GPCM */
238#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
239 FTIM0_GPCM_TEADC(0xf) | \
240 FTIM0_GPCM_TEAHC(0xf))
241#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
242 FTIM1_GPCM_TRAD(0x3f))
243#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
244 FTIM2_GPCM_TCH(0xf) | \
245 FTIM2_GPCM_TWP(0xff))
246#define CONFIG_SYS_FPGA_FTIM3 0x0
247#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
248#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
249#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
250#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
251#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
252#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
253#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
254#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
255#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
256#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
257#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
258#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
259#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
260#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
261#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
262#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
263
264/*
265 * Serial Port
266 */
55d53ab4 267#ifdef CONFIG_LPUART
55d53ab4
AW
268#define CONFIG_LPUART_32B_REG
269#else
c8a7d9da 270#define CONFIG_CONS_INDEX 1
c8a7d9da 271#define CONFIG_SYS_NS16550_SERIAL
f833cd62 272#ifndef CONFIG_DM_SERIAL
c8a7d9da 273#define CONFIG_SYS_NS16550_REG_SIZE 1
f833cd62 274#endif
c8a7d9da 275#define CONFIG_SYS_NS16550_CLK get_serial_clock()
55d53ab4 276#endif
c8a7d9da
WH
277
278#define CONFIG_BAUDRATE 115200
279
280/*
281 * I2C
282 */
c8a7d9da
WH
283#define CONFIG_SYS_I2C
284#define CONFIG_SYS_I2C_MXC
03544c66
AA
285#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
286#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 287#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
c8a7d9da 288
5175a288 289/* EEPROM */
5175a288
AW
290#define CONFIG_ID_EEPROM
291#define CONFIG_SYS_I2C_EEPROM_NXID
292#define CONFIG_SYS_EEPROM_BUS_NUM 1
293#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
294#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
295#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
296#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
5175a288 297
c8a7d9da
WH
298/*
299 * MMC
300 */
301#define CONFIG_MMC
c8a7d9da
WH
302#define CONFIG_FSL_ESDHC
303#define CONFIG_GENERIC_MMC
304
8251ed23
AW
305#define CONFIG_DOS_PARTITION
306
9dd3d3c0 307/* SPI */
947cee11 308#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
9dd3d3c0 309/* QSPI */
d612f0ab
AW
310#define QSPI0_AMBA_BASE 0x40000000
311#define FSL_QSPI_FLASH_SIZE (1 << 24)
312#define FSL_QSPI_FLASH_NUM 2
313
03d1d568 314/* DSPI */
03d1d568
YY
315#endif
316
9dd3d3c0
HW
317/* DM SPI */
318#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
9dd3d3c0
HW
319#define CONFIG_DM_SPI_FLASH
320#endif
d612f0ab 321
b4ecc8c6
WH
322/*
323 * Video
324 */
325#define CONFIG_FSL_DCU_FB
326
327#ifdef CONFIG_FSL_DCU_FB
b4ecc8c6 328#define CONFIG_CMD_BMP
b4ecc8c6
WH
329#define CONFIG_VIDEO_LOGO
330#define CONFIG_VIDEO_BMP_LOGO
331
332#define CONFIG_FSL_DCU_SII9022A
333#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
334#define CONFIG_SYS_I2C_DVI_ADDR 0x39
335#endif
336
c8a7d9da
WH
337/*
338 * eTSEC
339 */
340#define CONFIG_TSEC_ENET
341
342#ifdef CONFIG_TSEC_ENET
343#define CONFIG_MII
344#define CONFIG_MII_DEFAULT_TSEC 1
345#define CONFIG_TSEC1 1
346#define CONFIG_TSEC1_NAME "eTSEC1"
347#define CONFIG_TSEC2 1
348#define CONFIG_TSEC2_NAME "eTSEC2"
349#define CONFIG_TSEC3 1
350#define CONFIG_TSEC3_NAME "eTSEC3"
351
352#define TSEC1_PHY_ADDR 2
353#define TSEC2_PHY_ADDR 0
354#define TSEC3_PHY_ADDR 1
355
356#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
357#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
358#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
359
360#define TSEC1_PHYIDX 0
361#define TSEC2_PHYIDX 0
362#define TSEC3_PHYIDX 0
363
364#define CONFIG_ETHPRIME "eTSEC1"
365
366#define CONFIG_PHY_GIGE
367#define CONFIG_PHYLIB
368#define CONFIG_PHY_ATHEROS
369
370#define CONFIG_HAS_ETH0
371#define CONFIG_HAS_ETH1
372#define CONFIG_HAS_ETH2
373#endif
374
da419027 375/* PCIe */
b38eaec5
RD
376#define CONFIG_PCIE1 /* PCIE controller 1 */
377#define CONFIG_PCIE2 /* PCIE controller 2 */
da419027
ML
378#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
379#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
380
180b8688
ML
381#define CONFIG_SYS_PCI_64BIT
382
383#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
384#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
385#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
386#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
387
388#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
389#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
390#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
391
392#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
393#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
394#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
395
396#ifdef CONFIG_PCI
180b8688
ML
397#define CONFIG_PCI_SCAN_SHOW
398#define CONFIG_CMD_PCI
180b8688
ML
399#endif
400
c8a7d9da
WH
401#define CONFIG_CMDLINE_TAG
402#define CONFIG_CMDLINE_EDITING
8415bb68 403
1a2826f6 404#define CONFIG_PEN_ADDR_BIG_ENDIAN
435acd83 405#define CONFIG_LAYERSCAPE_NS_ACCESS
1a2826f6
XL
406#define CONFIG_SMP_PEN_ADDR 0x01ee0200
407#define CONFIG_TIMER_CLK_FREQ 12500000
1a2826f6 408
c8a7d9da 409#define CONFIG_HWCONFIG
03c22449
ZZ
410#define HWCONFIG_BUFFER_SIZE 256
411
412#define CONFIG_FSL_DEVICE_DISABLE
c8a7d9da 413
c8a7d9da 414
55d53ab4
AW
415#ifdef CONFIG_LPUART
416#define CONFIG_EXTRA_ENV_SETTINGS \
417 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
7ff7166c
AW
418 "initrd_high=0xffffffff\0" \
419 "fdt_high=0xffffffff\0"
55d53ab4 420#else
c8a7d9da
WH
421#define CONFIG_EXTRA_ENV_SETTINGS \
422 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
7ff7166c
AW
423 "initrd_high=0xffffffff\0" \
424 "fdt_high=0xffffffff\0"
55d53ab4 425#endif
c8a7d9da
WH
426
427/*
428 * Miscellaneous configurable options
429 */
430#define CONFIG_SYS_LONGHELP /* undef to save memory */
c8a7d9da
WH
431#define CONFIG_AUTO_COMPLETE
432#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
433#define CONFIG_SYS_PBSIZE \
434 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
435#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
436#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
437
c8a7d9da
WH
438#define CONFIG_SYS_MEMTEST_START 0x80000000
439#define CONFIG_SYS_MEMTEST_END 0x9fffffff
440
441#define CONFIG_SYS_LOAD_ADDR 0x82000000
c8a7d9da 442
660673af
XL
443#define CONFIG_LS102XA_STREAM_ID
444
c8a7d9da
WH
445/*
446 * Stack sizes
447 * The stack sizes are set up in start.S using the settings below
448 */
449#define CONFIG_STACKSIZE (30 * 1024)
450
451#define CONFIG_SYS_INIT_SP_OFFSET \
452 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
453#define CONFIG_SYS_INIT_SP_ADDR \
454 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
455
8415bb68
AW
456#ifdef CONFIG_SPL_BUILD
457#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
458#else
c8a7d9da 459#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
8415bb68 460#endif
c8a7d9da 461
713bf94f 462#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
eaa859e7 463
c8a7d9da
WH
464/*
465 * Environment
466 */
467#define CONFIG_ENV_OVERWRITE
468
8415bb68
AW
469#if defined(CONFIG_SD_BOOT)
470#define CONFIG_ENV_OFFSET 0x100000
471#define CONFIG_ENV_IS_IN_MMC
472#define CONFIG_SYS_MMC_ENV_DEV 0
473#define CONFIG_ENV_SIZE 0x20000
d612f0ab
AW
474#elif defined(CONFIG_QSPI_BOOT)
475#define CONFIG_ENV_IS_IN_SPI_FLASH
476#define CONFIG_ENV_SIZE 0x2000
477#define CONFIG_ENV_OFFSET 0x100000
478#define CONFIG_ENV_SECT_SIZE 0x10000
8415bb68 479#else
c8a7d9da
WH
480#define CONFIG_ENV_IS_IN_FLASH
481#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
482#define CONFIG_ENV_SIZE 0x20000
483#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
8415bb68 484#endif
c8a7d9da 485
4ba4a095
RG
486#define CONFIG_MISC_INIT_R
487
488/* Hash command with SHA acceleration supported in hardware */
ef6c55a2 489#ifdef CONFIG_FSL_CAAM
4ba4a095
RG
490#define CONFIG_CMD_HASH
491#define CONFIG_SHA_HW_ACCEL
ef6c55a2
AB
492#endif
493
494#include <asm/fsl_secure_boot.h>
cc7b8b9a 495#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
4ba4a095 496
c8a7d9da 497#endif