]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080a_common.h
armv8: ls2080: Add mcinitcmd env variable in default env
[people/ms/u-boot.git] / include / configs / ls2080a_common.h
CommitLineData
f749db3a
YS
1/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
f749db3a
YS
10
11#define CONFIG_REMAKE_ELF
9f3183d2 12#define CONFIG_FSL_LAYERSCAPE
f749db3a 13#define CONFIG_FSL_LSCH3
9f3183d2 14#define CONFIG_MP
f749db3a 15#define CONFIG_GICV3
9c66ce66 16#define CONFIG_FSL_TZPC_BP147
f749db3a 17
1b1069cd 18
44937214 19#include <asm/arch/ls2080a_stream_id.h>
9f3183d2 20#include <asm/arch/config.h>
31d34c6c
ML
21#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
22#define CONFIG_SYS_HAS_SERDES
23#endif
24
9f3183d2
MH
25/* Link Definitions */
26#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
27
422cb08a
BS
28/* We need architecture specific misc initializations */
29#define CONFIG_ARCH_MISC_INIT
30
f749db3a 31/* Link Definitions */
b2d5ac59
SW
32#ifdef CONFIG_SPL
33#define CONFIG_SYS_TEXT_BASE 0x80400000
34#else
f3f8c564 35#define CONFIG_SYS_TEXT_BASE 0x30100000
b2d5ac59 36#endif
f749db3a 37
e211c12e 38#ifdef CONFIG_EMU
f749db3a 39#define CONFIG_SYS_NO_FLASH
e211c12e 40#endif
f749db3a
YS
41
42#define CONFIG_SUPPORT_RAW_INITRD
43
44#define CONFIG_SKIP_LOWLEVEL_INIT
45#define CONFIG_BOARD_EARLY_INIT_F 1
46
f749db3a
YS
47/* Flat Device Tree Definitions */
48#define CONFIG_OF_LIBFDT
49#define CONFIG_OF_BOARD_SETUP
6b6db0d5 50#define CONFIG_OF_STDOUT_VIA_ALIAS
f749db3a
YS
51
52/* new uImage format support */
53#define CONFIG_FIT
54#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
55
b2d5ac59 56#ifndef CONFIG_SPL
f749db3a 57#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
b2d5ac59 58#endif
f749db3a
YS
59#ifndef CONFIG_SYS_FSL_DDR4
60#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
61#define CONFIG_SYS_DDR_RAW_TIMING
62#endif
f749db3a
YS
63
64#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
65
9f3183d2 66#define CONFIG_VERY_BIG_RAM
f749db3a
YS
67#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
68#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
69#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
70#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
d9c68b14
YS
71#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
72
8bfa301b
YS
73/*
74 * SMP Definitinos
75 */
76#define CPU_RELEASE_ADDR secondary_boot_func
77
d9c68b14 78#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
44937214 79#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
d9c68b14
YS
80#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
81/*
82 * DDR controller use 0 as the base address for binding.
83 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
84 */
85#define CONFIG_SYS_DP_DDR_BASE_PHY 0
86#define CONFIG_DP_DDR_CTRL 2
87#define CONFIG_DP_DDR_NUM_CTRLS 1
44937214 88#endif
f749db3a
YS
89
90/* Generic Timer Definitions */
207774b2
YS
91/*
92 * This is not an accurate number. It is used in start.S. The frequency
93 * will be udpated later when get_bus_freq(0) is available.
94 */
95#define COUNTER_FREQUENCY 25000000 /* 25MHz */
f749db3a
YS
96
97/* Size of malloc() pool */
aa66acbf 98#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
f749db3a
YS
99
100/* I2C */
101#define CONFIG_CMD_I2C
102#define CONFIG_SYS_I2C
103#define CONFIG_SYS_I2C_MXC
03544c66
AA
104#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
105#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e
YS
106#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
107#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
f749db3a
YS
108
109/* Serial Port */
7288c2c2 110#define CONFIG_CONS_INDEX 1
f749db3a
YS
111#define CONFIG_SYS_NS16550_SERIAL
112#define CONFIG_SYS_NS16550_REG_SIZE 1
113#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
114
115#define CONFIG_BAUDRATE 115200
116#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
117
118/* IFC */
119#define CONFIG_FSL_IFC
f3f8c564 120
f749db3a 121/*
7288c2c2
YS
122 * During booting, IFC is mapped at the region of 0x30000000.
123 * But this region is limited to 256MB. To accommodate NOR, promjet
124 * and FPGA. This region is divided as below:
125 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
126 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
127 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
128 *
129 * To accommodate bigger NOR flash and other devices, we will map IFC
130 * chip selects to as below:
131 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
132 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
133 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
134 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
135 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
136 *
137 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
f749db3a
YS
138 * CONFIG_SYS_FLASH_BASE has the final address (core view)
139 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
140 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
141 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
142 */
7288c2c2 143
f749db3a
YS
144#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
145#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
146#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
147
7288c2c2
YS
148#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
149#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
150
e211c12e
PK
151#ifndef CONFIG_SYS_NO_FLASH
152#define CONFIG_FLASH_CFI_DRIVER
153#define CONFIG_SYS_FLASH_CFI
154#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
155#define CONFIG_SYS_FLASH_QUIET_TEST
e211c12e
PK
156#endif
157
7288c2c2
YS
158#ifndef __ASSEMBLY__
159unsigned long long get_qixis_addr(void);
160#endif
161#define QIXIS_BASE get_qixis_addr()
162#define QIXIS_BASE_PHYS 0x20000000
163#define QIXIS_BASE_PHYS_EARLY 0xC000000
8b06460e
YL
164#define QIXIS_STAT_PRES1 0xb
165#define QIXIS_SDID_MASK 0x07
166#define QIXIS_ESDHC_NO_ADAPTER 0x7
7288c2c2
YS
167
168#define CONFIG_SYS_NAND_BASE 0x530000000ULL
169#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
e211c12e 170
422cb08a 171/* Debug Server firmware */
b0ba9d48 172#define CONFIG_FSL_DEBUG_SERVER
422cb08a
BS
173/* 2 sec timeout */
174#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
175
f749db3a
YS
176/* MC firmware */
177#define CONFIG_FSL_MC_ENET
f749db3a 178/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
125e2bc1
GR
179#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
180#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
181#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
182#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
06b53010 183#ifdef CONFIG_LS2085A
c1000c12
GR
184#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
185#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
44937214 186#endif
f749db3a 187
5c055089
PK
188/*
189 * Carve out a DDR region which will not be used by u-boot/Linux
190 *
191 * It will be used by MC and Debug Server. The MC region must be
192 * 512MB aligned, so the min size to hide is 512MB.
193 */
422cb08a 194#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
c0492141 195#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (254UL * 1024 * 1024)
52c11d4f 196#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
c0492141 197#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
f749db3a
YS
198#endif
199
f3f8c564
PK
200/* PCIe */
201#define CONFIG_PCIE1 /* PCIE controler 1 */
202#define CONFIG_PCIE2 /* PCIE controler 2 */
203#define CONFIG_PCIE3 /* PCIE controler 3 */
204#define CONFIG_PCIE4 /* PCIE controler 4 */
252b17e0 205#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
06b53010 206#ifdef CONFIG_LS2080A
44937214 207#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
06b53010
PK
208#endif
209
210#ifdef CONFIG_LS2085A
211#define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
212#endif
f3f8c564
PK
213
214#define CONFIG_SYS_PCI_64BIT
215
216#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
217#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
218#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
219#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
220
221#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
222#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
223#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
224
225#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
226#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
227#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
228
f749db3a
YS
229/* Command line configuration */
230#define CONFIG_CMD_CACHE
f749db3a
YS
231#define CONFIG_CMD_DHCP
232#define CONFIG_CMD_ENV
778145ac 233#define CONFIG_CMD_GREPENV
f749db3a 234#define CONFIG_CMD_MII
f749db3a 235#define CONFIG_CMD_PING
f749db3a
YS
236
237/* Miscellaneous configurable options */
238#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
8bfa301b 239#define CONFIG_ARCH_EARLY_INIT_R
f749db3a
YS
240
241/* Physical Memory Map */
242/* fixme: these need to be checked against the board */
243#define CONFIG_CHIP_SELECTS_PER_CTRL 4
f749db3a 244
d9c68b14 245#define CONFIG_NR_DRAM_BANKS 3
f749db3a 246
f749db3a
YS
247#define CONFIG_HWCONFIG
248#define HWCONFIG_BUFFER_SIZE 128
249
250#define CONFIG_DISPLAY_CPUINFO
251
1d3a76fa
AW
252/* Allow to overwrite serial and ethaddr */
253#define CONFIG_ENV_OVERWRITE
254
f749db3a
YS
255/* Initial environment variables */
256#define CONFIG_EXTRA_ENV_SETTINGS \
257 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
258 "loadaddr=0x80100000\0" \
259 "kernel_addr=0x100000\0" \
260 "ramdisk_addr=0x800000\0" \
261 "ramdisk_size=0x2000000\0" \
f3f8c564 262 "fdt_high=0xa0000000\0" \
f749db3a
YS
263 "initrd_high=0xffffffffffffffff\0" \
264 "kernel_start=0x581200000\0" \
052ddd5c 265 "kernel_load=0xa0000000\0" \
97421bd2 266 "kernel_size=0x2800000\0" \
16ed8560
PK
267 "console=ttyAMA0,38400n8\0" \
268 "mcinitcmd=fsl_mc start mc 0x580300000" \
269 " 0x580800000 \0"
f749db3a 270
56cd0760 271#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
b22b1dc6 272 "earlycon=uart8250,mmio,0x21c0500" \
34cc7546 273 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
9e71bb9c 274 " hugepagesz=2m hugepages=256"
f749db3a
YS
275#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
276 "$kernel_size && bootm $kernel_load"
7288c2c2 277#define CONFIG_BOOTDELAY 10
f749db3a 278
f749db3a
YS
279/* Monitor Command Prompt */
280#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f749db3a
YS
281#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
282 sizeof(CONFIG_SYS_PROMPT) + 16)
283#define CONFIG_SYS_HUSH_PARSER
284#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
285#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
286#define CONFIG_SYS_LONGHELP
287#define CONFIG_CMDLINE_EDITING 1
f3f8c564 288#define CONFIG_AUTO_COMPLETE
f749db3a
YS
289#define CONFIG_SYS_MAXARGS 64 /* max command args */
290
f3f8c564
PK
291#define CONFIG_PANIC_HANG /* do not reset board on panic */
292
b2d5ac59
SW
293#define CONFIG_SPL_BSS_START_ADDR 0x80100000
294#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
295#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
296#define CONFIG_SPL_ENV_SUPPORT
297#define CONFIG_SPL_FRAMEWORK
298#define CONFIG_SPL_I2C_SUPPORT
299#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
300#define CONFIG_SPL_LIBCOMMON_SUPPORT
301#define CONFIG_SPL_LIBGENERIC_SUPPORT
302#define CONFIG_SPL_MAX_SIZE 0x16000
303#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
304#define CONFIG_SPL_NAND_SUPPORT
305#define CONFIG_SPL_SERIAL_SUPPORT
306#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
307#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
308#define CONFIG_SPL_TEXT_BASE 0x1800a000
309
310#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
311#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
312#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
313#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
314#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
315
34cc7546
BS
316#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
317
318
f749db3a 319#endif /* __LS2_COMMON_H */