]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx31pdk.h
powerpc/85xx: Add default usb mode and phy type to hwconfig
[people/ms/u-boot.git] / include / configs / mx31pdk.h
CommitLineData
8449f287
ML
1/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
86271115 33#include <asm/arch/imx-regs.h>
38a8b3ea 34
8449f287 35/* High Level Configuration Options */
e89f1f91
FE
36#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
37#define CONFIG_MX31 /* in a mx31 */
8449f287
ML
38#define CONFIG_MX31_HCLK_FREQ 26000000
39#define CONFIG_MX31_CLK32 32768
40
41#define CONFIG_DISPLAY_CPUINFO
42#define CONFIG_DISPLAY_BOARDINFO
43
e89f1f91
FE
44#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS
46#define CONFIG_INITRD_TAG
8449f287 47
d08e5ca3 48#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
8449f287 49#define CONFIG_SKIP_LOWLEVEL_INIT
d08e5ca3 50#endif
8449f287
ML
51
52/*
53 * Size of malloc() pool
54 */
38a8b3ea 55#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
8449f287
ML
56
57/*
58 * Hardware drivers
59 */
60
e89f1f91
FE
61#define CONFIG_MXC_UART
62#define CONFIG_SYS_MX31_UART1
b73850f7 63#define CONFIG_HW_WATCHDOG
8449f287 64
e89f1f91
FE
65#define CONFIG_HARD_SPI
66#define CONFIG_MXC_SPI
8449f287 67#define CONFIG_DEFAULT_SPI_BUS 1
9f481e95 68#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
8449f287 69
dfe5e14f
SB
70#define CONFIG_FSL_PMIC
71#define CONFIG_FSL_PMIC_BUS 1
72#define CONFIG_FSL_PMIC_CS 2
73#define CONFIG_FSL_PMIC_CLK 1000000
9f481e95 74#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
e89f1f91 75#define CONFIG_RTC_MC13783
8449f287 76
8449f287
ML
77/* allow to overwrite serial and ethaddr */
78#define CONFIG_ENV_OVERWRITE
79#define CONFIG_CONS_INDEX 1
80#define CONFIG_BAUDRATE 115200
81#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
82
83/***********************************************************
84 * Command definition
85 ***********************************************************/
86
87#include <config_cmd_default.h>
88
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_PING
fc971028 91#define CONFIG_CMD_DHCP
8449f287
ML
92#define CONFIG_CMD_SPI
93#define CONFIG_CMD_DATE
38a8b3ea 94#define CONFIG_CMD_NAND
8449f287
ML
95
96/*
97 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
98 * that CFG_NO_FLASH is undefined).
99 */
100#undef CONFIG_CMD_IMLS
101
b73850f7
FE
102#define BOARD_LATE_INIT
103
8449f287
ML
104#define CONFIG_BOOTDELAY 3
105
106#define CONFIG_EXTRA_ENV_SETTINGS \
107 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
108 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
109 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
110 "bootcmd=run bootcmd_net\0" \
111 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
38a8b3ea
ML
112 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
113 "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
114 "nand erase 0x0 0x40000; " \
115 "nand write 0x81000000 0x0 0x40000\0"
8449f287 116
736fead8 117#define CONFIG_NET_MULTI
e89f1f91 118#define CONFIG_SMC911X
736fead8 119#define CONFIG_SMC911X_BASE 0xB6000000
e89f1f91 120#define CONFIG_SMC911X_32_BIT
8449f287
ML
121
122/*
123 * Miscellaneous configurable options
124 */
125#define CONFIG_SYS_LONGHELP /* undef to save memory */
126#define CONFIG_SYS_PROMPT "uboot> "
127#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
128/* Print Buffer Size */
129#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
130 sizeof(CONFIG_SYS_PROMPT)+16)
131/* max number of command args */
132#define CONFIG_SYS_MAXARGS 16
133/* Boot Argument Buffer Size */
134#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
135
136/* memtest works on */
137#define CONFIG_SYS_MEMTEST_START 0x80000000
138#define CONFIG_SYS_MEMTEST_END 0x10000
139
140/* default load address */
141#define CONFIG_SYS_LOAD_ADDR 0x81000000
142
143#define CONFIG_SYS_HZ 1000
144
e89f1f91 145#define CONFIG_CMDLINE_EDITING
8449f287
ML
146
147/*-----------------------------------------------------------------------
148 * Stack sizes
149 *
150 * The stack sizes are set up in start.S using the settings below
151 */
152#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
153
154/*-----------------------------------------------------------------------
155 * Physical Memory Map
156 */
157#define CONFIG_NR_DRAM_BANKS 1
158#define PHYS_SDRAM_1 CSD0_BASE
159#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
e89f1f91 160#define CONFIG_BOARD_EARLY_INIT_F
8449f287 161
ed3df72d
FE
162#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
163#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
164#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
165#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
166#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
167
8449f287
ML
168/*-----------------------------------------------------------------------
169 * FLASH and environment organization
170 */
171/* No NOR flash present */
e89f1f91 172#define CONFIG_SYS_NO_FLASH
8449f287 173
e89f1f91 174#define CONFIG_ENV_IS_IN_NAND
38a8b3ea
ML
175#define CONFIG_ENV_OFFSET 0x40000
176#define CONFIG_ENV_OFFSET_REDUND 0x60000
177#define CONFIG_ENV_SIZE (128 * 1024)
8449f287 178
38a8b3ea
ML
179/*
180 * NAND driver
181 */
182#define CONFIG_NAND_MXC
183#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
184#define CONFIG_SYS_MAX_NAND_DEVICE 1
185#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
186#define CONFIG_MXC_NAND_HWECC
187#define CONFIG_SYS_NAND_LARGEPAGE
8449f287 188
d08e5ca3
ML
189/* NAND configuration for the NAND_SPL */
190
191/* Start copying real U-boot from the second page */
192#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
193#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
194/* Load U-Boot to this address */
195#define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
196#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
197
198#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
199#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
200#define CONFIG_SYS_NAND_PAGE_COUNT 64
201#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
202#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
203
204
205/* Configuration of lowlevel_init.S (clocks and SDRAM) */
206#define CCM_CCMR_SETUP 0x074B0BF5
207#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
208 PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \
209 PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \
210 PDR0_MCU_PODF(0))
211#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
212 PLL_MFN(12))
213
214#define ESDMISC_MDDR_SETUP 0x00000004
215#define ESDMISC_MDDR_RESET_DL 0x0000000c
216#define ESDCFG0_MDDR_SETUP 0x006ac73a
217
218#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
219#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
220 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
221#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
222#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
223#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
224#define ESDCTL_RW ESDCTL_SETTINGS
225
8449f287 226#endif /* __CONFIG_H */