]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/socfpga_common.h
arm: socfpga: Zap OF_CONTROL checks, it's always enabled
[people/ms/u-boot.git] / include / configs / socfpga_common.h
CommitLineData
5095ee08
PM
1/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
8
9#define CONFIG_SYS_GENERIC_BOARD
10
11/* Virtual target or real hardware */
12#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
13
5095ee08
PM
14#define CONFIG_SYS_THUMB_BUILD
15
5095ee08
PM
16/*
17 * High level configuration
18 */
19#define CONFIG_DISPLAY_CPUINFO
7287d5f0 20#define CONFIG_DISPLAY_BOARDINFO_LATE
9ec7414e 21#define CONFIG_ARCH_MISC_INIT
fc520894 22#define CONFIG_ARCH_EARLY_INIT_R
5095ee08
PM
23#define CONFIG_SYS_NO_FLASH
24#define CONFIG_CLOCKS
25
251faa20
MV
26#define CONFIG_CRC32_VERIFY
27
5095ee08
PM
28#define CONFIG_FIT
29#define CONFIG_OF_LIBFDT
30#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
31
32#define CONFIG_TIMESTAMP /* Print image info with timestamp */
33
34/*
35 * Memory configurations
36 */
37#define CONFIG_NR_DRAM_BANKS 1
38#define PHYS_SDRAM_1 0x0
0223a95c 39#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
5095ee08
PM
40#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
41#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
42
43#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
7599b53d
MV
44#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
45#define CONFIG_SYS_INIT_SP_OFFSET \
46 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
47#define CONFIG_SYS_INIT_SP_ADDR \
48 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
5095ee08
PM
49
50#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
51#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
52#define CONFIG_SYS_TEXT_BASE 0x08000040
53#else
54#define CONFIG_SYS_TEXT_BASE 0x01000040
55#endif
56
57/*
58 * U-Boot general configurations
59 */
60#define CONFIG_SYS_LONGHELP
61#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
62#define CONFIG_SYS_PBSIZE \
63 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
64 /* Print buffer size */
65#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
66#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
67 /* Boot argument buffer size */
68#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
69#define CONFIG_AUTO_COMPLETE /* Command auto complete */
70#define CONFIG_CMDLINE_EDITING /* Command history etc */
71#define CONFIG_SYS_HUSH_PARSER
72
73/*
74 * Cache
75 */
76#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
77#define CONFIG_SYS_CACHELINE_SIZE 32
78#define CONFIG_SYS_L2_PL310
79#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
80
cdd4e6cc
DN
81/*
82 * SDRAM controller
83 */
84#define CONFIG_ALTERA_SDRAM
85
8a78ca9e
MV
86/*
87 * EPCS/EPCQx1 Serial Flash Controller
88 */
89#ifdef CONFIG_ALTERA_SPI
90#define CONFIG_CMD_SPI
91#define CONFIG_CMD_SF
92#define CONFIG_SF_DEFAULT_SPEED 30000000
8a78ca9e
MV
93#define CONFIG_SPI_FLASH_STMICRO
94#define CONFIG_SPI_FLASH_BAR
95/*
96 * The base address is configurable in QSys, each board must specify the
97 * base address based on it's particular FPGA configuration. Please note
98 * that the address here is incremented by 0x400 from the Base address
99 * selected in QSys, since the SPI registers are at offset +0x400.
100 * #define CONFIG_SYS_SPI_BASE 0xff240400
101 */
102#endif
103
5095ee08
PM
104/*
105 * Ethernet on SoC (EMAC)
106 */
107#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
5095ee08
PM
108#define CONFIG_DW_ALTDESCRIPTOR
109#define CONFIG_MII
110#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
111#define CONFIG_PHYLIB
112#define CONFIG_PHY_GIGE
113#endif
114
115/*
116 * FPGA Driver
117 */
118#ifdef CONFIG_CMD_FPGA
119#define CONFIG_FPGA
120#define CONFIG_FPGA_ALTERA
121#define CONFIG_FPGA_SOCFPGA
122#define CONFIG_FPGA_COUNT 1
123#endif
124
125/*
126 * L4 OSC1 Timer 0
127 */
128/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
129#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
130#define CONFIG_SYS_TIMER_COUNTS_DOWN
131#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
132#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
133#define CONFIG_SYS_TIMER_RATE 2400000
134#else
135#define CONFIG_SYS_TIMER_RATE 25000000
136#endif
137
138/*
139 * L4 Watchdog
140 */
141#ifdef CONFIG_HW_WATCHDOG
142#define CONFIG_DESIGNWARE_WATCHDOG
143#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
144#define CONFIG_DW_WDT_CLOCK_KHZ 25000
d0e932de 145#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
5095ee08
PM
146#endif
147
148/*
149 * MMC Driver
150 */
151#ifdef CONFIG_CMD_MMC
152#define CONFIG_MMC
153#define CONFIG_BOUNCE_BUFFER
154#define CONFIG_GENERIC_MMC
155#define CONFIG_DWMMC
156#define CONFIG_SOCFPGA_DWMMC
157#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
158#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
159#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
160/* FIXME */
161/* using smaller max blk cnt to avoid flooding the limited stack we have */
162#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
163#endif
164
7fb0f596 165/*
ebcaf966
SR
166 * I2C support
167 */
168#define CONFIG_SYS_I2C
169#define CONFIG_SYS_I2C_DW
170#define CONFIG_SYS_I2C_BUS_MAX 4
171#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
172#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
173#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
174#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
175/* Using standard mode which the speed up to 100Kb/s */
176#define CONFIG_SYS_I2C_SPEED 100000
177#define CONFIG_SYS_I2C_SPEED1 100000
178#define CONFIG_SYS_I2C_SPEED2 100000
179#define CONFIG_SYS_I2C_SPEED3 100000
180/* Address of device when used as slave */
181#define CONFIG_SYS_I2C_SLAVE 0x02
182#define CONFIG_SYS_I2C_SLAVE1 0x02
183#define CONFIG_SYS_I2C_SLAVE2 0x02
184#define CONFIG_SYS_I2C_SLAVE3 0x02
185#ifndef __ASSEMBLY__
186/* Clock supplied to I2C controller in unit of MHz */
187unsigned int cm_get_l4_sp_clk_hz(void);
188#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
189#endif
190#define CONFIG_CMD_I2C
191
7fb0f596
SR
192/*
193 * QSPI support
194 */
7fb0f596
SR
195#define CONFIG_CADENCE_QSPI
196/* Enable multiple SPI NOR flash manufacturers */
7fb0f596
SR
197#define CONFIG_SPI_FLASH_STMICRO /* Micron/Numonyx flash */
198#define CONFIG_SPI_FLASH_SPANSION /* Spansion flash */
cbc9544d 199#ifndef CONFIG_SPL_BUILD
7fb0f596 200#define CONFIG_SPI_FLASH_MTD
55b4312b
MV
201#define CONFIG_CMD_MTDPARTS
202#define CONFIG_MTD_DEVICE
203#define CONFIG_MTD_PARTITIONS
204#define MTDIDS_DEFAULT "nor0=ff705000.spi"
cbc9544d 205#endif
7fb0f596
SR
206/* QSPI reference clock */
207#ifndef __ASSEMBLY__
208unsigned int cm_get_qspi_controller_clk_hz(void);
209#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
210#endif
211#define CONFIG_CQSPI_DECODER 0
212#define CONFIG_CMD_SF
ab48b19a 213#define CONFIG_SPI_FLASH_BAR
7fb0f596 214
0c745d00
MV
215/*
216 * Designware SPI support
217 */
a6e73591 218#define CONFIG_DESIGNWARE_SPI
a6e73591 219#define CONFIG_CMD_SPI
a6e73591 220
5095ee08
PM
221/*
222 * Serial Driver
223 */
224#define CONFIG_SYS_NS16550
225#define CONFIG_SYS_NS16550_SERIAL
226#define CONFIG_SYS_NS16550_REG_SIZE -4
227#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
228#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
229#define CONFIG_SYS_NS16550_CLK 1000000
230#else
231#define CONFIG_SYS_NS16550_CLK 100000000
232#endif
233#define CONFIG_CONS_INDEX 1
234#define CONFIG_BAUDRATE 115200
235
20cadbbe
MV
236/*
237 * USB
238 */
239#ifdef CONFIG_CMD_USB
240#define CONFIG_USB_DWC2
241#define CONFIG_USB_STORAGE
242/*
243 * NOTE: User must define either of the following to select which
244 * of the two USB controllers available on SoCFPGA to use.
245 * The DWC2 driver doesn't support multiple USB controllers.
246 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
247 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
248 */
249#endif
250
0223a95c
MV
251/*
252 * USB Gadget (DFU, UMS)
253 */
254#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
255#define CONFIG_USB_GADGET
256#define CONFIG_USB_GADGET_S3C_UDC_OTG
257#define CONFIG_USB_GADGET_DUALSPEED
258#define CONFIG_USB_GADGET_VBUS_DRAW 2
259
260/* USB Composite download gadget - g_dnl */
01acd6ab
PK
261#define CONFIG_USB_GADGET_DOWNLOAD
262#define CONFIG_USB_FUNCTION_MASS_STORAGE
0223a95c 263
01acd6ab 264#define CONFIG_USB_FUNCTION_DFU
0223a95c
MV
265#define CONFIG_DFU_MMC
266#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
267#define DFU_DEFAULT_POLL_TIMEOUT 300
268
269/* USB IDs */
270#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
271#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
272#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
273#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
274#ifndef CONFIG_G_DNL_MANUFACTURER
275#define CONFIG_G_DNL_MANUFACTURER "Altera"
276#endif
277#endif
278
5095ee08
PM
279/*
280 * U-Boot environment
281 */
282#define CONFIG_SYS_CONSOLE_IS_IN_ENV
283#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
284#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
285#define CONFIG_ENV_IS_NOWHERE
286#define CONFIG_ENV_SIZE 4096
287
288/*
289 * SPL
34584d19
MV
290 *
291 * SRAM Memory layout:
292 *
293 * 0xFFFF_0000 ...... Start of SRAM
294 * 0xFFFF_xxxx ...... Top of stack (grows down)
295 * 0xFFFF_yyyy ...... Malloc area
296 * 0xFFFF_zzzz ...... Global Data
297 * 0xFFFF_FF00 ...... End of SRAM
5095ee08
PM
298 */
299#define CONFIG_SPL_FRAMEWORK
5095ee08 300#define CONFIG_SPL_RAM_DEVICE
34584d19 301#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
6868160a 302#define CONFIG_SPL_MAX_SIZE (64 * 1024)
7599b53d
MV
303#ifdef CONFIG_SPL_BUILD
304#define CONFIG_SYS_MALLOC_SIMPLE
305#endif
5095ee08 306
5095ee08
PM
307#define CONFIG_SPL_LIBCOMMON_SUPPORT
308#define CONFIG_SPL_LIBGENERIC_SUPPORT
309#define CONFIG_SPL_WATCHDOG_SUPPORT
310#define CONFIG_SPL_SERIAL_SUPPORT
d3f34e75 311#define CONFIG_SPL_MMC_SUPPORT
346d6f56 312#define CONFIG_SPL_SPI_SUPPORT
d3f34e75
MV
313
314/* SPL SDMMC boot support */
315#ifdef CONFIG_SPL_MMC_SUPPORT
316#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
317#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
318#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
319#define CONFIG_SPL_LIBDISK_SUPPORT
320#else
321#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
322#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
323#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
324#endif
325#endif
5095ee08 326
346d6f56
MV
327/* SPL QSPI boot support */
328#ifdef CONFIG_SPL_SPI_SUPPORT
329#define CONFIG_DM_SEQ_ALIAS 1
330#define CONFIG_SPL_SPI_FLASH_SUPPORT
331#define CONFIG_SPL_SPI_LOAD
332#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
333#endif
334
a717b811
DN
335/*
336 * Stack setup
337 */
338#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
339
5095ee08 340#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */