]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/socfpga_common.h
ns16550: move CONFIG_SYS_NS16550 to Kconfig
[people/ms/u-boot.git] / include / configs / socfpga_common.h
CommitLineData
5095ee08
PM
1/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
8
5095ee08
PM
9
10/* Virtual target or real hardware */
11#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
12
5095ee08
PM
13#define CONFIG_SYS_THUMB_BUILD
14
5095ee08
PM
15/*
16 * High level configuration
17 */
18#define CONFIG_DISPLAY_CPUINFO
7287d5f0 19#define CONFIG_DISPLAY_BOARDINFO_LATE
9ec7414e 20#define CONFIG_ARCH_MISC_INIT
fc520894 21#define CONFIG_ARCH_EARLY_INIT_R
5095ee08
PM
22#define CONFIG_SYS_NO_FLASH
23#define CONFIG_CLOCKS
24
251faa20
MV
25#define CONFIG_CRC32_VERIFY
26
5095ee08
PM
27#define CONFIG_FIT
28#define CONFIG_OF_LIBFDT
29#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * Memory configurations
35 */
36#define CONFIG_NR_DRAM_BANKS 1
37#define PHYS_SDRAM_1 0x0
0223a95c 38#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
5095ee08
PM
39#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
40#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
41
42#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
7599b53d
MV
43#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
44#define CONFIG_SYS_INIT_SP_OFFSET \
45 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
46#define CONFIG_SYS_INIT_SP_ADDR \
47 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
5095ee08
PM
48
49#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
50#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
51#define CONFIG_SYS_TEXT_BASE 0x08000040
52#else
53#define CONFIG_SYS_TEXT_BASE 0x01000040
54#endif
55
56/*
57 * U-Boot general configurations
58 */
59#define CONFIG_SYS_LONGHELP
60#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
61#define CONFIG_SYS_PBSIZE \
62 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
63 /* Print buffer size */
64#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
65#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
66 /* Boot argument buffer size */
67#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
68#define CONFIG_AUTO_COMPLETE /* Command auto complete */
69#define CONFIG_CMDLINE_EDITING /* Command history etc */
70#define CONFIG_SYS_HUSH_PARSER
71
72/*
73 * Cache
74 */
5095ee08
PM
75#define CONFIG_SYS_CACHELINE_SIZE 32
76#define CONFIG_SYS_L2_PL310
77#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
78
cdd4e6cc
DN
79/*
80 * SDRAM controller
81 */
82#define CONFIG_ALTERA_SDRAM
83
8a78ca9e
MV
84/*
85 * EPCS/EPCQx1 Serial Flash Controller
86 */
87#ifdef CONFIG_ALTERA_SPI
88#define CONFIG_CMD_SPI
89#define CONFIG_CMD_SF
90#define CONFIG_SF_DEFAULT_SPEED 30000000
8a78ca9e
MV
91#define CONFIG_SPI_FLASH_STMICRO
92#define CONFIG_SPI_FLASH_BAR
93/*
94 * The base address is configurable in QSys, each board must specify the
95 * base address based on it's particular FPGA configuration. Please note
96 * that the address here is incremented by 0x400 from the Base address
97 * selected in QSys, since the SPI registers are at offset +0x400.
98 * #define CONFIG_SYS_SPI_BASE 0xff240400
99 */
100#endif
101
5095ee08
PM
102/*
103 * Ethernet on SoC (EMAC)
104 */
105#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
5095ee08
PM
106#define CONFIG_DW_ALTDESCRIPTOR
107#define CONFIG_MII
108#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
109#define CONFIG_PHYLIB
110#define CONFIG_PHY_GIGE
111#endif
112
113/*
114 * FPGA Driver
115 */
116#ifdef CONFIG_CMD_FPGA
117#define CONFIG_FPGA
118#define CONFIG_FPGA_ALTERA
119#define CONFIG_FPGA_SOCFPGA
120#define CONFIG_FPGA_COUNT 1
121#endif
122
123/*
124 * L4 OSC1 Timer 0
125 */
126/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
127#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
128#define CONFIG_SYS_TIMER_COUNTS_DOWN
129#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
130#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
131#define CONFIG_SYS_TIMER_RATE 2400000
132#else
133#define CONFIG_SYS_TIMER_RATE 25000000
134#endif
135
136/*
137 * L4 Watchdog
138 */
139#ifdef CONFIG_HW_WATCHDOG
140#define CONFIG_DESIGNWARE_WATCHDOG
141#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
142#define CONFIG_DW_WDT_CLOCK_KHZ 25000
d0e932de 143#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
5095ee08
PM
144#endif
145
146/*
147 * MMC Driver
148 */
149#ifdef CONFIG_CMD_MMC
150#define CONFIG_MMC
151#define CONFIG_BOUNCE_BUFFER
152#define CONFIG_GENERIC_MMC
153#define CONFIG_DWMMC
154#define CONFIG_SOCFPGA_DWMMC
155#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
156#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
157#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
158/* FIXME */
159/* using smaller max blk cnt to avoid flooding the limited stack we have */
160#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
161#endif
162
7fb0f596 163/*
ebcaf966
SR
164 * I2C support
165 */
166#define CONFIG_SYS_I2C
167#define CONFIG_SYS_I2C_DW
168#define CONFIG_SYS_I2C_BUS_MAX 4
169#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
170#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
171#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
172#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
173/* Using standard mode which the speed up to 100Kb/s */
174#define CONFIG_SYS_I2C_SPEED 100000
175#define CONFIG_SYS_I2C_SPEED1 100000
176#define CONFIG_SYS_I2C_SPEED2 100000
177#define CONFIG_SYS_I2C_SPEED3 100000
178/* Address of device when used as slave */
179#define CONFIG_SYS_I2C_SLAVE 0x02
180#define CONFIG_SYS_I2C_SLAVE1 0x02
181#define CONFIG_SYS_I2C_SLAVE2 0x02
182#define CONFIG_SYS_I2C_SLAVE3 0x02
183#ifndef __ASSEMBLY__
184/* Clock supplied to I2C controller in unit of MHz */
185unsigned int cm_get_l4_sp_clk_hz(void);
186#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
187#endif
188#define CONFIG_CMD_I2C
189
7fb0f596
SR
190/*
191 * QSPI support
192 */
7fb0f596
SR
193#define CONFIG_CADENCE_QSPI
194/* Enable multiple SPI NOR flash manufacturers */
7fb0f596
SR
195#define CONFIG_SPI_FLASH_STMICRO /* Micron/Numonyx flash */
196#define CONFIG_SPI_FLASH_SPANSION /* Spansion flash */
cbc9544d 197#ifndef CONFIG_SPL_BUILD
7fb0f596 198#define CONFIG_SPI_FLASH_MTD
55b4312b
MV
199#define CONFIG_CMD_MTDPARTS
200#define CONFIG_MTD_DEVICE
201#define CONFIG_MTD_PARTITIONS
202#define MTDIDS_DEFAULT "nor0=ff705000.spi"
cbc9544d 203#endif
7fb0f596
SR
204/* QSPI reference clock */
205#ifndef __ASSEMBLY__
206unsigned int cm_get_qspi_controller_clk_hz(void);
207#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
208#endif
209#define CONFIG_CQSPI_DECODER 0
210#define CONFIG_CMD_SF
ab48b19a 211#define CONFIG_SPI_FLASH_BAR
7fb0f596 212
0c745d00
MV
213/*
214 * Designware SPI support
215 */
a6e73591 216#define CONFIG_DESIGNWARE_SPI
a6e73591 217#define CONFIG_CMD_SPI
a6e73591 218
5095ee08
PM
219/*
220 * Serial Driver
221 */
5095ee08
PM
222#define CONFIG_SYS_NS16550_SERIAL
223#define CONFIG_SYS_NS16550_REG_SIZE -4
224#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
225#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
226#define CONFIG_SYS_NS16550_CLK 1000000
227#else
228#define CONFIG_SYS_NS16550_CLK 100000000
229#endif
230#define CONFIG_CONS_INDEX 1
231#define CONFIG_BAUDRATE 115200
232
20cadbbe
MV
233/*
234 * USB
235 */
236#ifdef CONFIG_CMD_USB
237#define CONFIG_USB_DWC2
238#define CONFIG_USB_STORAGE
239/*
240 * NOTE: User must define either of the following to select which
241 * of the two USB controllers available on SoCFPGA to use.
242 * The DWC2 driver doesn't support multiple USB controllers.
243 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
244 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
245 */
246#endif
247
0223a95c
MV
248/*
249 * USB Gadget (DFU, UMS)
250 */
251#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
252#define CONFIG_USB_GADGET
253#define CONFIG_USB_GADGET_S3C_UDC_OTG
254#define CONFIG_USB_GADGET_DUALSPEED
255#define CONFIG_USB_GADGET_VBUS_DRAW 2
256
257/* USB Composite download gadget - g_dnl */
01acd6ab
PK
258#define CONFIG_USB_GADGET_DOWNLOAD
259#define CONFIG_USB_FUNCTION_MASS_STORAGE
0223a95c 260
01acd6ab 261#define CONFIG_USB_FUNCTION_DFU
0223a95c
MV
262#define CONFIG_DFU_MMC
263#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
264#define DFU_DEFAULT_POLL_TIMEOUT 300
265
266/* USB IDs */
267#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
268#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
269#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
270#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
271#ifndef CONFIG_G_DNL_MANUFACTURER
272#define CONFIG_G_DNL_MANUFACTURER "Altera"
273#endif
274#endif
275
5095ee08
PM
276/*
277 * U-Boot environment
278 */
279#define CONFIG_SYS_CONSOLE_IS_IN_ENV
280#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
281#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
5095ee08
PM
282#define CONFIG_ENV_SIZE 4096
283
284/*
285 * SPL
34584d19
MV
286 *
287 * SRAM Memory layout:
288 *
289 * 0xFFFF_0000 ...... Start of SRAM
290 * 0xFFFF_xxxx ...... Top of stack (grows down)
291 * 0xFFFF_yyyy ...... Malloc area
292 * 0xFFFF_zzzz ...... Global Data
293 * 0xFFFF_FF00 ...... End of SRAM
5095ee08
PM
294 */
295#define CONFIG_SPL_FRAMEWORK
5095ee08 296#define CONFIG_SPL_RAM_DEVICE
34584d19 297#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
6868160a 298#define CONFIG_SPL_MAX_SIZE (64 * 1024)
7599b53d
MV
299#ifdef CONFIG_SPL_BUILD
300#define CONFIG_SYS_MALLOC_SIMPLE
301#endif
5095ee08 302
5095ee08
PM
303#define CONFIG_SPL_LIBCOMMON_SUPPORT
304#define CONFIG_SPL_LIBGENERIC_SUPPORT
305#define CONFIG_SPL_WATCHDOG_SUPPORT
306#define CONFIG_SPL_SERIAL_SUPPORT
d3f34e75 307#define CONFIG_SPL_MMC_SUPPORT
346d6f56 308#define CONFIG_SPL_SPI_SUPPORT
d3f34e75
MV
309
310/* SPL SDMMC boot support */
311#ifdef CONFIG_SPL_MMC_SUPPORT
312#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
313#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
314#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
315#define CONFIG_SPL_LIBDISK_SUPPORT
316#else
317#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
318#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
319#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
320#endif
321#endif
5095ee08 322
346d6f56
MV
323/* SPL QSPI boot support */
324#ifdef CONFIG_SPL_SPI_SUPPORT
325#define CONFIG_DM_SEQ_ALIAS 1
326#define CONFIG_SPL_SPI_FLASH_SUPPORT
327#define CONFIG_SPL_SPI_LOAD
328#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
329#endif
330
a717b811
DN
331/*
332 * Stack setup
333 */
334#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
335
5095ee08 336#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */