]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
2.41 Release sources
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
6d96a594 2
d501d384
NC
3Changes in 2.41:
4
c88ed92f
ZJ
5* Add support for Intel FRED instructions.
6
7* Add support for Intel LKGS instructions.
8
d100d8c1
HJ
9* Add support for Intel AMX-COMPLEX instructions.
10
60336e19
RS
11* Add SME2 support to the AArch64 port.
12
695a8c34
JB
13* A new .insn directive is recognized by x86 gas.
14
3863e5e4
WX
15* Add support for LoongArch LSX instructions.
16
17* Add support for LoongArch LASX instructions.
18
19* Add support for LoongArch LVZ instructions.
20
21* Add support for LoongArch LBT instructions.
22
23* Initial LoongArch support for linker relaxation has been added.
24
25* Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
26
a72b0718
NC
27Changes in 2.40:
28
b06311ad
KL
29* Add support for Intel RAO-INT instructions.
30
01d8ce74 31* Add support for Intel AVX-NE-CONVERT instructions.
32
2188d6ea
HL
33* Add support for Intel MSRLIST instructions.
34
941f0833
HL
35* Add support for Intel WRMSRNS instructions.
36
a93e3234
HJ
37* Add support for Intel CMPccXADD instructions.
38
23ae61ad
CL
39* Add support for Intel AVX-VNNI-INT8 instructions.
40
4321af3e
HW
41* Add support for Intel AVX-IFMA instructions.
42
ef07be45
CL
43* Add support for Intel PREFETCHI instructions.
44
68830fba
CL
45* Add support for Intel AMX-FP16 instructions.
46
2cac01e3
FS
47* gas now supports --compress-debug-sections=zstd to compress
48 debug sections with zstd.
d846c35e 49
b0c295e1
ML
50* Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
51 that selects the default compression algorithm
52 for --enable-compressed-debug-sections.
2cac01e3 53
27e60212 54* Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
01804a09 55 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
4a3bc79b
CM
56 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
57 ISA manual, which are implemented in the Allwinner D1.
27e60212 58
f262d2df
PD
59* Add support for the RISC-V Zawrs extension, version 1.0-rc4.
60
cafdb713
SP
61* Add support for Cortex-X1C for Arm.
62
b2cb03d5
IB
63* New command line option --gsframe to generate SFrame unwind information
64 on x86_64 and aarch64 targets.
65
0bd09323
NC
66Changes in 2.39:
67
c085ab00
JB
68* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
69 Intel K1OM.
70
5a3ca6e3
PD
71* Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
72 1.0-fd39d01.
73
74* Add support for the RISC-V Zfh extension, version 1.0.
75
76* Add support for the Zhinx extension, version 1.0.0-rc.
77
78* Add support for the RISC-V H extension.
79
80* Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
81 extension, version 1.0.0-rc.
82
a74e1cb3
NC
83Changes in 2.38:
84
36cb9e7e
RS
85* Add support for AArch64 system registers that were missing in previous
86 releases.
87
4462d7c4 88* Add support for the LoongArch instruction set.
89
c8480b58
L
90* Add a command-line option, -muse-unaligned-vector-move, for x86 target
91 to encode aligned vector move as unaligned vector move.
92
80cfde76
PW
93* Add support for Cortex-R52+ for Arm.
94
50aaf5e6 95* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 96
14f45859
PW
97* Add support for Cortex-A710 for Arm.
98
57f02370
PW
99* Add support for Scalable Matrix Extension (SME) for AArch64.
100
578c64a4
NC
101* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
102 assembler what to when it encoutners multibyte characters in the input. The
103 default is to allow them. Setting the option to "warn" will generate a
104 warning message whenever any multibyte character is encountered. Using the
105 option to "warn-sym-only" will make the assembler generate a warning whenever a
106 symbol is defined containing multibyte characters. (References to undefined
107 symbols will not generate warnings).
108
ff01bb6c
L
109* Outputs of .ds.x directive and .tfloat directive with hex input from
110 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
111 output of .tfloat directive.
112
35180222
RS
113* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
114 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 115
a2b1ea81
RS
116* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
117 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 118
0cc78721
CL
119* Add support for Intel AVX512_FP16 instructions.
120
6b60a1ec
PD
121* Add support for the RISC-V scalar crypto extension, version 1.0.0.
122
123* Add support for the RISC-V vector extension, version 1.0.
124
125* Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
126
127* Add support for the RISC-V svinval extension, version 1.0.
128
129* Add support for the RISC-V hypervisor extension, as defined by Privileged
130 Specification 1.12.
131
51419248
NC
132Changes in 2.37:
133
933feaf3
AM
134* arm-symbianelf support removed.
135
02202574
PW
136* Add support for Realm Management Extension (RME) for AArch64.
137
157a088c
PD
138* Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
139 bit manipulation extension, version 0.93.
140
055bc77a
NC
141Changes in 2.36:
142
58bf9b6a
L
143* Add support for Intel AVX VNNI instructions.
144
c1fa250a
LC
145* Add support for Intel HRESET instruction.
146
f64c42a9
LC
147* Add support for Intel UINTR instructions.
148
6d96a594
C
149* Support non-absolute segment values for i386 lcall and ljmp.
150
b71702f1
NC
151* When setting the link order attribute of ELF sections, it is now possible to
152 use a numeric section index instead of symbol name.
42c36b73 153
a3a02fe8
PW
154* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
155 AArch64 and ARM.
b71702f1 156 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 157
b71702f1 158* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
159 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
160 Extension) system registers for AArch64.
c81946ef 161
8926e54e 162* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 163
a984d94a 164* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 165 AArch64.
fd195909 166
e64441b1 167* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 168
fd65497d
PW
169* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
170 64-byte load/store instructions for this feature.
171
3f4ff088
PW
172* Add support for +pauth (Pointer Authentication) feature for -march in
173 AArch64.
174
81d54bb7 175* Add support for Intel TDX instructions.
96a84ea3 176
c4694f17
TG
177* Add support for Intel Key Locker instructions.
178
b1766e7c
NC
179* Added a .nop directive to generate a single no-op instruction in a target
180 neutral manner. This instruction does have an effect on DWARF line number
181 generation, if that is active.
182
a0522545
ML
183* Removed --reduce-memory-overheads and --hash-size as gas now
184 uses hash tables that can be expand and shrink automatically.
185
789198ca
L
186* Add {disp16} pseudo prefix to x86 assembler.
187
260cd341
LC
188* Add support for Intel AMX instructions.
189
939b95c7
L
190* Configure with --enable-x86-used-note by default for Linux/x86.
191
99fabbc9
JL
192* Add support for the SHF_GNU_RETAIN flag, which can be applied to
193 sections using the 'R' flag in the .section directive.
194 SHF_GNU_RETAIN specifies that the section should not be garbage
195 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
196
c17cf68c
PD
197* Add support for the RISC-V Zihintpause extension.
198
b115b9fd
NC
199Changes in 2.35:
200
bbd19b19
L
201* X86 NaCl target support is removed.
202
6914be53
L
203* Extend .symver directive to update visibility of the original symbol
204 and assign one original symbol to different versioned symbols.
205
6e0e8b45
L
206* Add support for Intel SERIALIZE and TSXLDTRK instructions.
207
9e8f1c90
L
208* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
209 -mlfence-before-ret= options to x86 assembler to help mitigate
210 CVE-2020-0551.
211
5496f3c6
NC
212* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
213 (if such output is being generated). Added the ability to generate
214 version 5 .debug_line sections.
215
251dae91
TC
216* Add -mbig-obj support to i386 MingW targets.
217
4362996c
PD
218* Add support for the -mriscv-isa-version argument, to select the version of
219 the RISC-V ISA specification used when assembling.
220
221* Remove support for the RISC-V privileged specification, version 1.9.
222
ae774686
NC
223Changes in 2.34:
224
5eb617a7
L
225* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
226 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
227 options to x86 assembler to align branches within a fixed boundary
228 with segment prefixes or NOPs.
229
6655dba2
SB
230* Add support for Zilog eZ80 and Zilog Z180 CPUs.
231
232* Add support for z80-elf target.
233
234* Add support for relocation of each byte or word of multibyte value to Z80
235 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
236 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
237
238* Add SDCC support for Z80 targets.
239
60391a25
PB
240Changes in 2.33:
241
7738ddb4
MM
242* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
243 instructions.
244
245* Add support for the Arm Transactional Memory Extension (TME)
246 instructions.
247
514bbb0f
AV
248* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
249 instructions.
250
b20d3859
BW
251* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
252 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
253 time option to set the default behavior. Set the default if the configure
254 option is not used to "no".
6f2117ba 255
546053ac
DZ
256* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
257 processors.
258
259* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
260 Cortex-A76AE, and Cortex-A77 processors.
261
b20d3859
BW
262* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
263 floating point literals. Add .float16_format directive and
264 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
265 encoding.
266
66f8b2cb
AB
267* Add --gdwarf-cie-version command line flag. This allows control over which
268 version of DWARF CIE the assembler creates.
269
f974f26c
NC
270Changes in 2.32:
271
03751133
L
272* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
273 VEX.W-ignored (WIG) VEX instructions.
274
b4a3a7b4
L
275* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
276 notes. Add a --enable-x86-used-note configure time option to set the
277 default behavior. Set the default if the configure option is not used
278 to "no".
279
a693765e
CX
280* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
281
bdc6c06e
CX
282* Add support for the MIPS Loongson EXTensions (EXT) instructions.
283
716c08de
CX
284* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
285
b8891f8d
AJ
286* Add support for the C-SKY processor series.
287
8095d2f7
CX
288* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
289 ASE.
290
719d8288
NC
291Changes in 2.31:
292
fc6141f0
NC
293* The ADR and ADRL pseudo-instructions supported by the ARM assembler
294 now only set the bottom bit of the address of thumb function symbols
295 if the -mthumb-interwork command line option is active.
296
6f20c942
FS
297* Add support for the MIPS Global INValidate (GINV) ASE.
298
730c3174
SE
299* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
300
7b4ae824
JD
301* Add support for the Freescale S12Z architecture.
302
0df8ad28
NC
303* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
304 Build Attribute notes if none are present in the input sources. Add a
305 --enable-generate-build-notes=[yes|no] configure time option to set the
306 default behaviour. Set the default if the configure option is not used
307 to "no".
308
bd5dea88
L
309* Remove -mold-gcc command-line option for x86 targets.
310
b6f8c7c4
L
311* Add -O[2|s] command-line options to x86 assembler to enable alternate
312 shorter instruction encoding.
313
8f065d3b 314* Add support for .nops directive. It is currently supported only for
62a02d25
L
315 x86 targets.
316
64411043
PD
317* Add support for the .insn directive on RISC-V targets.
318
9176ac5b
NC
319Changes in 2.30:
320
ba8826a8
AO
321* Add support for loaction views in DWARF debug line information.
322
55a09eb6
TG
323Changes in 2.29:
324
a91e1603
L
325* Add support for ELF SHF_GNU_MBIND.
326
f96bd6c2
PC
327* Add support for the WebAssembly file format and wasm32 ELF conversion.
328
7e0de605 329* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
330 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
331 that the registers are invalid.
7e0de605 332
93f11b16
DD
333* Add support for the Texas Instruments PRU processor.
334
0cda1e19
TP
335* Support for the ARMv8-R architecture and Cortex-R52 processor has been
336 added to the ARM port.
ced40572 337
9703a4ef
TG
338Changes in 2.28:
339
e23eba97
NC
340* Add support for the RISC-V architecture.
341
b19ea8d2 342* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 343
96a84ea3
TG
344Changes in 2.27:
345
4e3e1fdf
L
346* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
347
2edb36e7
NC
348* Add --no-pad-sections to stop the assembler from padding the end of output
349 sections up to their alignment boundary.
350
15afaa63
TP
351* Support for the ARMv8-M architecture has been added to the ARM port. Support
352 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
353 port.
354
f36e33da
CZ
355* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
356 .extCoreRegister pseudo-ops that allow an user to define custom
357 instructions, conditional codes, auxiliary and core registers.
358
b8871f35
L
359* Add a configure option --enable-elf-stt-common to decide whether ELF
360 assembler should generate common symbols with the STT_COMMON type by
361 default. Default to no.
362
a05a5b64 363* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
364 whether to generate common symbols with the STT_COMMON type.
365
9fb71ee4
NC
366* Add ability to set section flags and types via numeric values for ELF
367 based targets.
81c23f82 368
0cb4071e
L
369* Add a configure option --enable-x86-relax-relocations to decide whether
370 x86 assembler should generate relax relocations by default. Default to
371 yes, except for x86 Solaris targets older than Solaris 12.
372
a05a5b64 373* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
374 whether to generate relax relocations.
375
a05a5b64 376* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
377 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
378
4670103e
CZ
379* Add assembly-time relaxation option for ARC cpus.
380
9004b6bd
AB
381* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
382 cpu type to be adjusted at configure time.
383
7feec526
TG
384Changes in 2.26:
385
edeefb67
L
386* Add a configure option --enable-compressed-debug-sections={all,gas} to
387 decide whether DWARF debug sections should be compressed by default.
e12fe555 388
886a2506
NC
389* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
390 assembler support for Argonaut RISC architectures.
391
d02603dc
NC
392* Symbol and label names can now be enclosed in double quotes (") which allows
393 them to contain characters that are not part of valid symbol names in high
394 level languages.
395
f33026a9
MW
396* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
397 previous spelling, -march=armv6zk, is still accepted.
398
88f0ea34
MW
399* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
400 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
401 extensions has also been added to the Aarch64 port.
402
a5932920
MW
403* Support for the ARMv8.1 architecture has been added to the ARM port. Support
404 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
405 been added to the ARM port.
406
ea556d25
L
407* Extend --compress-debug-sections option to support
408 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
409 targets.
410
0d2b51ad
L
411* --compress-debug-sections is turned on for Linux/x86 by default.
412
c50415e2
TG
413Changes in 2.25:
414
f36e8886
BS
415* Add support for the AVR Tiny microcontrollers.
416
73589c9d
CS
417* Replace support for openrisc and or32 with support for or1k.
418
2e6976a8 419* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 420 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 421
35c08157
KLC
422* Add support for the Andes NDS32.
423
58ca03a2
TG
424Changes in 2.24:
425
13761a11
NC
426* Add support for the Texas Instruments MSP430X processor.
427
a05a5b64 428* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
429 generation of DWARF .debug_line sections.
430
36591ba1
SL
431* Add support for Altera Nios II.
432
a3c62988
NC
433* Add support for the Imagination Technologies Meta processor.
434
5bf135a7
NC
435* Add support for the v850e3v5.
436
e8044f35
RS
437* Remove assembler support for MIPS ECOFF targets.
438
af18cb59
TG
439Changes in 2.23:
440
da2bb560
NC
441* Add support for the 64-bit ARM architecture: AArch64.
442
6927f982
NC
443* Add support for S12X processor.
444
b9c361e0
JL
445* Add support for the VLE extension to the PowerPC architecture.
446
f6c1a2d5
NC
447* Add support for the Freescale XGATE architecture.
448
fa94de6b
RM
449* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
450 directives. These are currently available only for x86 and ARM targets.
451
99c513f6
DD
452* Add support for the Renesas RL78 architecture.
453
cfb8c092
NC
454* Add support for the Adapteva EPIPHANY architecture.
455
fe13e45b 456* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 457
a7142d94
TG
458Changes in 2.22:
459
69f56ae1 460* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 461
90b3661c 462Changes in 2.21:
44f45767 463
5fec8599
L
464* Gas no longer requires doubling of ampersands in macros.
465
40b36596
JM
466* Add support for the TMS320C6000 (TI C6X) processor family.
467
31907d5e
DK
468* GAS now understands an extended syntax in the .section directive flags
469 for COFF targets that allows the section's alignment to be specified. This
470 feature has also been backported to the 2.20 release series, starting with
471 2.20.1.
472
c7927a3c
NC
473* Add support for the Renesas RX processor.
474
a05a5b64 475* New command-line option, --compress-debug-sections, which requests
700c4060
CC
476 compression of DWARF debug information sections in the relocatable output
477 file. Compressed debug sections are supported by readelf, objdump, and
478 gold, but not currently by Gnu ld.
479
81c23f82
TG
480Changes in 2.20:
481
1cd986c5
NC
482* Added support for v850e2 and v850e2v3.
483
3e7a7d11
NC
484* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
485 pseudo op. It marks the symbol as being globally unique in the entire
486 process.
487
c921be7d
NC
488* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
489 in binary rather than text.
6e33da12 490
c1711530
DK
491* Add support for common symbol alignment to PE formats.
492
92846e72
CC
493* Add support for the new discriminator column in the DWARF line table,
494 with a discriminator operand for the .loc directive.
495
c3b7224a
NC
496* Add support for Sunplus score architecture.
497
d8045f23
NC
498* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
499 indicate that if the symbol is the target of a relocation, its value should
500 not be use. Instead the function should be invoked and its result used as
501 the value.
fa94de6b 502
84e94c90
NC
503* Add support for Lattice Mico32 (lm32) architecture.
504
fa94de6b 505* Add support for Xilinx MicroBlaze architecture.
caa03924 506
6e33da12
TG
507Changes in 2.19:
508
4f6d9c90
DJ
509* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
510 tables without runtime relocation.
511
a05a5b64 512* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
513 adds compatibility with H'00 style hex constants.
514
a05a5b64 515* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
516 targets.
517
a05a5b64 518* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
519 generate a listing output. The 'g' sub-option will insert into the listing
520 various information about the assembly, such as assembler version, the
a05a5b64 521 command-line options used, and a time stamp.
83f10cb2 522
a05a5b64 523* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
524 instructions with VEX prefix.
525
f1f8f695 526* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 527
a05a5b64 528* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
529 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
530 -mnaked-reg and -mold-gcc, for x86 targets.
531
38a57ae7
NC
532* Support for generating wide character strings has been added via the new
533 pseudo ops: .string16, .string32 and .string64.
534
85f10a01
MM
535* Support for SSE5 has been added to the i386 port.
536
7c3d153f
NC
537Changes in 2.18:
538
ec2655a6
NC
539* The GAS sources are now released under the GPLv3.
540
3d3d428f
NC
541* Support for the National Semiconductor CR16 target has been added.
542
3f9ce309
AM
543* Added gas .reloc pseudo. This is a low-level interface for creating
544 relocations.
545
99ad8390
NC
546* Add support for x86_64 PE+ target.
547
1c0d3aa6 548* Add support for Score target.
83518699 549
ec2655a6
NC
550Changes in 2.17:
551
d70c5fc7
NC
552* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
553
08333dc4
NS
554* Support for ms2 architecture has been added.
555
b7b8fb1d
NC
556* Support for the Z80 processor family has been added.
557
3e8a519c
MM
558* Add support for the "@<file>" syntax to the command line, so that extra
559 switches can be read from <file>.
560
a05a5b64 561* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
562 if enabled, will allow register names to be optionally prefixed with a $
563 character. This allows register names to be distinguished from label names.
fa94de6b 564
6eaeac8a
JB
565* Macros with a variable number of arguments are now supported. See the
566 documentation for how this works.
567
4bdd3565
NC
568* Added --reduce-memory-overheads switch to reduce the size of the hash
569 tables used, at the expense of longer assembly times, and
570 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
571
5e75c3ab
JB
572* Macro names and macro parameter names can now be any identifier that would
573 also be legal as a symbol elsewhere. For macro parameter names, this is
574 known to cause problems in certain sources when the respective target uses
575 characters inconsistently, and thus macro parameter references may no longer
576 be recognized as such (see the documentation for details).
fa94de6b 577
d2c5f73e
NC
578* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
579 for the VAX target in order to be more compatible with the VAX MACRO
580 assembler.
581
a05a5b64 582* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 583
957d91c1
NC
584Changes in 2.16:
585
fffeaa5f
JB
586* Redefinition of macros now results in an error.
587
a05a5b64 588* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 589
a05a5b64 590* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
591 targets.
592
f1dab70d
JB
593* The IA64 port now uses automatic dependency violation removal as its default
594 mode.
595
7499d566
NC
596* Port to MAXQ processor contributed by HCL Tech.
597
7ed4c4c5
NC
598* Added support for generating unwind tables for ARM ELF targets.
599
a05a5b64 600* Add a -g command-line option to generate debug information in the target's
329e276d
NC
601 preferred debug format.
602
1fe1f39c
NC
603* Support for the crx-elf target added.
604
1a320fbb 605* Support for the sh-symbianelf target added.
1fe1f39c 606
0503b355
BF
607* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
608 on pe[i]-i386; required for this target's DWARF 2 support.
609
6b6e92f4
NC
610* Support for Motorola MCF521x/5249/547x/548x added.
611
fd99574b
NC
612* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
613 instrucitons.
614
a05a5b64 615* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 616
a05a5b64 617* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
618 added to enter (and leave) alternate macro syntax mode.
619
0477af35
NC
620Changes in 2.15:
621
7a7f4e42
CD
622* The MIPS -membedded-pic option (Embedded-PIC code generation) is
623 deprecated and will be removed in a future release.
624
6edf0760
NC
625* Added PIC m32r Linux (ELF) and support to M32R assembler.
626
09d92015
MM
627* Added support for ARM V6.
628
88da98f3
MS
629* Added support for sh4a and variants.
630
eb764db8
NC
631* Support for Renesas M32R2 added.
632
88da98f3
MS
633* Limited support for Mapping Symbols as specified in the ARM ELF
634 specification has been added to the arm assembler.
ed769ec1 635
0bbf2aa4
NC
636* On ARM architectures, added a new gas directive ".unreq" that undoes
637 definitions created by ".req".
638
3e602632
NC
639* Support for Motorola ColdFire MCF528x added.
640
05da4302
NC
641* Added --gstabs+ switch to enable the generation of STABS debug format
642 information with GNU extensions.
fa94de6b 643
6a265366
CD
644* Added support for MIPS64 Release 2.
645
8ad30312
NC
646* Added support for v850e1.
647
12b55ccc
L
648* Added -n switch for x86 assembler. By default, x86 GAS replaces
649 multiple nop instructions used for alignment within code sections
650 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
651 switch disables the optimization.
652
78849248
ILT
653* Removed -n option from MIPS assembler. It was not useful, and confused the
654 existing -non_shared option.
655
43c58ae6
CD
656Changes in 2.14:
657
69be0a2b
CD
658* Added support for MIPS32 Release 2.
659
e8fd7476
NC
660* Added support for Xtensa architecture.
661
e16bb312
NC
662* Support for Intel's iWMMXt processor (an ARM variant) added.
663
cce4814f
NC
664* An assembler test generator has been contributed and an example file that
665 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 666
5177500f
NC
667* Support for SH2E added.
668
fea17916
NC
669* GASP has now been removed.
670
004d9caf
NC
671* Support for Texas Instruments TMS320C4x and TMS320C3x series of
672 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 673
a40cbfa3
NC
674* Support for the Ubicom IP2xxx microcontroller added.
675
2cbb2eef
NC
676Changes in 2.13:
677
a40cbfa3
NC
678* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
679 and FR500 included.
0ebb9a87 680
a40cbfa3 681* Support for DLX processor added.
52216602 682
a40cbfa3
NC
683* GASP has now been deprecated and will be removed in a future release. Use
684 the macro facilities in GAS instead.
3f965e60 685
a40cbfa3
NC
686* GASP now correctly parses floating point numbers. Unless the base is
687 explicitly specified, they are interpreted as decimal numbers regardless of
688 the currently specified base.
1ac57253 689
9a66911f
NC
690Changes in 2.12:
691
a40cbfa3 692* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 693
a40cbfa3 694* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 695
fa94de6b
RM
696* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
697 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
698 target processor has been deprecated, but is still accepted for
699 compatibility.
03b1477f 700
a40cbfa3
NC
701* Support for the VFP floating-point instruction set has been added to
702 the ARM assembler.
252b5132 703
a40cbfa3
NC
704* New psuedo op: .incbin to include a set of binary data at a given point
705 in the assembly. Contributed by Anders Norlander.
7e005732 706
a40cbfa3
NC
707* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
708 but still works for compatability.
ec68c924 709
fa94de6b 710* The MIPS assembler no longer issues a warning by default when it
a05a5b64 711 generates a nop instruction from a macro. The new command-line option
a40cbfa3 712 -n will turn on the warning.
63486801 713
2dac7317
JW
714Changes in 2.11:
715
500800ca
NC
716* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
717
a40cbfa3 718* x86 gas now supports the full Pentium4 instruction set.
a167610d 719
a40cbfa3 720* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 721
a40cbfa3 722* Support for Motorola 68HC11 and 68HC12.
df86943d 723
a40cbfa3 724* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 725
a40cbfa3 726* Support for IA-64.
2dac7317 727
a40cbfa3 728* Support for i860, by Jason Eckhardt.
22b36938 729
a40cbfa3 730* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 731
a40cbfa3 732* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 733
a05a5b64 734* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
735 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
736 translating various deprecated floating point instructions.
a38cf1db 737
252b5132
RH
738Changes in 2.10:
739
a40cbfa3
NC
740* Support for the ARM msr instruction was changed to only allow an immediate
741 operand when altering the flags field.
d14442f4 742
a40cbfa3 743* Support for ATMEL AVR.
adde6300 744
a40cbfa3 745* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 746
a40cbfa3 747* Support for numbers with suffixes.
3fd9f047 748
a40cbfa3 749* Added support for breaking to the end of repeat loops.
6a6987a9 750
a40cbfa3 751* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 752
a40cbfa3 753* New .elseif pseudo-op added.
3fd9f047 754
a40cbfa3 755* New --fatal-warnings option.
1f776aa5 756
a40cbfa3 757* picoJava architecture support added.
252b5132 758
a40cbfa3 759* Motorola MCore 210 processor support added.
041dd5a9 760
fa94de6b 761* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 762 assembly programs with intel syntax.
252b5132 763
a40cbfa3 764* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 765
a40cbfa3 766* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 767
a40cbfa3 768* Full 16-bit mode support for i386.
252b5132 769
fa94de6b 770* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
771 produce errors or warnings on incorrect assembly code that previous versions
772 of gas accepted. If you get unexpected messages from code that worked with
773 older versions of gas, please double check the code before reporting a bug.
252b5132 774
a40cbfa3 775* Weak symbol support added for COFF targets.
252b5132 776
a40cbfa3 777* Mitsubishi D30V support added.
252b5132 778
a40cbfa3 779* Texas Instruments c80 (tms320c80) support added.
252b5132 780
a40cbfa3 781* i960 ELF support added.
bedf545c 782
a40cbfa3 783* ARM ELF support added.
a057431b 784
252b5132
RH
785Changes in 2.9:
786
a40cbfa3 787* Texas Instruments c30 (tms320c30) support added.
252b5132 788
fa94de6b 789* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 790 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 791
a40cbfa3 792* Added --gstabs option to generate stabs debugging information.
252b5132 793
fa94de6b 794* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 795 listing.
252b5132 796
a40cbfa3 797* Added -MD option to print dependencies.
252b5132
RH
798
799Changes in 2.8:
800
a40cbfa3 801* BeOS support added.
252b5132 802
a40cbfa3 803* MIPS16 support added.
252b5132 804
a40cbfa3 805* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 806
a40cbfa3 807* Alpha/VMS support added.
252b5132 808
a40cbfa3
NC
809* m68k options --base-size-default-16, --base-size-default-32,
810 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 811
a40cbfa3
NC
812* The alignment directives now take an optional third argument, which is the
813 maximum number of bytes to skip. If doing the alignment would require
814 skipping more than the given number of bytes, the alignment is not done at
815 all.
252b5132 816
a40cbfa3 817* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 818
a40cbfa3
NC
819* The -a option takes a new suboption, c (e.g., -alc), to skip false
820 conditionals in listings.
252b5132 821
a40cbfa3
NC
822* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
823 the symbol is already defined.
252b5132
RH
824
825Changes in 2.7:
826
a40cbfa3
NC
827* The PowerPC assembler now allows the use of symbolic register names (r0,
828 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
829 can be used any time. PowerPC 860 move to/from SPR instructions have been
830 added.
252b5132 831
a40cbfa3 832* Alpha Linux (ELF) support added.
252b5132 833
a40cbfa3 834* PowerPC ELF support added.
252b5132 835
a40cbfa3 836* m68k Linux (ELF) support added.
252b5132 837
a40cbfa3 838* i960 Hx/Jx support added.
252b5132 839
a40cbfa3 840* i386/PowerPC gnu-win32 support added.
252b5132 841
a40cbfa3
NC
842* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
843 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 844 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 845 target=i386-unknown-sco3.2v5elf.
252b5132 846
a40cbfa3 847* m88k-motorola-sysv3* support added.
252b5132
RH
848
849Changes in 2.6:
850
a40cbfa3 851* Gas now directly supports macros, without requiring GASP.
252b5132 852
a40cbfa3
NC
853* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
854 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
855 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 856
a40cbfa3 857* Added --defsym SYM=VALUE option.
252b5132 858
a40cbfa3 859* Added -mips4 support to MIPS assembler.
252b5132 860
a40cbfa3 861* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
862
863Changes in 2.4:
864
a40cbfa3 865* Converted this directory to use an autoconf-generated configure script.
252b5132 866
a40cbfa3 867* ARM support, from Richard Earnshaw.
252b5132 868
a40cbfa3
NC
869* Updated VMS support, from Pat Rankin, including considerably improved
870 debugging support.
252b5132 871
a40cbfa3 872* Support for the control registers in the 68060.
252b5132 873
a40cbfa3 874* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
875 provide for possible future gcc changes, for targets where gas provides some
876 features not available in the native assembler. If the native assembler is
a40cbfa3 877 used, it should become obvious pretty quickly what the problem is.
252b5132 878
a40cbfa3 879* Usage message is available with "--help".
252b5132 880
fa94de6b 881* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 882 also, but didn't get into the NEWS file.)
252b5132 883
a40cbfa3 884* Weak symbol support for a.out.
252b5132 885
fa94de6b 886* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 887 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 888
a40cbfa3
NC
889* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
890 Paul Kranenburg.
252b5132 891
a40cbfa3
NC
892* Improved Alpha support. Immediate constants can have a much larger range
893 now. Support for the 21164 has been contributed by Digital.
252b5132 894
a40cbfa3 895* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
896
897Changes in 2.3:
898
a40cbfa3 899* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 900
a40cbfa3 901* RS/6000 and PowerPC support by Ian Taylor.
252b5132 902
a40cbfa3
NC
903* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
904 based on mail received from various people. The `-h#' option should work
905 again too.
252b5132 906
a40cbfa3 907* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 908 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
909 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
910 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
911 in the "dist" directory.
252b5132 912
a40cbfa3
NC
913* Vax support in gas fixed for BSD, so it builds and seems to run a couple
914 simple tests okay. I haven't put it through extensive testing. (GNU make is
915 currently required for BSD 4.3 builds.)
252b5132 916
fa94de6b 917* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
918 based on code donated by CMU, which used an a.out-based format. I'm afraid
919 the alpha-a.out support is pretty badly mangled, and much of it removed;
920 making it work will require rewriting it as BFD support for the format anyways.
252b5132 921
a40cbfa3 922* Irix 5 support.
252b5132 923
fa94de6b 924* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 925 couple different versions of expect and dejagnu.
252b5132 926
fa94de6b
RM
927* Symbols' values are now handled internally as expressions, permitting more
928 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
929 handling have also changed, and simple constant pool management has been
930 added, to make the Alpha port easier.
252b5132 931
a40cbfa3
NC
932* New option "--statistics" for printing out program run times. This is
933 intended to be used with the gcc "-Q" option, which prints out times spent in
934 various phases of compilation. (You should be able to get all of them
935 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
936
937Changes in 2.2:
938
a40cbfa3 939* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 940
fa94de6b
RM
941* Configurations that are still in development (and therefore are convenient to
942 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
943 gas/Makefile.in, so people not doing development work shouldn't get the
944 impression that support for such configurations is actually believed to be
945 reliable.
252b5132 946
fa94de6b 947* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
948 displayed. This should prevent some confusion about the source of occasional
949 messages about "internal errors".
252b5132 950
fa94de6b 951* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 952 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 953
a40cbfa3
NC
954* Symbol values are maintained as expressions instead of being immediately
955 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
956 more complex calculations involving symbols whose values are not alreadey
957 known.
252b5132 958
a40cbfa3 959* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
960 If any stabs directives are seen in the source, GAS will create two new
961 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
962 section is nearly identical to the a.out symbol format, and .stabstr is
963 its string table. For this to be useful, you must have configured GCC
964 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
965 that can use the stab sections (4.11 or later).
252b5132 966
fa94de6b 967* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 968 support is in progress.
252b5132
RH
969
970Changes in 2.1:
971
fa94de6b 972* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 973 incorporated, but not well tested yet.
252b5132 974
fa94de6b 975* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 976 with gcc now.
252b5132 977
a40cbfa3
NC
978* Some minor adjustments to add (Convergent Technologies') Miniframe support,
979 suggested by Ronald Cole.
252b5132 980
a40cbfa3
NC
981* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
982 includes improved ELF support, which I've started adapting for SPARC Solaris
983 2.x. Integration isn't completely, so it probably won't work.
252b5132 984
a40cbfa3 985* HP9000/300 support, donated by HP, has been merged in.
252b5132 986
a40cbfa3 987* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 988
a40cbfa3 989* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 990
a40cbfa3 991* Test suite framework is starting to become reasonable.
252b5132
RH
992
993Changes in 2.0:
994
a40cbfa3 995* Mostly bug fixes.
252b5132 996
a40cbfa3 997* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
998
999Changes in 1.94:
1000
a40cbfa3
NC
1001* BFD merge is partly done. Adventurous souls may try giving configure the
1002 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1003 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1004 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1005 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1006 fully merged yet.)
252b5132 1007
a40cbfa3
NC
1008* The 68K opcode table has been split in half. It should now compile under gcc
1009 without consuming ridiculous amounts of memory.
252b5132 1010
a40cbfa3
NC
1011* A couple data structures have been reduced in size. This should result in
1012 saving a little bit of space at runtime.
252b5132 1013
a40cbfa3
NC
1014* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1015 code provided ROSE format support, which I haven't merged in yet. (I can
1016 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1017 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1018 coming.
252b5132 1019
a40cbfa3 1020* Support for the Hitachi H8/500 has been added.
252b5132 1021
a40cbfa3
NC
1022* VMS host and target support should be working now, thanks chiefly to Eric
1023 Youngdale.
252b5132
RH
1024
1025Changes in 1.93.01:
1026
a40cbfa3 1027* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 1028
a40cbfa3 1029* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 1030
a40cbfa3
NC
1031* For m68k, "%" is now accepted before register names. For COFF format, which
1032 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1033 can be distinguished from the register.
252b5132 1034
a40cbfa3
NC
1035* Last public release was 1.38. Lots of configuration changes since then, lots
1036 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
1037
1038\f
d87bef3a 1039Copyright (C) 2012-2023 Free Software Foundation, Inc.
5bf135a7
NC
1040
1041Copying and distribution of this file, with or without modification,
1042are permitted in any medium without royalty provided the copyright
1043notice and this notice are preserved.
1044
252b5132
RH
1045Local variables:
1046fill-column: 79
1047End: