]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-arm.texi
2002-12-18 H.J. Lu <hjl@gnu.org>
[thirdparty/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
f7e42eb4
NC
1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001
2@c Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
25@end menu
26
27@node ARM Options
28@section Options
29@cindex ARM options (none)
30@cindex options for ARM (none)
adcf07e6 31
252b5132 32@table @code
adcf07e6 33
03b1477f 34@cindex @code{-mcpu=} command line option, ARM
92081f48 35@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
36This option specifies the target processor. The assembler will issue an
37error message if an attempt is made to assemble an instruction which
03b1477f
RE
38will not execute on the target processor. The following processor names are
39recognized:
40@code{arm1},
41@code{arm2},
42@code{arm250},
43@code{arm3},
44@code{arm6},
45@code{arm60},
46@code{arm600},
47@code{arm610},
48@code{arm620},
49@code{arm7},
50@code{arm7m},
51@code{arm7d},
52@code{arm7dm},
53@code{arm7di},
54@code{arm7dmi},
55@code{arm70},
56@code{arm700},
57@code{arm700i},
58@code{arm710},
59@code{arm710t},
60@code{arm720},
61@code{arm720t},
62@code{arm740t},
63@code{arm710c},
64@code{arm7100},
65@code{arm7500},
66@code{arm7500fe},
67@code{arm7t},
68@code{arm7tdmi},
69@code{arm8},
70@code{arm810},
71@code{strongarm},
72@code{strongarm1},
73@code{strongarm110},
74@code{strongarm1100},
75@code{strongarm1110},
76@code{arm9},
77@code{arm920},
78@code{arm920t},
79@code{arm922t},
80@code{arm940t},
81@code{arm9tdmi},
82@code{arm9e},
83@code{arm946e-r0},
84@code{arm946e},
85@code{arm966e-r0},
86@code{arm966e},
87@code{arm10t},
88@code{arm10e},
89@code{arm1020},
90@code{arm1020t},
91@code{arm1020e},
92@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
93@code{i80200} (Intel XScale processor)
94and
95@code{xscale}.
96The special name @code{all} may be used to allow the
97assembler to accept instructions valid for any ARM processor.
98
99In addition to the basic instruction set, the assembler can be told to
100accept various extension mnemonics that extend the processor using the
101co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
102is equivalent to specifying @code{-mcpu=ep9312}. The following extensions
103are currently supported:
104@code{+maverick}
105and
106@code{+xscale}.
107
108@cindex @code{-march=} command line option, ARM
92081f48 109@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
110This option specifies the target architecture. The assembler will issue
111an error message if an attempt is made to assemble an instruction which
03b1477f
RE
112will not execute on the target architecture. The following architecture
113names are recognized:
114@code{armv1},
115@code{armv2},
116@code{armv2a},
117@code{armv2s},
118@code{armv3},
119@code{armv3m},
120@code{armv4},
121@code{armv4xm},
122@code{armv4t},
123@code{armv4txm},
124@code{armv5},
125@code{armv5t},
126@code{armv5txm},
127@code{armv5te},
128@code{armv5texp}
129and
130@code{xscale}.
131If both @code{-mcpu} and
132@code{-march} are specified, the assembler will use
133the setting for @code{-mcpu}.
134
135The architecture option can be extended with the same instruction set
136extension options as the @code{-mcpu} option.
137
138@cindex @code{-mfpu=} command line option, ARM
139@item -mfpu=@var{floating-point-format}
140
141This option specifies the floating point format to assemble for. The
142assembler will issue an error message if an attempt is made to assemble
143an instruction which will not execute on the target floating point unit.
144The following format options are recognized:
145@code{softfpa},
146@code{fpe},
bc89618b
RE
147@code{fpe2},
148@code{fpe3},
03b1477f
RE
149@code{fpa},
150@code{fpa10},
151@code{fpa11},
152@code{arm7500fe},
153@code{softvfp},
154@code{softvfp+vfp},
155@code{vfp},
156@code{vfp10},
157@code{vfp10-r0},
158@code{vfp9},
159@code{vfpxd},
160@code{arm1020t}
161and
162@code{arm1020e}.
163
164In addition to determining which instructions are assembled, this option
165also affects the way in which the @code{.double} assembler directive behaves
166when assembling little-endian code.
167
168The default is dependent on the processor selected. For Architecture 5 or
169later, the default is to assembler for VFP instructions; for earlier
170architectures the default is to assemble for FPA instructions.
adcf07e6 171
252b5132
RH
172@cindex @code{-mthumb} command line option, ARM
173@item -mthumb
03b1477f
RE
174This option specifies that the assembler should start assembling Thumb
175instructions; that is, it should behave as though the file starts with a
176@code{.code 16} directive.
adcf07e6 177
252b5132
RH
178@cindex @code{-mthumb-interwork} command line option, ARM
179@item -mthumb-interwork
180This option specifies that the output generated by the assembler should
181be marked as supporting interworking.
adcf07e6 182
252b5132 183@cindex @code{-mapcs} command line option, ARM
0ac658b8 184@item -mapcs @code{[26|32]}
252b5132
RH
185This option specifies that the output generated by the assembler should
186be marked as supporting the indicated version of the Arm Procedure.
187Calling Standard.
adcf07e6 188
077b8428
NC
189@cindex @code{-matpcs} command line option, ARM
190@item -matpcs
191This option specifies that the output generated by the assembler should
192be marked as supporting the Arm/Thumb Procedure Calling Standard. If
193enabled this option will cause the assembler to create an empty
194debugging section in the object file called .arm.atpcs. Debuggers can
195use this to determine the ABI being used by.
196
adcf07e6 197@cindex @code{-mapcs-float} command line option, ARM
252b5132
RH
198@item -mapcs-float
199This indicates the the floating point variant of the APCS should be
200used. In this variant floating point arguments are passed in FP
550262c4 201registers rather than integer registers.
adcf07e6
NC
202
203@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
204@item -mapcs-reentrant
205This indicates that the reentrant variant of the APCS should be used.
206This variant supports position independent code.
adcf07e6 207
252b5132
RH
208@cindex @code{-EB} command line option, ARM
209@item -EB
210This option specifies that the output generated by the assembler should
211be marked as being encoded for a big-endian processor.
adcf07e6 212
252b5132
RH
213@cindex @code{-EL} command line option, ARM
214@item -EL
215This option specifies that the output generated by the assembler should
216be marked as being encoded for a little-endian processor.
adcf07e6 217
252b5132
RH
218@cindex @code{-k} command line option, ARM
219@cindex PIC code generation for ARM
220@item -k
a349d9dd
PB
221This option specifies that the output of the assembler should be marked
222as position-independent code (PIC).
adcf07e6
NC
223
224@cindex @code{-moabi} command line option, ARM
252b5132
RH
225@item -moabi
226This indicates that the code should be assembled using the old ARM ELF
227conventions, based on a beta release release of the ARM-ELF
228specifications, rather than the default conventions which are based on
229the final release of the ARM-ELF specifications.
adcf07e6 230
252b5132
RH
231@end table
232
233
234@node ARM Syntax
235@section Syntax
236@menu
237* ARM-Chars:: Special Characters
238* ARM-Regs:: Register Names
239@end menu
240
241@node ARM-Chars
242@subsection Special Characters
243
244@cindex line comment character, ARM
245@cindex ARM line comment character
550262c4
NC
246The presence of a @samp{@@} on a line indicates the start of a comment
247that extends to the end of the current line. If a @samp{#} appears as
248the first character of a line, the whole line is treated as a comment.
249
250@cindex line separator, ARM
251@cindex statement separator, ARM
252@cindex ARM line separator
a349d9dd
PB
253The @samp{;} character can be used instead of a newline to separate
254statements.
550262c4
NC
255
256@cindex immediate character, ARM
257@cindex ARM immediate character
258Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
259
260@cindex identifiers, ARM
261@cindex ARM identifiers
262*TODO* Explain about /data modifier on symbols.
263
264@node ARM-Regs
265@subsection Register Names
266
267@cindex ARM register names
268@cindex register names, ARM
269*TODO* Explain about ARM register naming, and the predefined names.
270
271@node ARM Floating Point
272@section Floating Point
273
274@cindex floating point, ARM (@sc{ieee})
275@cindex ARM floating point (@sc{ieee})
276The ARM family uses @sc{ieee} floating-point numbers.
277
278
279
280@node ARM Directives
281@section ARM Machine Directives
282
283@cindex machine directives, ARM
284@cindex ARM machine directives
285@table @code
286
adcf07e6
NC
287@cindex @code{align} directive, ARM
288@item .align @var{expression} [, @var{expression}]
289This is the generic @var{.align} directive. For the ARM however if the
290first argument is zero (ie no alignment is needed) the assembler will
291behave as if the argument had been 2 (ie pad to the next four byte
292boundary). This is for compatability with ARM's own assembler.
293
252b5132
RH
294@cindex @code{req} directive, ARM
295@item @var{name} .req @var{register name}
296This creates an alias for @var{register name} called @var{name}. For
297example:
298
299@smallexample
300 foo .req r0
301@end smallexample
302
303@cindex @code{code} directive, ARM
0ac658b8 304@item .code @code{[16|32]}
252b5132
RH
305This directive selects the instruction set being generated. The value 16
306selects Thumb, with the value 32 selecting ARM.
307
308@cindex @code{thumb} directive, ARM
309@item .thumb
310This performs the same action as @var{.code 16}.
311
312@cindex @code{arm} directive, ARM
313@item .arm
314This performs the same action as @var{.code 32}.
315
316@cindex @code{force_thumb} directive, ARM
317@item .force_thumb
318This directive forces the selection of Thumb instructions, even if the
319target processor does not support those instructions
320
321@cindex @code{thumb_func} directive, ARM
322@item .thumb_func
323This directive specifies that the following symbol is the name of a
324Thumb encoded function. This information is necessary in order to allow
325the assembler and linker to generate correct code for interworking
326between Arm and Thumb instructions and should be used even if
1994a7c7
NC
327interworking is not going to be performed. The presence of this
328directive also implies @code{.thumb}
252b5132 329
5395a469
NC
330@cindex @code{thumb_set} directive, ARM
331@item .thumb_set
332This performs the equivalent of a @code{.set} directive in that it
333creates a symbol which is an alias for another symbol (possibly not yet
334defined). This directive also has the added property in that it marks
335the aliased symbol as being a thumb function entry point, in the same
336way that the @code{.thumb_func} directive does.
337
252b5132
RH
338@cindex @code{.ltorg} directive, ARM
339@item .ltorg
340This directive causes the current contents of the literal pool to be
341dumped into the current section (which is assumed to be the .text
342section) at the current location (aligned to a word boundary).
3d0c9500
NC
343@code{GAS} maintains a separate literal pool for each section and each
344sub-section. The @code{.ltorg} directive will only affect the literal
345pool of the current section and sub-section. At the end of assembly
346all remaining, un-empty literal pools will automatically be dumped.
347
348Note - older versions of @code{GAS} would dump the current literal
349pool any time a section change occurred. This is no longer done, since
350it prevents accurate control of the placement of literal pools.
252b5132
RH
351
352@cindex @code{.pool} directive, ARM
353@item .pool
354This is a synonym for .ltorg.
355
356@end table
357
358@node ARM Opcodes
359@section Opcodes
360
361@cindex ARM opcodes
362@cindex opcodes for ARM
49a5575c
NC
363@code{@value{AS}} implements all the standard ARM opcodes. It also
364implements several pseudo opcodes, including several synthetic load
365instructions.
252b5132 366
49a5575c
NC
367@table @code
368
369@cindex @code{NOP} pseudo op, ARM
370@item NOP
371@smallexample
372 nop
373@end smallexample
252b5132 374
49a5575c
NC
375This pseudo op will always evaluate to a legal ARM instruction that does
376nothing. Currently it will evaluate to MOV r0, r0.
252b5132 377
49a5575c
NC
378@cindex @code{LDR reg,=<label>} pseudo op, ARM
379@item LDR
252b5132
RH
380@smallexample
381 ldr <register> , = <expression>
382@end smallexample
383
384If expression evaluates to a numeric constant then a MOV or MVN
385instruction will be used in place of the LDR instruction, if the
386constant can be generated by either of these instructions. Otherwise
387the constant will be placed into the nearest literal pool (if it not
388already there) and a PC relative LDR instruction will be generated.
389
49a5575c
NC
390@cindex @code{ADR reg,<label>} pseudo op, ARM
391@item ADR
392@smallexample
393 adr <register> <label>
394@end smallexample
395
396This instruction will load the address of @var{label} into the indicated
397register. The instruction will evaluate to a PC relative ADD or SUB
398instruction depending upon where the label is located. If the label is
399out of range, or if it is not defined in the same file (and section) as
400the ADR instruction, then an error will be generated. This instruction
401will not make use of the literal pool.
402
403@cindex @code{ADRL reg,<label>} pseudo op, ARM
404@item ADRL
405@smallexample
406 adrl <register> <label>
407@end smallexample
408
409This instruction will load the address of @var{label} into the indicated
a349d9dd 410register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
411or SUB instructions depending upon where the label is located. If a
412second instruction is not needed a NOP instruction will be generated in
413its place, so that this instruction is always 8 bytes long.
414
415If the label is out of range, or if it is not defined in the same file
416(and section) as the ADRL instruction, then an error will be generated.
417This instruction will not make use of the literal pool.
418
419@end table
420
252b5132
RH
421For information on the ARM or Thumb instruction sets, see @cite{ARM
422Software Development Toolkit Reference Manual}, Advanced RISC Machines
423Ltd.
424