]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - opcodes/or1k-dis.c
PR24435, buffer overflow reading dynamic entries
[thirdparty/binutils-gdb.git] / opcodes / or1k-dis.c
CommitLineData
4162bb66 1/* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
87e6d782
NC
2/* Disassembler interface for targets using CGEN. -*- C -*-
3 CGEN: Cpu tools GENerator
4
47b0e7ad
NC
5 THIS FILE IS MACHINE GENERATED WITH CGEN.
6 - the resultant file is machine generated, cgen-dis.in isn't
87e6d782 7
82704155 8 Copyright (C) 1996-2019 Free Software Foundation, Inc.
87e6d782 9
9b201bb5 10 This file is part of libopcodes.
87e6d782 11
9b201bb5 12 This library is free software; you can redistribute it and/or modify
47b0e7ad 13 it under the terms of the GNU General Public License as published by
9b201bb5 14 the Free Software Foundation; either version 3, or (at your option)
47b0e7ad 15 any later version.
87e6d782 16
9b201bb5
NC
17 It is distributed in the hope that it will be useful, but WITHOUT
18 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 License for more details.
87e6d782 21
47b0e7ad
NC
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the Free Software Foundation, Inc.,
24 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
87e6d782
NC
25
26/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27 Keep that in mind. */
28
29#include "sysdep.h"
30#include <stdio.h>
31#include "ansidecl.h"
88c1242d 32#include "disassemble.h"
87e6d782
NC
33#include "bfd.h"
34#include "symcat.h"
98f70fc4 35#include "libiberty.h"
73589c9d
CS
36#include "or1k-desc.h"
37#include "or1k-opc.h"
87e6d782
NC
38#include "opintl.h"
39
40/* Default text to print if an instruction isn't recognized. */
41#define UNKNOWN_INSN_MSG _("*unknown*")
42
43static void print_normal
ffead7ae 44 (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
87e6d782 45static void print_address
bf143b25 46 (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
87e6d782 47static void print_keyword
bf143b25 48 (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
87e6d782 49static void print_insn_normal
ffead7ae 50 (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
0e2ee3ca 51static int print_insn
33b71eeb 52 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned);
87e6d782 53static int default_print_insn
bf143b25 54 (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
fc05c67f 55static int read_insn
33b71eeb 56 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
ffead7ae 57 unsigned long *);
87e6d782 58\f
47b0e7ad 59/* -- disassembler routines inserted here. */
87e6d782
NC
60
61
73589c9d 62void or1k_cgen_print_operand
47b0e7ad 63 (CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *, void const *, bfd_vma, int);
0e2ee3ca 64
87e6d782
NC
65/* Main entry point for printing operands.
66 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
67 of dis-asm.h on cgen.h.
68
69 This function is basically just a big switch statement. Earlier versions
70 used tables to look up the function to use, but
71 - if the table contains both assembler and disassembler functions then
72 the disassembler contains much of the assembler and vice-versa,
73 - there's a lot of inlining possibilities as things grow,
74 - using a switch statement avoids the function call overhead.
75
76 This function could be moved into `print_insn_normal', but keeping it
77 separate makes clear the interface between `print_insn_normal' and each of
9a2e995d 78 the handlers. */
87e6d782
NC
79
80void
73589c9d 81or1k_cgen_print_operand (CGEN_CPU_DESC cd,
47b0e7ad
NC
82 int opindex,
83 void * xinfo,
84 CGEN_FIELDS *fields,
85 void const *attrs ATTRIBUTE_UNUSED,
86 bfd_vma pc,
87 int length)
87e6d782 88{
47b0e7ad 89 disassemble_info *info = (disassemble_info *) xinfo;
87e6d782
NC
90
91 switch (opindex)
92 {
c8e98e36
SH
93 case OR1K_OPERAND_DISP21 :
94 print_address (cd, info, fields->f_disp21, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
95 break;
73589c9d 96 case OR1K_OPERAND_DISP26 :
87e6d782
NC
97 print_address (cd, info, fields->f_disp26, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
98 break;
73589c9d
CS
99 case OR1K_OPERAND_RA :
100 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r2, 0);
101 break;
102 case OR1K_OPERAND_RADF :
103 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r1, 0);
87e6d782 104 break;
73589c9d
CS
105 case OR1K_OPERAND_RASF :
106 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r2, 0);
87e6d782 107 break;
73589c9d
CS
108 case OR1K_OPERAND_RB :
109 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r3, 0);
87e6d782 110 break;
73589c9d
CS
111 case OR1K_OPERAND_RBDF :
112 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r1, 0);
87e6d782 113 break;
73589c9d
CS
114 case OR1K_OPERAND_RBSF :
115 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r3, 0);
87e6d782 116 break;
73589c9d
CS
117 case OR1K_OPERAND_RD :
118 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r1, 0);
87e6d782 119 break;
73589c9d
CS
120 case OR1K_OPERAND_RDDF :
121 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r1, 0);
87e6d782 122 break;
73589c9d
CS
123 case OR1K_OPERAND_RDSF :
124 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r1, 0);
87e6d782 125 break;
73589c9d
CS
126 case OR1K_OPERAND_SIMM16 :
127 print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
128 break;
129 case OR1K_OPERAND_SIMM16_SPLIT :
130 print_normal (cd, info, fields->f_simm16_split, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
87e6d782 131 break;
73589c9d 132 case OR1K_OPERAND_UIMM16 :
87e6d782
NC
133 print_normal (cd, info, fields->f_uimm16, 0, pc, length);
134 break;
73589c9d
CS
135 case OR1K_OPERAND_UIMM16_SPLIT :
136 print_normal (cd, info, fields->f_uimm16_split, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
137 break;
138 case OR1K_OPERAND_UIMM6 :
139 print_normal (cd, info, fields->f_uimm6, 0, pc, length);
87e6d782
NC
140 break;
141
142 default :
143 /* xgettext:c-format */
a6743a54
AM
144 opcodes_error_handler
145 (_("internal error: unrecognized field %d while printing insn"),
146 opindex);
147 abort ();
87e6d782
NC
148 }
149}
150
43e65147 151cgen_print_fn * const or1k_cgen_print_handlers[] =
87e6d782
NC
152{
153 print_insn_normal,
154};
155
156
157void
73589c9d 158or1k_cgen_init_dis (CGEN_CPU_DESC cd)
87e6d782 159{
73589c9d
CS
160 or1k_cgen_init_opcode_table (cd);
161 or1k_cgen_init_ibld_table (cd);
162 cd->print_handlers = & or1k_cgen_print_handlers[0];
163 cd->print_operand = or1k_cgen_print_operand;
87e6d782
NC
164}
165
166\f
167/* Default print handler. */
168
169static void
ffead7ae
MM
170print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
171 void *dis_info,
172 long value,
173 unsigned int attrs,
174 bfd_vma pc ATTRIBUTE_UNUSED,
175 int length ATTRIBUTE_UNUSED)
87e6d782
NC
176{
177 disassemble_info *info = (disassemble_info *) dis_info;
178
87e6d782
NC
179 /* Print the operand as directed by the attributes. */
180 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
181 ; /* nothing to do */
182 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
183 (*info->fprintf_func) (info->stream, "%ld", value);
184 else
185 (*info->fprintf_func) (info->stream, "0x%lx", value);
186}
187
188/* Default address handler. */
189
190static void
ffead7ae
MM
191print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
192 void *dis_info,
193 bfd_vma value,
194 unsigned int attrs,
195 bfd_vma pc ATTRIBUTE_UNUSED,
196 int length ATTRIBUTE_UNUSED)
87e6d782
NC
197{
198 disassemble_info *info = (disassemble_info *) dis_info;
199
87e6d782
NC
200 /* Print the operand as directed by the attributes. */
201 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
47b0e7ad 202 ; /* Nothing to do. */
87e6d782
NC
203 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
204 (*info->print_address_func) (value, info);
205 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
206 (*info->print_address_func) (value, info);
207 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
208 (*info->fprintf_func) (info->stream, "%ld", (long) value);
209 else
210 (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
211}
212
213/* Keyword print handler. */
214
215static void
ffead7ae
MM
216print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
217 void *dis_info,
218 CGEN_KEYWORD *keyword_table,
219 long value,
220 unsigned int attrs ATTRIBUTE_UNUSED)
87e6d782
NC
221{
222 disassemble_info *info = (disassemble_info *) dis_info;
223 const CGEN_KEYWORD_ENTRY *ke;
224
225 ke = cgen_keyword_lookup_value (keyword_table, value);
226 if (ke != NULL)
227 (*info->fprintf_func) (info->stream, "%s", ke->name);
228 else
229 (*info->fprintf_func) (info->stream, "???");
230}
231\f
232/* Default insn printer.
233
ffead7ae 234 DIS_INFO is defined as `void *' so the disassembler needn't know anything
87e6d782
NC
235 about disassemble_info. */
236
237static void
ffead7ae
MM
238print_insn_normal (CGEN_CPU_DESC cd,
239 void *dis_info,
240 const CGEN_INSN *insn,
241 CGEN_FIELDS *fields,
242 bfd_vma pc,
243 int length)
87e6d782
NC
244{
245 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
246 disassemble_info *info = (disassemble_info *) dis_info;
247 const CGEN_SYNTAX_CHAR_TYPE *syn;
248
249 CGEN_INIT_PRINT (cd);
250
251 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
252 {
253 if (CGEN_SYNTAX_MNEMONIC_P (*syn))
254 {
255 (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
256 continue;
257 }
258 if (CGEN_SYNTAX_CHAR_P (*syn))
259 {
260 (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
261 continue;
262 }
263
264 /* We have an operand. */
73589c9d 265 or1k_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
87e6d782
NC
266 fields, CGEN_INSN_ATTRS (insn), pc, length);
267 }
268}
269\f
270/* Subroutine of print_insn. Reads an insn into the given buffers and updates
271 the extract info.
272 Returns 0 if all is well, non-zero otherwise. */
0e2ee3ca 273
87e6d782 274static int
ffead7ae
MM
275read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
276 bfd_vma pc,
277 disassemble_info *info,
33b71eeb 278 bfd_byte *buf,
ffead7ae
MM
279 int buflen,
280 CGEN_EXTRACT_INFO *ex_info,
281 unsigned long *insn_value)
87e6d782
NC
282{
283 int status = (*info->read_memory_func) (pc, buf, buflen, info);
47b0e7ad 284
87e6d782
NC
285 if (status != 0)
286 {
287 (*info->memory_error_func) (status, pc, info);
288 return -1;
289 }
290
291 ex_info->dis_info = info;
292 ex_info->valid = (1 << buflen) - 1;
293 ex_info->insn_bytes = buf;
294
295 *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
296 return 0;
297}
298
299/* Utility to print an insn.
300 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
301 The result is the size of the insn in bytes or zero for an unknown insn
302 or -1 if an error occurs fetching data (memory_error_func will have
303 been called). */
304
305static int
ffead7ae
MM
306print_insn (CGEN_CPU_DESC cd,
307 bfd_vma pc,
308 disassemble_info *info,
33b71eeb 309 bfd_byte *buf,
ffead7ae 310 unsigned int buflen)
87e6d782 311{
fc7bc883 312 CGEN_INSN_INT insn_value;
87e6d782
NC
313 const CGEN_INSN_LIST *insn_list;
314 CGEN_EXTRACT_INFO ex_info;
3c3bdf30 315 int basesize;
87e6d782 316
fc7bc883 317 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
3c3bdf30
NC
318 basesize = cd->base_insn_bitsize < buflen * 8 ?
319 cd->base_insn_bitsize : buflen * 8;
320 insn_value = cgen_get_insn_value (cd, buf, basesize);
321
fc7bc883
RH
322
323 /* Fill in ex_info fields like read_insn would. Don't actually call
324 read_insn, since the incoming buffer is already read (and possibly
325 modified a la m32r). */
326 ex_info.valid = (1 << buflen) - 1;
327 ex_info.dis_info = info;
328 ex_info.insn_bytes = buf;
87e6d782
NC
329
330 /* The instructions are stored in hash lists.
331 Pick the first one and keep trying until we find the right one. */
332
33b71eeb 333 insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
87e6d782
NC
334 while (insn_list != NULL)
335 {
336 const CGEN_INSN *insn = insn_list->insn;
337 CGEN_FIELDS fields;
338 int length;
fc7bc883 339 unsigned long insn_value_cropped;
87e6d782 340
43e65147 341#ifdef CGEN_VALIDATE_INSN_SUPPORTED
0e2ee3ca 342 /* Not needed as insn shouldn't be in hash lists if not supported. */
87e6d782 343 /* Supported by this cpu? */
73589c9d 344 if (! or1k_cgen_insn_supported (cd, insn))
87e6d782
NC
345 {
346 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
347 continue;
348 }
349#endif
350
351 /* Basic bit mask must be correct. */
352 /* ??? May wish to allow target to defer this check until the extract
353 handler. */
fc7bc883
RH
354
355 /* Base size may exceed this instruction's size. Extract the
356 relevant part from the buffer. */
0e2ee3ca
NC
357 if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
358 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
43e65147 359 insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
fc7bc883
RH
360 info->endian == BFD_ENDIAN_BIG);
361 else
362 insn_value_cropped = insn_value;
363
364 if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
87e6d782
NC
365 == CGEN_INSN_BASE_VALUE (insn))
366 {
367 /* Printing is handled in two passes. The first pass parses the
368 machine insn and extracts the fields. The second pass prints
369 them. */
370
371 /* Make sure the entire insn is loaded into insn_value, if it
372 can fit. */
0e2ee3ca
NC
373 if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
374 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
87e6d782
NC
375 {
376 unsigned long full_insn_value;
377 int rc = read_insn (cd, pc, info, buf,
378 CGEN_INSN_BITSIZE (insn) / 8,
379 & ex_info, & full_insn_value);
380 if (rc != 0)
381 return rc;
382 length = CGEN_EXTRACT_FN (cd, insn)
383 (cd, insn, &ex_info, full_insn_value, &fields, pc);
384 }
385 else
386 length = CGEN_EXTRACT_FN (cd, insn)
fc7bc883 387 (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
87e6d782 388
47b0e7ad 389 /* Length < 0 -> error. */
87e6d782
NC
390 if (length < 0)
391 return length;
392 if (length > 0)
393 {
394 CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
47b0e7ad 395 /* Length is in bits, result is in bytes. */
87e6d782
NC
396 return length / 8;
397 }
398 }
399
400 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
401 }
402
403 return 0;
404}
405
406/* Default value for CGEN_PRINT_INSN.
407 The result is the size of the insn in bytes or zero for an unknown insn
408 or -1 if an error occured fetching bytes. */
409
410#ifndef CGEN_PRINT_INSN
411#define CGEN_PRINT_INSN default_print_insn
412#endif
413
414static int
ffead7ae 415default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
87e6d782 416{
33b71eeb 417 bfd_byte buf[CGEN_MAX_INSN_SIZE];
fc7bc883 418 int buflen;
87e6d782
NC
419 int status;
420
fc7bc883
RH
421 /* Attempt to read the base part of the insn. */
422 buflen = cd->base_insn_bitsize / 8;
423 status = (*info->read_memory_func) (pc, buf, buflen, info);
424
425 /* Try again with the minimum part, if min < base. */
426 if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
427 {
428 buflen = cd->min_insn_bitsize / 8;
429 status = (*info->read_memory_func) (pc, buf, buflen, info);
430 }
87e6d782 431
87e6d782
NC
432 if (status != 0)
433 {
434 (*info->memory_error_func) (status, pc, info);
435 return -1;
436 }
437
fc7bc883 438 return print_insn (cd, pc, info, buf, buflen);
87e6d782
NC
439}
440
441/* Main entry point.
442 Print one instruction from PC on INFO->STREAM.
443 Return the size of the instruction (in bytes). */
444
47b0e7ad
NC
445typedef struct cpu_desc_list
446{
a978a3e5 447 struct cpu_desc_list *next;
fb53f5a8 448 CGEN_BITSET *isa;
a978a3e5
NC
449 int mach;
450 int endian;
451 CGEN_CPU_DESC cd;
452} cpu_desc_list;
453
87e6d782 454int
73589c9d 455print_insn_or1k (bfd_vma pc, disassemble_info *info)
87e6d782 456{
a978a3e5
NC
457 static cpu_desc_list *cd_list = 0;
458 cpu_desc_list *cl = 0;
87e6d782 459 static CGEN_CPU_DESC cd = 0;
fb53f5a8 460 static CGEN_BITSET *prev_isa;
87e6d782
NC
461 static int prev_mach;
462 static int prev_endian;
463 int length;
fb53f5a8
DB
464 CGEN_BITSET *isa;
465 int mach;
87e6d782
NC
466 int endian = (info->endian == BFD_ENDIAN_BIG
467 ? CGEN_ENDIAN_BIG
468 : CGEN_ENDIAN_LITTLE);
469 enum bfd_architecture arch;
470
471 /* ??? gdb will set mach but leave the architecture as "unknown" */
472#ifndef CGEN_BFD_ARCH
73589c9d 473#define CGEN_BFD_ARCH bfd_arch_or1k
87e6d782
NC
474#endif
475 arch = info->arch;
476 if (arch == bfd_arch_unknown)
477 arch = CGEN_BFD_ARCH;
43e65147 478
87e6d782
NC
479 /* There's no standard way to compute the machine or isa number
480 so we leave it to the target. */
481#ifdef CGEN_COMPUTE_MACH
482 mach = CGEN_COMPUTE_MACH (info);
483#else
484 mach = info->mach;
485#endif
486
487#ifdef CGEN_COMPUTE_ISA
fb53f5a8
DB
488 {
489 static CGEN_BITSET *permanent_isa;
490
491 if (!permanent_isa)
492 permanent_isa = cgen_bitset_create (MAX_ISAS);
493 isa = permanent_isa;
494 cgen_bitset_clear (isa);
495 cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
496 }
87e6d782 497#else
a978a3e5 498 isa = info->insn_sets;
87e6d782
NC
499#endif
500
a978a3e5 501 /* If we've switched cpu's, try to find a handle we've used before */
87e6d782 502 if (cd
fb53f5a8 503 && (cgen_bitset_compare (isa, prev_isa) != 0
87e6d782
NC
504 || mach != prev_mach
505 || endian != prev_endian))
506 {
87e6d782 507 cd = 0;
a978a3e5
NC
508 for (cl = cd_list; cl; cl = cl->next)
509 {
fb53f5a8 510 if (cgen_bitset_compare (cl->isa, isa) == 0 &&
a978a3e5
NC
511 cl->mach == mach &&
512 cl->endian == endian)
513 {
514 cd = cl->cd;
fb53f5a8 515 prev_isa = cd->isas;
a978a3e5
NC
516 break;
517 }
518 }
43e65147 519 }
87e6d782
NC
520
521 /* If we haven't initialized yet, initialize the opcode table. */
522 if (! cd)
523 {
524 const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
525 const char *mach_name;
526
527 if (!arch_type)
528 abort ();
529 mach_name = arch_type->printable_name;
530
fb53f5a8 531 prev_isa = cgen_bitset_copy (isa);
87e6d782
NC
532 prev_mach = mach;
533 prev_endian = endian;
73589c9d 534 cd = or1k_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
87e6d782
NC
535 CGEN_CPU_OPEN_BFDMACH, mach_name,
536 CGEN_CPU_OPEN_ENDIAN, prev_endian,
537 CGEN_CPU_OPEN_END);
538 if (!cd)
539 abort ();
a978a3e5 540
47b0e7ad 541 /* Save this away for future reference. */
a978a3e5
NC
542 cl = xmalloc (sizeof (struct cpu_desc_list));
543 cl->cd = cd;
fb53f5a8 544 cl->isa = prev_isa;
a978a3e5
NC
545 cl->mach = mach;
546 cl->endian = endian;
547 cl->next = cd_list;
548 cd_list = cl;
549
73589c9d 550 or1k_cgen_init_dis (cd);
87e6d782
NC
551 }
552
553 /* We try to have as much common code as possible.
554 But at this point some targets need to take over. */
555 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
556 but if not possible try to move this hook elsewhere rather than
557 have two hooks. */
558 length = CGEN_PRINT_INSN (cd, pc, info);
559 if (length > 0)
560 return length;
561 if (length < 0)
562 return -1;
563
564 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
565 return cd->default_insn_bitsize / 8;
566}