]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
RISC-V: Fix for combine bug with shift and AND operations.
authorJim Wilson <jimw@sifive.com>
Mon, 2 Apr 2018 22:37:21 +0000 (22:37 +0000)
committerJim Wilson <wilson@gcc.gnu.org>
Mon, 2 Apr 2018 22:37:21 +0000 (15:37 -0700)
PR rtl-optimization/84660
gcc/
* config/riscv/riscv.h (SHIFT_COUNT_TRUNCATED): Set to zero.
* config/riscv/riscv.md (<optab>si3): Use QImode shift count.
(<optab>di3, <optab>si3_extend): Likewise.
(<optab>si3_mask, <optab>si3_mask_1): New.
(<optab>di3_mask, <optab>di3_mask_1): New.
(<optab>si3_extend_mask, <optab>si3_extend_mask_1): New.
(lshrsi3_zero_extend_1): Use VOIDmode shift count.
* config/riscv/sync.md (atomic_test_and_set): Emit QImode shift count.
gcc/testsuite/
* gcc.target/riscv/pr84660.c: New.
* gcc.target/riscv/shift-and-1.c: New.
* gcc.target/riscv/shift-and-2.c: New.

From-SVN: r259019

gcc/ChangeLog
gcc/config/riscv/riscv.h
gcc/config/riscv/riscv.md
gcc/config/riscv/sync.md
gcc/testsuite/ChangeLog
gcc/testsuite/gcc.target/riscv/pr84660.c [new file with mode: 0644]
gcc/testsuite/gcc.target/riscv/shift-and-1.c [new file with mode: 0644]
gcc/testsuite/gcc.target/riscv/shift-and-2.c [new file with mode: 0644]

index fcf97e5a420f377926111ce87063c0a7bf59e214..293df9a98783fb2daedaff8183f2fe1134b76156 100644 (file)
@@ -1,3 +1,14 @@
+2018-04-02  Jim Wilson  <jimw@sifive.com>
+
+       * config/riscv/riscv.h (SHIFT_COUNT_TRUNCATED): Set to zero.
+       * config/riscv/riscv.md (<optab>si3): Use QImode shift count.
+       (<optab>di3, <optab>si3_extend): Likewise.
+       (<optab>si3_mask, <optab>si3_mask_1): New.
+       (<optab>di3_mask, <optab>di3_mask_1): New.
+       (<optab>si3_extend_mask, <optab>si3_extend_mask_1): New.
+       (lshrsi3_zero_extend_1): Use VOIDmode shift count.
+       * config/riscv/sync.md (atomic_test_and_set): Emit QImode shift count.
+
 2018-04-02  Gerald Pfeifer  <gerald@pfeifer.com>
 
        * doc/cpp.texi (Variadic Macros): Fix line continuation in an
index ebd80c0a5f2853c29a9232e79559de81aa2db070..62279ff2cdef9dc32863a3fd311cae7c78dbd79f 100644 (file)
@@ -636,7 +636,9 @@ typedef struct {
    and maybe make use of that.  */
 #define SLOW_BYTE_ACCESS 1
 
-#define SHIFT_COUNT_TRUNCATED 1
+/* Using SHIFT_COUNT_TRUNCATED is discouraged, so we handle this with patterns
+   in the md file instead.  */
+#define SHIFT_COUNT_TRUNCATED 0
 
 /* Specify the machine mode that pointers have.
    After generation of rtl, the compiler makes no further distinction
index bffe78dd837f62da2e2ec17f3aa79697753f0e3f..9d222731a069a1f6459c61b4297d7a179e0818a9 100644 (file)
 ;;
 ;;  ....................
 
+;; Use a QImode shift count, to avoid generating sign or zero extend
+;; instructions for shift counts, and to avoid dropping subregs.
+;; expand_shift_1 can do this automatically when SHIFT_COUNT_TRUNCATED is
+;; defined, but use of that is discouraged.
+
 (define_insn "<optab>si3"
   [(set (match_operand:SI     0 "register_operand" "= r")
        (any_shift:SI
            (match_operand:SI 1 "register_operand" "  r")
-           (match_operand:SI 2 "arith_operand"    " rI")))]
+           (match_operand:QI 2 "arith_operand"    " rI")))]
   ""
 {
   if (GET_CODE (operands[2]) == CONST_INT)
   [(set_attr "type" "shift")
    (set_attr "mode" "SI")])
 
+(define_insn_and_split "<optab>si3_mask"
+  [(set (match_operand:SI     0 "register_operand" "= r")
+       (any_shift:SI
+           (match_operand:SI 1 "register_operand" "  r")
+           (subreg:QI
+            (and:SI
+             (match_operand:SI 2 "register_operand"  "r")
+             (match_operand 3 "const_int_operand")) 0)))]
+  "(INTVAL (operands[3]) & (GET_MODE_BITSIZE (SImode)-1))
+   == GET_MODE_BITSIZE (SImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (any_shift:SI (match_dup 1)
+                     (match_dup 2)))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "SI")])
+
+(define_insn_and_split "<optab>si3_mask_1"
+  [(set (match_operand:SI     0 "register_operand" "= r")
+       (any_shift:SI
+           (match_operand:SI 1 "register_operand" "  r")
+           (subreg:QI
+            (and:DI
+             (match_operand:DI 2 "register_operand"  "r")
+             (match_operand 3 "const_int_operand")) 0)))]
+  "TARGET_64BIT
+   && (INTVAL (operands[3]) & (GET_MODE_BITSIZE (SImode)-1))
+       == GET_MODE_BITSIZE (SImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (any_shift:SI (match_dup 1)
+                     (match_dup 2)))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "SI")])
+
 (define_insn "<optab>di3"
   [(set (match_operand:DI 0 "register_operand"     "= r")
        (any_shift:DI
            (match_operand:DI 1 "register_operand" "  r")
-           (match_operand:DI 2 "arith_operand"    " rI")))]
+           (match_operand:QI 2 "arith_operand"    " rI")))]
   "TARGET_64BIT"
 {
   if (GET_CODE (operands[2]) == CONST_INT)
   [(set_attr "type" "shift")
    (set_attr "mode" "DI")])
 
+(define_insn_and_split "<optab>di3_mask"
+  [(set (match_operand:DI     0 "register_operand" "= r")
+       (any_shift:DI
+           (match_operand:DI 1 "register_operand" "  r")
+           (subreg:QI
+            (and:SI
+             (match_operand:SI 2 "register_operand"  "r")
+             (match_operand 3 "const_int_operand")) 0)))]
+  "TARGET_64BIT
+   && (INTVAL (operands[3]) & (GET_MODE_BITSIZE (DImode)-1))
+       == GET_MODE_BITSIZE (DImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (any_shift:DI (match_dup 1)
+                     (match_dup 2)))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "DI")])
+
+(define_insn_and_split "<optab>di3_mask_1"
+  [(set (match_operand:DI     0 "register_operand" "= r")
+       (any_shift:DI
+           (match_operand:DI 1 "register_operand" "  r")
+           (subreg:QI
+            (and:DI
+             (match_operand:DI 2 "register_operand"  "r")
+             (match_operand 3 "const_int_operand")) 0)))]
+  "TARGET_64BIT
+   && (INTVAL (operands[3]) & (GET_MODE_BITSIZE (DImode)-1))
+       == GET_MODE_BITSIZE (DImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (any_shift:DI (match_dup 1)
+                     (match_dup 2)))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "DI")])
+
 (define_insn "*<optab>si3_extend"
   [(set (match_operand:DI                   0 "register_operand" "= r")
        (sign_extend:DI
            (any_shift:SI (match_operand:SI 1 "register_operand" "  r")
-                         (match_operand:SI 2 "arith_operand"    " rI"))))]
+                         (match_operand:QI 2 "arith_operand"    " rI"))))]
   "TARGET_64BIT"
 {
   if (GET_CODE (operands[2]) == CONST_INT)
   [(set_attr "type" "shift")
    (set_attr "mode" "SI")])
 
+(define_insn_and_split "*<optab>si3_extend_mask"
+  [(set (match_operand:DI                   0 "register_operand" "= r")
+       (sign_extend:DI
+           (any_shift:SI
+            (match_operand:SI 1 "register_operand" "  r")
+            (subreg:QI
+             (and:SI
+              (match_operand:SI 2 "register_operand" " r")
+              (match_operand 3 "const_int_operand")) 0))))]
+  "TARGET_64BIT
+   && (INTVAL (operands[3]) & (GET_MODE_BITSIZE (SImode)-1))
+       == GET_MODE_BITSIZE (SImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (sign_extend:DI
+        (any_shift:SI (match_dup 1)
+                      (match_dup 2))))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "SI")])
+
+(define_insn_and_split "*<optab>si3_extend_mask_1"
+  [(set (match_operand:DI                   0 "register_operand" "= r")
+       (sign_extend:DI
+           (any_shift:SI
+            (match_operand:SI 1 "register_operand" "  r")
+            (subreg:QI
+             (and:DI
+              (match_operand:DI 2 "register_operand" " r")
+              (match_operand 3 "const_int_operand")) 0))))]
+  "TARGET_64BIT
+   && (INTVAL (operands[3]) & (GET_MODE_BITSIZE (SImode)-1))
+       == GET_MODE_BITSIZE (SImode)-1"
+  "#"
+  "&& 1"
+  [(set (match_dup 0)
+       (sign_extend:DI
+        (any_shift:SI (match_dup 1)
+                      (match_dup 2))))]
+  "operands[2] = gen_lowpart (QImode, operands[2]);"
+  [(set_attr "type" "shift")
+   (set_attr "mode" "SI")])
+
 ;; Non-canonical, but can be formed by ree when combine is not successful at
 ;; producing one of the two canonical patterns below.
 (define_insn "*lshrsi3_zero_extend_1"
   [(set (match_operand:DI                   0 "register_operand" "=r")
        (zero_extend:DI
         (lshiftrt:SI (match_operand:SI     1 "register_operand" " r")
-                     (match_operand:SI     2 "const_int_operand"))))]
+                     (match_operand        2 "const_int_operand"))))]
   "TARGET_64BIT && (INTVAL (operands[2]) & 0x1f) > 0"
 {
   operands[2] = GEN_INT (INTVAL (operands[2]) & 0x1f);
index b6916bde65b2a0df3d8d2931ee5cc6f0381bce20..8e8c37702aab69b8fd75eb8d512140f0674a11f8 100644 (file)
   emit_move_insn (shmt, gen_rtx_ASHIFT (SImode, offset, GEN_INT (3)));
 
   rtx word = gen_reg_rtx (SImode);
-  emit_move_insn (word, gen_rtx_ASHIFT (SImode, tmp, shmt));
+  emit_move_insn (word, gen_rtx_ASHIFT (SImode, tmp,
+                                       gen_lowpart (QImode, shmt)));
 
   tmp = gen_reg_rtx (SImode);
   emit_insn (gen_atomic_fetch_orsi (tmp, aligned_mem, word, model));
 
   emit_move_insn (gen_lowpart (SImode, result),
                  gen_rtx_LSHIFTRT (SImode, tmp,
-                                   gen_lowpart (SImode, shmt)));
+                                   gen_lowpart (QImode, shmt)));
   DONE;
 })
index ca5953f2234cc338d9b5e03f624e378ad73671f3..9dd9cdc542b8c983a8407b456cbbfbd3fab94a6d 100644 (file)
@@ -1,3 +1,9 @@
+2018-04-02  Jim Wilson  <jimw@sifive.com>
+
+       * gcc.target/riscv/pr84660.c: New.
+       * gcc.target/riscv/shift-and-1.c: New.
+       * gcc.target/riscv/shift-and-2.c: New.
+
 2018-04-02  Thomas Koenig  <tkoenig@gcc.gnu.org>
 
        PR fortran/85102
diff --git a/gcc/testsuite/gcc.target/riscv/pr84660.c b/gcc/testsuite/gcc.target/riscv/pr84660.c
new file mode 100644 (file)
index 0000000..a87fa0a
--- /dev/null
@@ -0,0 +1,17 @@
+/* { dg-do run } */
+/* { dg-options "-O2" } */
+
+extern void abort (void);
+extern void exit (int);
+
+unsigned int __attribute__ ((noinline, noclone))
+foo(unsigned int i) {
+
+  return 0xFFFF & (0xd066 << (((i & 0x1) ^ 0x2f) & 0xf));
+}
+
+int main() {
+  if (foo (1) != 0x8000)
+    abort ();
+  exit (0);
+}
diff --git a/gcc/testsuite/gcc.target/riscv/shift-and-1.c b/gcc/testsuite/gcc.target/riscv/shift-and-1.c
new file mode 100644 (file)
index 0000000..d1f3a05
--- /dev/null
@@ -0,0 +1,10 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv32gc -mabi=ilp32 -O" } */
+
+/* Test for <optab>si3_mask.  */
+int
+sub1 (int i, int j)
+{
+  return i << (j & 0x1f);
+}
+/* { dg-final { scan-assembler-not "andi" } } */
diff --git a/gcc/testsuite/gcc.target/riscv/shift-and-2.c b/gcc/testsuite/gcc.target/riscv/shift-and-2.c
new file mode 100644 (file)
index 0000000..2c98e50
--- /dev/null
@@ -0,0 +1,41 @@
+/* { dg-do compile { target { riscv64*-*-* } } } */
+/* { dg-options "-march=rv64gc -mabi=lp64 -O" } */
+
+/* Test for <optab>si3_mask_1.  */
+extern int k;
+void
+sub2 (int i, long j)
+{
+  k = i << (j & 0x1f);
+}
+
+/* Test for <optab>si3_extend_mask.  */
+unsigned long
+sub3 (int mask)
+{
+  return 1 << (mask & 0xff);
+}
+
+/* Test for <optab>si3_extend_mask_1.  */
+int
+sub4 (int i, int j)
+{
+  return i << (j & 0x1f);
+}
+
+/* Test for <optab>di3_mask.  */
+long
+sub5 (long i, int j)
+{
+  char k = j & 0x3f;
+  return i << k;
+}
+
+/* Test for <optab>di3_mask_1.  */
+long
+sub6 (long i, long j)
+{
+  return i << (j & 0x3f);
+}
+/* { dg-final { scan-assembler-not "andi" } } */
+/* { dg-final { scan-assembler-not "sext.w" } } */