2 * The PCI Utilities -- Show Extended Capabilities
4 * Copyright (c) 1997--2022 Martin Mares <mj@ucw.cz>
6 * Can be freely distributed and used under the terms of the GNU GPL v2+.
8 * SPDX-License-Identifier: GPL-2.0-or-later
17 cap_tph(struct device
*d
, int where
)
20 printf("Transaction Processing Hints\n");
24 if (!config_fetch(d
, where
+ PCI_TPH_CAPABILITIES
, 4))
27 tph_cap
= get_conf_long(d
, where
+ PCI_TPH_CAPABILITIES
);
29 if (tph_cap
& PCI_TPH_INTVEC_SUP
)
30 printf("\t\tInterrupt vector mode supported\n");
31 if (tph_cap
& PCI_TPH_DEV_SUP
)
32 printf("\t\tDevice specific mode supported\n");
33 if (tph_cap
& PCI_TPH_EXT_REQ_SUP
)
34 printf("\t\tExtended requester support\n");
36 switch (tph_cap
& PCI_TPH_ST_LOC_MASK
) {
38 printf("\t\tNo steering table available\n");
41 printf("\t\tSteering table in TPH capability structure\n");
44 printf("\t\tSteering table in MSI-X table\n");
47 printf("\t\tReserved steering table location\n");
53 cap_ltr_scale(u8 scale
)
55 return 1 << (scale
* 5);
59 cap_ltr(struct device
*d
, int where
)
63 printf("Latency Tolerance Reporting\n");
67 if (!config_fetch(d
, where
+ PCI_LTR_MAX_SNOOP
, 4))
70 snoop
= get_conf_word(d
, where
+ PCI_LTR_MAX_SNOOP
);
71 scale
= cap_ltr_scale((snoop
>> PCI_LTR_SCALE_SHIFT
) & PCI_LTR_SCALE_MASK
);
72 printf("\t\tMax snoop latency: %" PCI_U64_FMT_U
"ns\n",
73 ((u64
)snoop
& PCI_LTR_VALUE_MASK
) * scale
);
75 nosnoop
= get_conf_word(d
, where
+ PCI_LTR_MAX_NOSNOOP
);
76 scale
= cap_ltr_scale((nosnoop
>> PCI_LTR_SCALE_SHIFT
) & PCI_LTR_SCALE_MASK
);
77 printf("\t\tMax no snoop latency: %" PCI_U64_FMT_U
"ns\n",
78 ((u64
)nosnoop
& PCI_LTR_VALUE_MASK
) * scale
);
82 cap_sec(struct device
*d
, int where
)
84 u32 ctrl3
, lane_err_stat
;
86 printf("Secondary PCI Express\n");
90 if (!config_fetch(d
, where
+ PCI_SEC_LNKCTL3
, 12))
93 ctrl3
= get_conf_word(d
, where
+ PCI_SEC_LNKCTL3
);
94 printf("\t\tLnkCtl3: LnkEquIntrruptEn%c PerformEqu%c\n",
95 FLAG(ctrl3
, PCI_SEC_LNKCTL3_LNK_EQU_REQ_INTR_EN
),
96 FLAG(ctrl3
, PCI_SEC_LNKCTL3_PERFORM_LINK_EQU
));
98 lane_err_stat
= get_conf_word(d
, where
+ PCI_SEC_LANE_ERR
);
99 printf("\t\tLaneErrStat: ");
102 printf("LaneErr at lane:");
103 for (lane
= 0; lane_err_stat
; lane_err_stat
>>= 1, lane
+= 1)
104 if (BITS(lane_err_stat
, 0, 1))
113 cap_dsn(struct device
*d
, int where
)
116 if (!config_fetch(d
, where
+ 4, 8))
118 t1
= get_conf_long(d
, where
+ 4);
119 t2
= get_conf_long(d
, where
+ 8);
120 printf("Device Serial Number %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n",
121 t2
>> 24, (t2
>> 16) & 0xff, (t2
>> 8) & 0xff, t2
& 0xff,
122 t1
>> 24, (t1
>> 16) & 0xff, (t1
>> 8) & 0xff, t1
& 0xff);
126 cap_aer(struct device
*d
, int where
, int type
)
128 u32 l
, l0
, l1
, l2
, l3
;
131 printf("Advanced Error Reporting\n");
135 if (!config_fetch(d
, where
+ PCI_ERR_UNCOR_STATUS
, 40))
138 l
= get_conf_long(d
, where
+ PCI_ERR_UNCOR_STATUS
);
139 printf("\t\tUESta:\tDLP%c SDES%c TLP%c FCP%c CmpltTO%c CmpltAbrt%c UnxCmplt%c RxOF%c "
140 "MalfTLP%c ECRC%c UnsupReq%c ACSViol%c\n",
141 FLAG(l
, PCI_ERR_UNC_DLP
), FLAG(l
, PCI_ERR_UNC_SDES
), FLAG(l
, PCI_ERR_UNC_POISON_TLP
),
142 FLAG(l
, PCI_ERR_UNC_FCP
), FLAG(l
, PCI_ERR_UNC_COMP_TIME
), FLAG(l
, PCI_ERR_UNC_COMP_ABORT
),
143 FLAG(l
, PCI_ERR_UNC_UNX_COMP
), FLAG(l
, PCI_ERR_UNC_RX_OVER
), FLAG(l
, PCI_ERR_UNC_MALF_TLP
),
144 FLAG(l
, PCI_ERR_UNC_ECRC
), FLAG(l
, PCI_ERR_UNC_UNSUP
), FLAG(l
, PCI_ERR_UNC_ACS_VIOL
));
145 l
= get_conf_long(d
, where
+ PCI_ERR_UNCOR_MASK
);
146 printf("\t\tUEMsk:\tDLP%c SDES%c TLP%c FCP%c CmpltTO%c CmpltAbrt%c UnxCmplt%c RxOF%c "
147 "MalfTLP%c ECRC%c UnsupReq%c ACSViol%c\n",
148 FLAG(l
, PCI_ERR_UNC_DLP
), FLAG(l
, PCI_ERR_UNC_SDES
), FLAG(l
, PCI_ERR_UNC_POISON_TLP
),
149 FLAG(l
, PCI_ERR_UNC_FCP
), FLAG(l
, PCI_ERR_UNC_COMP_TIME
), FLAG(l
, PCI_ERR_UNC_COMP_ABORT
),
150 FLAG(l
, PCI_ERR_UNC_UNX_COMP
), FLAG(l
, PCI_ERR_UNC_RX_OVER
), FLAG(l
, PCI_ERR_UNC_MALF_TLP
),
151 FLAG(l
, PCI_ERR_UNC_ECRC
), FLAG(l
, PCI_ERR_UNC_UNSUP
), FLAG(l
, PCI_ERR_UNC_ACS_VIOL
));
152 l
= get_conf_long(d
, where
+ PCI_ERR_UNCOR_SEVER
);
153 printf("\t\tUESvrt:\tDLP%c SDES%c TLP%c FCP%c CmpltTO%c CmpltAbrt%c UnxCmplt%c RxOF%c "
154 "MalfTLP%c ECRC%c UnsupReq%c ACSViol%c\n",
155 FLAG(l
, PCI_ERR_UNC_DLP
), FLAG(l
, PCI_ERR_UNC_SDES
), FLAG(l
, PCI_ERR_UNC_POISON_TLP
),
156 FLAG(l
, PCI_ERR_UNC_FCP
), FLAG(l
, PCI_ERR_UNC_COMP_TIME
), FLAG(l
, PCI_ERR_UNC_COMP_ABORT
),
157 FLAG(l
, PCI_ERR_UNC_UNX_COMP
), FLAG(l
, PCI_ERR_UNC_RX_OVER
), FLAG(l
, PCI_ERR_UNC_MALF_TLP
),
158 FLAG(l
, PCI_ERR_UNC_ECRC
), FLAG(l
, PCI_ERR_UNC_UNSUP
), FLAG(l
, PCI_ERR_UNC_ACS_VIOL
));
159 l
= get_conf_long(d
, where
+ PCI_ERR_COR_STATUS
);
160 printf("\t\tCESta:\tRxErr%c BadTLP%c BadDLLP%c Rollover%c Timeout%c AdvNonFatalErr%c\n",
161 FLAG(l
, PCI_ERR_COR_RCVR
), FLAG(l
, PCI_ERR_COR_BAD_TLP
), FLAG(l
, PCI_ERR_COR_BAD_DLLP
),
162 FLAG(l
, PCI_ERR_COR_REP_ROLL
), FLAG(l
, PCI_ERR_COR_REP_TIMER
), FLAG(l
, PCI_ERR_COR_REP_ANFE
));
163 l
= get_conf_long(d
, where
+ PCI_ERR_COR_MASK
);
164 printf("\t\tCEMsk:\tRxErr%c BadTLP%c BadDLLP%c Rollover%c Timeout%c AdvNonFatalErr%c\n",
165 FLAG(l
, PCI_ERR_COR_RCVR
), FLAG(l
, PCI_ERR_COR_BAD_TLP
), FLAG(l
, PCI_ERR_COR_BAD_DLLP
),
166 FLAG(l
, PCI_ERR_COR_REP_ROLL
), FLAG(l
, PCI_ERR_COR_REP_TIMER
), FLAG(l
, PCI_ERR_COR_REP_ANFE
));
167 l
= get_conf_long(d
, where
+ PCI_ERR_CAP
);
168 printf("\t\tAERCap:\tFirst Error Pointer: %02x, ECRCGenCap%c ECRCGenEn%c ECRCChkCap%c ECRCChkEn%c\n"
169 "\t\t\tMultHdrRecCap%c MultHdrRecEn%c TLPPfxPres%c HdrLogCap%c\n",
170 PCI_ERR_CAP_FEP(l
), FLAG(l
, PCI_ERR_CAP_ECRC_GENC
), FLAG(l
, PCI_ERR_CAP_ECRC_GENE
),
171 FLAG(l
, PCI_ERR_CAP_ECRC_CHKC
), FLAG(l
, PCI_ERR_CAP_ECRC_CHKE
),
172 FLAG(l
, PCI_ERR_CAP_MULT_HDRC
), FLAG(l
, PCI_ERR_CAP_MULT_HDRE
),
173 FLAG(l
, PCI_ERR_CAP_TLP_PFX
), FLAG(l
, PCI_ERR_CAP_HDR_LOG
));
175 l0
= get_conf_long(d
, where
+ PCI_ERR_HEADER_LOG
);
176 l1
= get_conf_long(d
, where
+ PCI_ERR_HEADER_LOG
+ 4);
177 l2
= get_conf_long(d
, where
+ PCI_ERR_HEADER_LOG
+ 8);
178 l3
= get_conf_long(d
, where
+ PCI_ERR_HEADER_LOG
+ 12);
179 printf("\t\tHeaderLog: %08x %08x %08x %08x\n", l0
, l1
, l2
, l3
);
181 if (type
== PCI_EXP_TYPE_ROOT_PORT
|| type
== PCI_EXP_TYPE_ROOT_EC
)
183 if (!config_fetch(d
, where
+ PCI_ERR_ROOT_COMMAND
, 12))
186 l
= get_conf_long(d
, where
+ PCI_ERR_ROOT_COMMAND
);
187 printf("\t\tRootCmd: CERptEn%c NFERptEn%c FERptEn%c\n",
188 FLAG(l
, PCI_ERR_ROOT_CMD_COR_EN
),
189 FLAG(l
, PCI_ERR_ROOT_CMD_NONFATAL_EN
),
190 FLAG(l
, PCI_ERR_ROOT_CMD_FATAL_EN
));
192 l
= get_conf_long(d
, where
+ PCI_ERR_ROOT_STATUS
);
193 printf("\t\tRootSta: CERcvd%c MultCERcvd%c UERcvd%c MultUERcvd%c\n"
194 "\t\t\t FirstFatal%c NonFatalMsg%c FatalMsg%c IntMsgNum %d\n",
195 FLAG(l
, PCI_ERR_ROOT_COR_RCV
),
196 FLAG(l
, PCI_ERR_ROOT_MULTI_COR_RCV
),
197 FLAG(l
, PCI_ERR_ROOT_UNCOR_RCV
),
198 FLAG(l
, PCI_ERR_ROOT_MULTI_UNCOR_RCV
),
199 FLAG(l
, PCI_ERR_ROOT_FIRST_FATAL
),
200 FLAG(l
, PCI_ERR_ROOT_NONFATAL_RCV
),
201 FLAG(l
, PCI_ERR_ROOT_FATAL_RCV
),
204 w
= get_conf_word(d
, where
+ PCI_ERR_ROOT_COR_SRC
);
205 printf("\t\tErrorSrc: ERR_COR: %04x ", w
);
207 w
= get_conf_word(d
, where
+ PCI_ERR_ROOT_SRC
);
208 printf("ERR_FATAL/NONFATAL: %04x\n", w
);
212 static void cap_dpc(struct device
*d
, int where
)
216 printf("Downstream Port Containment\n");
220 if (!config_fetch(d
, where
+ PCI_DPC_CAP
, 8))
223 l
= get_conf_word(d
, where
+ PCI_DPC_CAP
);
224 printf("\t\tDpcCap:\tIntMsgNum %d, RPExt%c PoisonedTLP%c SwTrigger%c RP PIO Log %d, DL_ActiveErr%c\n",
225 PCI_DPC_CAP_INT_MSG(l
), FLAG(l
, PCI_DPC_CAP_RP_EXT
), FLAG(l
, PCI_DPC_CAP_TLP_BLOCK
),
226 FLAG(l
, PCI_DPC_CAP_SW_TRIGGER
), PCI_DPC_CAP_RP_LOG(l
), FLAG(l
, PCI_DPC_CAP_DL_ACT_ERR
));
228 l
= get_conf_word(d
, where
+ PCI_DPC_CTL
);
229 printf("\t\tDpcCtl:\tTrigger:%x Cmpl%c INT%c ErrCor%c PoisonedTLP%c SwTrigger%c DL_ActiveErr%c\n",
230 PCI_DPC_CTL_TRIGGER(l
), FLAG(l
, PCI_DPC_CTL_CMPL
), FLAG(l
, PCI_DPC_CTL_INT
),
231 FLAG(l
, PCI_DPC_CTL_ERR_COR
), FLAG(l
, PCI_DPC_CTL_TLP
), FLAG(l
, PCI_DPC_CTL_SW_TRIGGER
),
232 FLAG(l
, PCI_DPC_CTL_DL_ACTIVE
));
234 l
= get_conf_word(d
, where
+ PCI_DPC_STATUS
);
235 printf("\t\tDpcSta:\tTrigger%c Reason:%02x INT%c RPBusy%c TriggerExt:%02x RP PIO ErrPtr:%02x\n",
236 FLAG(l
, PCI_DPC_STS_TRIGGER
), PCI_DPC_STS_REASON(l
), FLAG(l
, PCI_DPC_STS_INT
),
237 FLAG(l
, PCI_DPC_STS_RP_BUSY
), PCI_DPC_STS_TRIGGER_EXT(l
), PCI_DPC_STS_PIO_FEP(l
));
239 l
= get_conf_word(d
, where
+ PCI_DPC_SOURCE
);
240 printf("\t\tSource:\t%04x\n", l
);
244 cap_acs(struct device
*d
, int where
)
248 printf("Access Control Services\n");
252 if (!config_fetch(d
, where
+ PCI_ACS_CAP
, 4))
255 w
= get_conf_word(d
, where
+ PCI_ACS_CAP
);
256 printf("\t\tACSCap:\tSrcValid%c TransBlk%c ReqRedir%c CmpltRedir%c UpstreamFwd%c EgressCtrl%c "
258 FLAG(w
, PCI_ACS_CAP_VALID
), FLAG(w
, PCI_ACS_CAP_BLOCK
), FLAG(w
, PCI_ACS_CAP_REQ_RED
),
259 FLAG(w
, PCI_ACS_CAP_CMPLT_RED
), FLAG(w
, PCI_ACS_CAP_FORWARD
), FLAG(w
, PCI_ACS_CAP_EGRESS
),
260 FLAG(w
, PCI_ACS_CAP_TRANS
));
261 w
= get_conf_word(d
, where
+ PCI_ACS_CTRL
);
262 printf("\t\tACSCtl:\tSrcValid%c TransBlk%c ReqRedir%c CmpltRedir%c UpstreamFwd%c EgressCtrl%c "
264 FLAG(w
, PCI_ACS_CTRL_VALID
), FLAG(w
, PCI_ACS_CTRL_BLOCK
), FLAG(w
, PCI_ACS_CTRL_REQ_RED
),
265 FLAG(w
, PCI_ACS_CTRL_CMPLT_RED
), FLAG(w
, PCI_ACS_CTRL_FORWARD
), FLAG(w
, PCI_ACS_CTRL_EGRESS
),
266 FLAG(w
, PCI_ACS_CTRL_TRANS
));
270 cap_ari(struct device
*d
, int where
)
274 printf("Alternative Routing-ID Interpretation (ARI)\n");
278 if (!config_fetch(d
, where
+ PCI_ARI_CAP
, 4))
281 w
= get_conf_word(d
, where
+ PCI_ARI_CAP
);
282 printf("\t\tARICap:\tMFVC%c ACS%c, Next Function: %d\n",
283 FLAG(w
, PCI_ARI_CAP_MFVC
), FLAG(w
, PCI_ARI_CAP_ACS
),
285 w
= get_conf_word(d
, where
+ PCI_ARI_CTRL
);
286 printf("\t\tARICtl:\tMFVC%c ACS%c, Function Group: %d\n",
287 FLAG(w
, PCI_ARI_CTRL_MFVC
), FLAG(w
, PCI_ARI_CTRL_ACS
),
292 cap_ats(struct device
*d
, int where
)
296 printf("Address Translation Service (ATS)\n");
300 if (!config_fetch(d
, where
+ PCI_ATS_CAP
, 4))
303 w
= get_conf_word(d
, where
+ PCI_ATS_CAP
);
304 printf("\t\tATSCap:\tInvalidate Queue Depth: %02x\n", PCI_ATS_CAP_IQD(w
));
305 w
= get_conf_word(d
, where
+ PCI_ATS_CTRL
);
306 printf("\t\tATSCtl:\tEnable%c, Smallest Translation Unit: %02x\n",
307 FLAG(w
, PCI_ATS_CTRL_ENABLE
), PCI_ATS_CTRL_STU(w
));
311 cap_pri(struct device
*d
, int where
)
316 printf("Page Request Interface (PRI)\n");
320 if (!config_fetch(d
, where
+ PCI_PRI_CTRL
, 0xc))
323 w
= get_conf_word(d
, where
+ PCI_PRI_CTRL
);
324 printf("\t\tPRICtl: Enable%c Reset%c\n",
325 FLAG(w
, PCI_PRI_CTRL_ENABLE
), FLAG(w
, PCI_PRI_CTRL_RESET
));
326 w
= get_conf_word(d
, where
+ PCI_PRI_STATUS
);
327 printf("\t\tPRISta: RF%c UPRGI%c Stopped%c PASID%c\n",
328 FLAG(w
, PCI_PRI_STATUS_RF
), FLAG(w
, PCI_PRI_STATUS_UPRGI
),
329 FLAG(w
, PCI_PRI_STATUS_STOPPED
), FLAG(w
, PCI_PRI_STATUS_PASID
));
330 l
= get_conf_long(d
, where
+ PCI_PRI_MAX_REQ
);
331 printf("\t\tPage Request Capacity: %08x, ", l
);
332 l
= get_conf_long(d
, where
+ PCI_PRI_ALLOC_REQ
);
333 printf("Page Request Allocation: %08x\n", l
);
337 cap_pasid(struct device
*d
, int where
)
341 printf("Process Address Space ID (PASID)\n");
345 if (!config_fetch(d
, where
+ PCI_PASID_CAP
, 4))
348 w
= get_conf_word(d
, where
+ PCI_PASID_CAP
);
349 printf("\t\tPASIDCap: Exec%c Priv%c, Max PASID Width: %02x\n",
350 FLAG(w
, PCI_PASID_CAP_EXEC
), FLAG(w
, PCI_PASID_CAP_PRIV
),
351 PCI_PASID_CAP_WIDTH(w
));
352 w
= get_conf_word(d
, where
+ PCI_PASID_CTRL
);
353 printf("\t\tPASIDCtl: Enable%c Exec%c Priv%c\n",
354 FLAG(w
, PCI_PASID_CTRL_ENABLE
), FLAG(w
, PCI_PASID_CTRL_EXEC
),
355 FLAG(w
, PCI_PASID_CTRL_PRIV
));
359 cap_sriov(struct device
*d
, int where
)
366 printf("Single Root I/O Virtualization (SR-IOV)\n");
370 if (!config_fetch(d
, where
+ PCI_IOV_CAP
, 0x3c))
373 l
= get_conf_long(d
, where
+ PCI_IOV_CAP
);
374 printf("\t\tIOVCap:\tMigration%c 10BitTagReq%c IntMsgNum %d\n",
375 FLAG(l
, PCI_IOV_CAP_VFM
), FLAG(l
, PCI_IOV_CAP_VF_10BIT_TAG_REQ
), PCI_IOV_CAP_IMN(l
));
376 w
= get_conf_word(d
, where
+ PCI_IOV_CTRL
);
377 printf("\t\tIOVCtl:\tEnable%c Migration%c Interrupt%c MSE%c ARIHierarchy%c 10BitTagReq%c\n",
378 FLAG(w
, PCI_IOV_CTRL_VFE
), FLAG(w
, PCI_IOV_CTRL_VFME
),
379 FLAG(w
, PCI_IOV_CTRL_VFMIE
), FLAG(w
, PCI_IOV_CTRL_MSE
),
380 FLAG(w
, PCI_IOV_CTRL_ARI
), FLAG(w
, PCI_IOV_CTRL_VF_10BIT_TAG_REQ_EN
));
381 w
= get_conf_word(d
, where
+ PCI_IOV_STATUS
);
382 printf("\t\tIOVSta:\tMigration%c\n", FLAG(w
, PCI_IOV_STATUS_MS
));
383 w
= get_conf_word(d
, where
+ PCI_IOV_INITIALVF
);
384 printf("\t\tInitial VFs: %d, ", w
);
385 w
= get_conf_word(d
, where
+ PCI_IOV_TOTALVF
);
386 printf("Total VFs: %d, ", w
);
387 w
= get_conf_word(d
, where
+ PCI_IOV_NUMVF
);
388 printf("Number of VFs: %d, ", w
);
389 b
= get_conf_byte(d
, where
+ PCI_IOV_FDL
);
390 printf("Function Dependency Link: %02x\n", b
);
391 w
= get_conf_word(d
, where
+ PCI_IOV_OFFSET
);
392 printf("\t\tVF offset: %d, ", w
);
393 w
= get_conf_word(d
, where
+ PCI_IOV_STRIDE
);
394 printf("stride: %d, ", w
);
395 w
= get_conf_word(d
, where
+ PCI_IOV_DID
);
396 printf("Device ID: %04x\n", w
);
397 l
= get_conf_long(d
, where
+ PCI_IOV_SUPPS
);
398 printf("\t\tSupported Page Size: %08x, ", l
);
399 l
= get_conf_long(d
, where
+ PCI_IOV_SYSPS
);
400 printf("System Page Size: %08x\n", l
);
402 for (i
=0; i
< PCI_IOV_NUM_BAR
; i
++)
407 l
= get_conf_long(d
, where
+ PCI_IOV_BAR_BASE
+ 4*i
);
412 printf("\t\tRegion %d: Memory at ", i
);
413 addr
= l
& PCI_ADDR_MEM_MASK
;
414 type
= l
& PCI_BASE_ADDRESS_MEM_TYPE_MASK
;
415 if (type
== PCI_BASE_ADDRESS_MEM_TYPE_64
)
418 h
= get_conf_long(d
, where
+ PCI_IOV_BAR_BASE
+ (i
*4));
421 printf("%08x (%s-bit, %sprefetchable)\n",
423 (type
== PCI_BASE_ADDRESS_MEM_TYPE_32
) ? "32" : "64",
424 (l
& PCI_BASE_ADDRESS_MEM_PREFETCH
) ? "" : "non-");
427 l
= get_conf_long(d
, where
+ PCI_IOV_MSAO
);
428 printf("\t\tVF Migration: offset: %08x, BIR: %x\n", PCI_IOV_MSA_OFFSET(l
),
433 cap_multicast(struct device
*d
, int where
, int type
)
439 printf("Multicast\n");
443 if (!config_fetch(d
, where
+ PCI_MCAST_CAP
, 0x30))
446 w
= get_conf_word(d
, where
+ PCI_MCAST_CAP
);
447 printf("\t\tMcastCap: MaxGroups %d", PCI_MCAST_CAP_MAX_GROUP(w
) + 1);
448 if (type
== PCI_EXP_TYPE_ENDPOINT
|| type
== PCI_EXP_TYPE_ROOT_INT_EP
)
449 printf(", WindowSz %d (%d bytes)",
450 PCI_MCAST_CAP_WIN_SIZE(w
), 1 << PCI_MCAST_CAP_WIN_SIZE(w
));
451 if (type
== PCI_EXP_TYPE_ROOT_PORT
||
452 type
== PCI_EXP_TYPE_UPSTREAM
|| type
== PCI_EXP_TYPE_DOWNSTREAM
)
453 printf(", ECRCRegen%c\n", FLAG(w
, PCI_MCAST_CAP_ECRC
));
454 w
= get_conf_word(d
, where
+ PCI_MCAST_CTRL
);
455 printf("\t\tMcastCtl: NumGroups %d, Enable%c\n",
456 PCI_MCAST_CTRL_NUM_GROUP(w
) + 1, FLAG(w
, PCI_MCAST_CTRL_ENABLE
));
457 bar
= get_conf_long(d
, where
+ PCI_MCAST_BAR
);
458 l
= get_conf_long(d
, where
+ PCI_MCAST_BAR
+ 4);
459 bar
|= (u64
) l
<< 32;
460 printf("\t\tMcastBAR: IndexPos %d, BaseAddr %016" PCI_U64_FMT_X
"\n",
461 PCI_MCAST_BAR_INDEX_POS(bar
), bar
& PCI_MCAST_BAR_MASK
);
462 rcv
= get_conf_long(d
, where
+ PCI_MCAST_RCV
);
463 l
= get_conf_long(d
, where
+ PCI_MCAST_RCV
+ 4);
464 rcv
|= (u64
) l
<< 32;
465 printf("\t\tMcastReceiveVec: %016" PCI_U64_FMT_X
"\n", rcv
);
466 block
= get_conf_long(d
, where
+ PCI_MCAST_BLOCK
);
467 l
= get_conf_long(d
, where
+ PCI_MCAST_BLOCK
+ 4);
468 block
|= (u64
) l
<< 32;
469 printf("\t\tMcastBlockAllVec: %016" PCI_U64_FMT_X
"\n", block
);
470 block
= get_conf_long(d
, where
+ PCI_MCAST_BLOCK_UNTRANS
);
471 l
= get_conf_long(d
, where
+ PCI_MCAST_BLOCK_UNTRANS
+ 4);
472 block
|= (u64
) l
<< 32;
473 printf("\t\tMcastBlockUntransVec: %016" PCI_U64_FMT_X
"\n", block
);
475 if (type
== PCI_EXP_TYPE_ENDPOINT
|| type
== PCI_EXP_TYPE_ROOT_INT_EP
)
477 bar
= get_conf_long(d
, where
+ PCI_MCAST_OVL_BAR
);
478 l
= get_conf_long(d
, where
+ PCI_MCAST_OVL_BAR
+ 4);
479 bar
|= (u64
) l
<< 32;
480 printf("\t\tMcastOverlayBAR: OverlaySize %d ", PCI_MCAST_OVL_SIZE(bar
));
481 if (PCI_MCAST_OVL_SIZE(bar
) >= 6)
482 printf("(%d bytes)", 1 << PCI_MCAST_OVL_SIZE(bar
));
484 printf("(disabled)");
485 printf(", BaseAddr %016" PCI_U64_FMT_X
"\n", bar
& PCI_MCAST_OVL_MASK
);
489 cap_vc(struct device
*d
, int where
)
496 static const char ref_clocks
[][6] = { "100ns" };
497 static const char arb_selects
[8][7] = { "Fixed", "WRR32", "WRR64", "WRR128", "??4", "??5", "??6", "??7" };
498 static const char vc_arb_selects
[8][8] = { "Fixed", "WRR32", "WRR64", "WRR128", "TWRR128", "WRR256", "??6", "??7" };
501 printf("Virtual Channel\n");
505 if (!config_fetch(d
, where
+ 4, 0x1c - 4))
508 cr1
= get_conf_long(d
, where
+ PCI_VC_PORT_REG1
);
509 cr2
= get_conf_long(d
, where
+ PCI_VC_PORT_REG2
);
510 ctrl
= get_conf_word(d
, where
+ PCI_VC_PORT_CTRL
);
511 status
= get_conf_word(d
, where
+ PCI_VC_PORT_STATUS
);
513 evc_cnt
= BITS(cr1
, 0, 3);
514 printf("\t\tCaps:\tLPEVC=%d RefClk=%s PATEntryBits=%d\n",
516 TABLE(ref_clocks
, BITS(cr1
, 8, 2), buf
),
517 1 << BITS(cr1
, 10, 2));
521 if (arb_selects
[i
][0] != '?' || cr2
& (1 << i
))
522 printf("%c%s%c", (i
? ' ' : '\t'), arb_selects
[i
], FLAG(cr2
, 1 << i
));
523 arb_table_pos
= BITS(cr2
, 24, 8);
525 printf("\n\t\tCtrl:\tArbSelect=%s\n", TABLE(arb_selects
, BITS(ctrl
, 1, 3), buf
));
526 printf("\t\tStatus:\tInProgress%c\n", FLAG(status
, 1));
530 arb_table_pos
= where
+ 16*arb_table_pos
;
531 printf("\t\tPort Arbitration Table [%x] <?>\n", arb_table_pos
);
534 for (i
=0; i
<=evc_cnt
; i
++)
536 int pos
= where
+ PCI_VC_RES_CAP
+ 12*i
;
541 printf("\t\tVC%d:\t", i
);
542 if (!config_fetch(d
, pos
, 12))
544 printf("<unreadable>\n");
547 rcap
= get_conf_long(d
, pos
);
548 rctrl
= get_conf_long(d
, pos
+4);
549 rstatus
= get_conf_word(d
, pos
+10);
551 pat_pos
= BITS(rcap
, 24, 8);
552 printf("Caps:\tPATOffset=%02x MaxTimeSlots=%d RejSnoopTrans%c\n",
554 BITS(rcap
, 16, 7) + 1,
555 FLAG(rcap
, 1 << 15));
557 printf("\t\t\tArb:");
559 if (vc_arb_selects
[j
][0] != '?' || rcap
& (1 << j
))
560 printf("%c%s%c", (j
? ' ' : '\t'), vc_arb_selects
[j
], FLAG(rcap
, 1 << j
));
562 printf("\n\t\t\tCtrl:\tEnable%c ID=%d ArbSelect=%s TC/VC=%02x\n",
563 FLAG(rctrl
, 1 << 31),
565 TABLE(vc_arb_selects
, BITS(rctrl
, 17, 3), buf
),
568 printf("\t\t\tStatus:\tNegoPending%c InProgress%c\n",
573 printf("\t\t\tPort Arbitration Table <?>\n");
578 cap_rclink(struct device
*d
, int where
)
583 static const char elt_types
[][9] = { "Config", "Egress", "Internal" };
586 printf("Root Complex Link\n");
590 if (!config_fetch(d
, where
+ 4, PCI_RCLINK_LINK1
- 4))
593 esd
= get_conf_long(d
, where
+ PCI_RCLINK_ESD
);
594 num_links
= BITS(esd
, 8, 8);
595 printf("\t\tDesc:\tPortNumber=%02x ComponentID=%02x EltType=%s\n",
598 TABLE(elt_types
, BITS(esd
, 0, 8), buf
));
600 for (i
=0; i
<num_links
; i
++)
602 int pos
= where
+ PCI_RCLINK_LINK1
+ i
*PCI_RCLINK_LINK_SIZE
;
604 u32 addr_lo
, addr_hi
;
606 printf("\t\tLink%d:\t", i
);
607 if (!config_fetch(d
, pos
, PCI_RCLINK_LINK_SIZE
))
609 printf("<unreadable>\n");
612 desc
= get_conf_long(d
, pos
+ PCI_RCLINK_LINK_DESC
);
613 addr_lo
= get_conf_long(d
, pos
+ PCI_RCLINK_LINK_ADDR
);
614 addr_hi
= get_conf_long(d
, pos
+ PCI_RCLINK_LINK_ADDR
+ 4);
616 printf("Desc:\tTargetPort=%02x TargetComponent=%02x AssocRCRB%c LinkType=%s LinkValid%c\n",
620 ((desc
& 2) ? "Config" : "MemMapped"),
628 printf("\t\t\tAddr:\t%02x:%02x.%d CfgSpace=%08x%08x\n",
629 BITS(addr_lo
, 20, n
),
630 BITS(addr_lo
, 15, 5),
631 BITS(addr_lo
, 12, 3),
635 printf("\t\t\tAddr:\t%08x%08x\n", addr_hi
, addr_lo
);
640 cap_rcec(struct device
*d
, int where
)
642 printf("Root Complex Event Collector Endpoint Association\n");
646 if (!config_fetch(d
, where
, 12))
649 u32 hdr
= get_conf_long(d
, where
);
650 byte cap_ver
= PCI_RCEC_EP_CAP_VER(hdr
);
651 u32 bmap
= get_conf_long(d
, where
+ PCI_RCEC_RCIEP_BMAP
);
652 printf("\t\tRCiEPBitmap: ");
658 printf("RCiEP at Device(s):");
659 for (int dev
=0; dev
< 32; dev
++)
661 if (BITS(bmap
, dev
, 1))
664 printf("%s %u", (prevmatched
) ? "," : "", dev
);
672 printf("-%u", prevdev
);
678 printf("%s", (verbose
> 2) ? "00000000 [none]" : "[none]");
681 if (cap_ver
< PCI_RCEC_BUSN_REG_VER
)
684 u32 busn
= get_conf_long(d
, where
+ PCI_RCEC_BUSN_REG
);
685 u8 lastbusn
= BITS(busn
, 16, 8);
686 u8 nextbusn
= BITS(busn
, 8, 8);
688 if ((lastbusn
== 0x00) && (nextbusn
== 0xff))
689 printf("\t\tAssociatedBusNumbers: %s\n", (verbose
> 2) ? "ff-00 [none]" : "[none]");
691 printf("\t\tAssociatedBusNumbers: %02x-%02x\n", nextbusn
, lastbusn
);
695 cxl_range(u64 base
, u64 size
, int n
)
697 u32 interleave
[] = { 0, 256, 4096, 512, 1024, 2048, 8192, 16384 };
698 const char *type
[] = { "Volatile", "Non-volatile", "CDAT" };
699 const char *class[] = { "DRAM", "Storage", "CDAT" };
704 size
&= ~0x0fffffffULL
;
706 printf("\t\tRange%d: %016"PCI_U64_FMT_X
"-%016"PCI_U64_FMT_X
" [size=0x%"PCI_U64_FMT_X
"]\n", n
, base
, base
+ size
- 1, size
);
707 printf("\t\t\tValid%c Active%c Type=%s Class=%s interleave=%d timeout=%ds\n",
708 FLAG(w
, PCI_CXL_RANGE_VALID
), FLAG(w
, PCI_CXL_RANGE_ACTIVE
),
709 type
[PCI_CXL_RANGE_TYPE(w
)], class[PCI_CXL_RANGE_CLASS(w
)],
710 interleave
[PCI_CXL_RANGE_INTERLEAVE(w
)],
711 1 << (PCI_CXL_RANGE_TIMEOUT(w
) * 2));
715 dvsec_cxl_device(struct device
*d
, int rev
, int where
, int len
)
717 u32 cache_size
, cache_unit_size
;
718 u64 range_base
, range_size
;
724 /* Legacy 1.1 revs aren't handled */
730 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_CAP
);
731 printf("\t\tCXLCap:\tCache%c IO%c Mem%c MemHWInit%c HDMCount %d Viral%c\n",
732 FLAG(w
, PCI_CXL_DEV_CAP_CACHE
), FLAG(w
, PCI_CXL_DEV_CAP_IO
), FLAG(w
, PCI_CXL_DEV_CAP_MEM
),
733 FLAG(w
, PCI_CXL_DEV_CAP_MEM_HWINIT
), PCI_CXL_DEV_CAP_HDM_CNT(w
), FLAG(w
, PCI_CXL_DEV_CAP_VIRAL
));
735 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_CTRL
);
736 printf("\t\tCXLCtl:\tCache%c IO%c Mem%c CacheSFCov %d CacheSFGran %d CacheClean%c Viral%c\n",
737 FLAG(w
, PCI_CXL_DEV_CTRL_CACHE
), FLAG(w
, PCI_CXL_DEV_CTRL_IO
), FLAG(w
, PCI_CXL_DEV_CTRL_MEM
),
738 PCI_CXL_DEV_CTRL_CACHE_SF_COV(w
), PCI_CXL_DEV_CTRL_CACHE_SF_GRAN(w
), FLAG(w
, PCI_CXL_DEV_CTRL_CACHE_CLN
),
739 FLAG(w
, PCI_CXL_DEV_CTRL_VIRAL
));
741 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_STATUS
);
742 printf("\t\tCXLSta:\tViral%c\n", FLAG(w
, PCI_CXL_DEV_STATUS_VIRAL
));
744 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_CTRL2
);
745 printf("\t\tCXLCtl2:\tDisableCaching%c InitCacheWB&Inval%c InitRst%c RstMemClrEn%c",
746 FLAG(w
, PCI_CXL_DEV_CTRL2_DISABLE_CACHING
),
747 FLAG(w
, PCI_CXL_DEV_CTRL2_INIT_WB_INVAL
),
748 FLAG(w
, PCI_CXL_DEV_CTRL2_INIT_CXL_RST
),
749 FLAG(w
, PCI_CXL_DEV_CTRL2_INIT_CXL_RST_CLR_EN
));
751 printf(" DesiredVolatileHDMStateAfterHotReset%c", FLAG(w
, PCI_CXL_DEV_CTRL2_INIT_CXL_HDM_STATE_HOTRST
));
754 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_STATUS2
);
755 printf("\t\tCXLSta2:\tResetComplete%c ResetError%c PMComplete%c\n",
756 FLAG(w
, PCI_CXL_DEV_STATUS_RC
), FLAG(w
,PCI_CXL_DEV_STATUS_RE
), FLAG(w
, PCI_CXL_DEV_STATUS_PMC
));
758 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_CAP2
);
759 printf("\t\tCXLCap2:\t");
760 cache_unit_size
= BITS(w
, 0, 4);
761 cache_size
= BITS(w
, 8, 8);
762 switch (cache_unit_size
)
764 case PCI_CXL_DEV_CAP2_CACHE_1M
:
765 printf("Cache Size: %08x\n", cache_size
* (1<<20));
767 case PCI_CXL_DEV_CAP2_CACHE_64K
:
768 printf("Cache Size: %08x\n", cache_size
* (64<<10));
770 case PCI_CXL_DEV_CAP2_CACHE_UNK
:
771 printf("Cache Size Not Reported\n");
774 printf("Cache Size: %d of unknown unit size (%d)\n", cache_size
, cache_unit_size
);
778 range_size
= (u64
) get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE1_SIZE_HI
) << 32;
779 range_size
|= get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE1_SIZE_LO
);
780 range_base
= (u64
) get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE1_BASE_HI
) << 32;
781 range_base
|= get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE1_BASE_LO
);
782 cxl_range(range_base
, range_size
, 1);
784 range_size
= (u64
) get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE2_SIZE_HI
) << 32;
785 range_size
|= get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE2_SIZE_LO
);
786 range_base
= (u64
) get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE2_BASE_HI
) << 32;
787 range_base
|= get_conf_long(d
, where
+ PCI_CXL_DEV_RANGE2_BASE_LO
);
788 cxl_range(range_base
, range_size
, 2);
793 w
= get_conf_word(d
, where
+ PCI_CXL_DEV_CAP3
);
794 printf("\t\tCXLCap3:\tDefaultVolatile HDM State After:\tColdReset%c WarmReset%c HotReset%c HotResetConfigurability%c\n",
795 FLAG(w
, PCI_CXL_DEV_CAP3_HDM_STATE_RST_COLD
),
796 FLAG(w
, PCI_CXL_DEV_CAP3_HDM_STATE_RST_WARM
),
797 FLAG(w
, PCI_CXL_DEV_CAP3_HDM_STATE_RST_HOT
),
798 FLAG(w
, PCI_CXL_DEV_CAP3_HDM_STATE_RST_HOT_CFG
));
802 if (len
> PCI_CXL_DEV_LEN
)
807 dvsec_cxl_port(struct device
*d
, int where
, int len
)
812 if (len
< PCI_CXL_PORT_EXT_LEN
)
815 w
= get_conf_word(d
, where
+ PCI_CXL_PORT_EXT_STATUS
);
816 printf("\t\tCXLPortSta:\tPMComplete%c\n", FLAG(w
, PCI_CXL_PORT_EXT_STATUS
));
818 w
= get_conf_word(d
, where
+ PCI_CXL_PORT_CTRL
);
819 printf("\t\tCXLPortCtl:\tUnmaskSBR%c UnmaskLinkDisable%c AltMem%c AltBME%c ViralEnable%c\n",
820 FLAG(w
, PCI_CXL_PORT_UNMASK_SBR
), FLAG(w
, PCI_CXL_PORT_UNMASK_LINK
),
821 FLAG(w
, PCI_CXL_PORT_ALT_MEMORY
), FLAG(w
, PCI_CXL_PORT_ALT_BME
),
822 FLAG(w
, PCI_CXL_PORT_VIRAL_EN
));
824 b1
= get_conf_byte(d
, where
+ PCI_CXL_PORT_ALT_BUS_BASE
);
825 b2
= get_conf_byte(d
, where
+ PCI_CXL_PORT_ALT_BUS_LIMIT
);
826 printf("\t\tAlternateBus:\t%02x-%02x\n", b1
, b2
);
827 m1
= get_conf_word(d
, where
+ PCI_CXL_PORT_ALT_MEM_BASE
);
828 m2
= get_conf_word(d
, where
+ PCI_CXL_PORT_ALT_MEM_LIMIT
);
829 printf("\t\tAlternateBus:\t%04x-%04x\n", m1
, m2
);
833 dvsec_cxl_register_locator(struct device
*d
, int where
, int len
)
835 static const char * const id_names
[] = {
837 "component registers",
838 "BAR virtualization",
839 "CXL device registers",
845 int pos
= where
+ PCI_CXL_RL_BLOCK1_LO
+ 8*i
;
846 if (pos
+ 7 >= where
+ len
)
849 u32 lo
= get_conf_long(d
, pos
);
850 u32 hi
= get_conf_long(d
, pos
+ 4);
852 unsigned int bir
= BITS(lo
, 0, 3);
853 unsigned int block_id
= BITS(lo
, 8, 8);
854 u64 base
= (BITS(lo
, 16, 16) << 16) | ((u64
) hi
<< 32);
860 if (block_id
< sizeof(id_names
) / sizeof(*id_names
))
861 id_name
= id_names
[block_id
];
862 else if (block_id
== 0xff)
863 id_name
= "vendor-specific";
867 printf("\t\tBlock%d: BIR: bar%d, ID: %s, offset: %016" PCI_U64_FMT_X
"\n", i
+ 1, bir
, id_name
, base
);
872 dvsec_cxl_gpf_device(struct device
*d
, int where
)
876 u8 time_base
, time_scale
;
878 w
= get_conf_word(d
, where
+ PCI_CXL_GPF_DEV_PHASE2_DUR
);
879 time_base
= BITS(w
, 0, 4);
880 time_scale
= BITS(w
, 8, 4);
884 case PCI_CXL_GPF_DEV_100US
:
885 case PCI_CXL_GPF_DEV_100MS
:
886 duration
= time_base
* 100;
888 case PCI_CXL_GPF_DEV_10US
:
889 case PCI_CXL_GPF_DEV_10MS
:
890 case PCI_CXL_GPF_DEV_10S
:
891 duration
= time_base
* 10;
893 case PCI_CXL_GPF_DEV_1US
:
894 case PCI_CXL_GPF_DEV_1MS
:
895 case PCI_CXL_GPF_DEV_1S
:
896 duration
= time_base
;
900 printf("\t\tReserved time scale encoding %x\n", time_scale
);
901 duration
= time_base
;
904 printf("\t\tGPF Phase 2 Duration: %u%s\n", duration
,
905 (time_scale
< PCI_CXL_GPF_DEV_1MS
) ? "us":
906 (time_scale
< PCI_CXL_GPF_DEV_1S
) ? "ms" :
907 (time_scale
== PCI_CXL_GPF_DEV_1S
) ? "s" : "<?>");
909 l
= get_conf_long(d
, where
+ PCI_CXL_GPF_DEV_PHASE2_POW
);
910 printf("\t\tGPF Phase 2 Power: %umW\n", (unsigned int)l
);
914 dvsec_cxl_gpf_port(struct device
*d
, int where
)
917 u8 time_base
, time_scale
;
919 w
= get_conf_word(d
, where
+ PCI_CXL_GPF_PORT_PHASE1_CTRL
);
920 time_base
= BITS(w
, 0, 4);
921 time_scale
= BITS(w
, 8, 4);
925 case PCI_CXL_GPF_PORT_100US
:
926 case PCI_CXL_GPF_PORT_100MS
:
927 timeout
= time_base
* 100;
929 case PCI_CXL_GPF_PORT_10US
:
930 case PCI_CXL_GPF_PORT_10MS
:
931 case PCI_CXL_GPF_PORT_10S
:
932 timeout
= time_base
* 10;
934 case PCI_CXL_GPF_PORT_1US
:
935 case PCI_CXL_GPF_PORT_1MS
:
936 case PCI_CXL_GPF_PORT_1S
:
941 printf("\t\tReserved time scale encoding %x\n", time_scale
);
945 printf("\t\tGPF Phase 1 Timeout: %d%s\n", timeout
,
946 (time_scale
< PCI_CXL_GPF_PORT_1MS
) ? "us":
947 (time_scale
< PCI_CXL_GPF_PORT_1S
) ? "ms" :
948 (time_scale
== PCI_CXL_GPF_PORT_1S
) ? "s" : "<?>");
950 w
= get_conf_word(d
, where
+ PCI_CXL_GPF_PORT_PHASE2_CTRL
);
951 time_base
= BITS(w
, 0, 4);
952 time_scale
= BITS(w
, 8, 4);
956 case PCI_CXL_GPF_PORT_100US
:
957 case PCI_CXL_GPF_PORT_100MS
:
958 timeout
= time_base
* 100;
960 case PCI_CXL_GPF_PORT_10US
:
961 case PCI_CXL_GPF_PORT_10MS
:
962 case PCI_CXL_GPF_PORT_10S
:
963 timeout
= time_base
* 10;
965 case PCI_CXL_GPF_PORT_1US
:
966 case PCI_CXL_GPF_PORT_1MS
:
967 case PCI_CXL_GPF_PORT_1S
:
972 printf("\t\tReserved time scale encoding %x\n", time_scale
);
976 printf("\t\tGPF Phase 2 Timeout: %d%s\n", timeout
,
977 (time_scale
< PCI_CXL_GPF_PORT_1MS
) ? "us":
978 (time_scale
< PCI_CXL_GPF_PORT_1S
) ? "ms" :
979 (time_scale
== PCI_CXL_GPF_PORT_1S
) ? "s" : "<?>");
983 dvsec_cxl_flex_bus(struct device
*d
, int where
, int rev
, int len
)
988 // Sanity check: Does the length correspond to its revision?
991 if (len
!= PCI_CXL_FB_MOD_TS_DATA
)
992 printf("\t\t<Wrong length for Revision %d>\n", rev
);
995 if (len
!= PCI_CXL_FB_PORT_CAP2
)
996 printf("\t\t<Wrong length for Revision %d>\n", rev
);
999 if (len
!= PCI_CXL_FB_NEXT_UNSUPPORTED
)
1000 printf("\t\t<Wrong length for Revision %d>\n", rev
);
1007 w
= get_conf_word(d
, where
+ PCI_CXL_FB_PORT_CAP
);
1008 printf("\t\tFBCap:\tCache%c IO%c Mem%c 68BFlit%c MltLogDev%c",
1009 FLAG(w
, PCI_CXL_FB_CAP_CACHE
), FLAG(w
, PCI_CXL_FB_CAP_IO
),
1010 FLAG(w
, PCI_CXL_FB_CAP_MEM
), FLAG(w
, PCI_CXL_FB_CAP_68B_FLIT
),
1011 FLAG(w
, PCI_CXL_FB_CAP_MULT_LOG_DEV
));
1014 printf(" 256BFlit%c PBRFlit%c",
1015 FLAG(w
, PCI_CXL_FB_CAP_256B_FLIT
), FLAG(w
, PCI_CXL_FB_CAP_PBR_FLIT
));
1017 w
= get_conf_word(d
, where
+ PCI_CXL_FB_PORT_CTRL
);
1018 printf("\n\t\tFBCtl:\tCache%c IO%c Mem%c SynHdrByp%c DrftBuf%c 68BFlit%c MltLogDev%c RCD%c Retimer1%c Retimer2%c",
1019 FLAG(w
, PCI_CXL_FB_CTRL_CACHE
), FLAG(w
, PCI_CXL_FB_CTRL_IO
),
1020 FLAG(w
, PCI_CXL_FB_CTRL_MEM
), FLAG(w
, PCI_CXL_FB_CTRL_SYNC_HDR_BYP
),
1021 FLAG(w
, PCI_CXL_FB_CTRL_DRFT_BUF
), FLAG(w
, PCI_CXL_FB_CTRL_68B_FLIT
),
1022 FLAG(w
, PCI_CXL_FB_CTRL_MULT_LOG_DEV
), FLAG(w
, PCI_CXL_FB_CTRL_RCD
),
1023 FLAG(w
, PCI_CXL_FB_CTRL_RETIMER1
), FLAG(w
, PCI_CXL_FB_CTRL_RETIMER2
));
1026 printf(" 256BFlit%c PBRFlit%c",
1027 FLAG(w
, PCI_CXL_FB_CTRL_256B_FLIT
), FLAG(w
, PCI_CXL_FB_CTRL_PBR_FLIT
));
1029 w
= get_conf_word(d
, where
+ PCI_CXL_FB_PORT_STATUS
);
1030 printf("\n\t\tFBSta:\tCache%c IO%c Mem%c SynHdrByp%c DrftBuf%c 68BFlit%c MltLogDev%c",
1031 FLAG(w
, PCI_CXL_FB_STAT_CACHE
), FLAG(w
, PCI_CXL_FB_STAT_IO
),
1032 FLAG(w
, PCI_CXL_FB_STAT_MEM
), FLAG(w
, PCI_CXL_FB_STAT_SYNC_HDR_BYP
),
1033 FLAG(w
, PCI_CXL_FB_STAT_DRFT_BUF
), FLAG(w
, PCI_CXL_FB_STAT_68B_FLIT
),
1034 FLAG(w
, PCI_CXL_FB_STAT_MULT_LOG_DEV
));
1037 printf(" 256BFlit%c PBRFlit%c",
1038 FLAG(w
, PCI_CXL_FB_STAT_256B_FLIT
), FLAG(w
, PCI_CXL_FB_STAT_PBR_FLIT
));
1044 l
= get_conf_long(d
, where
+ PCI_CXL_FB_MOD_TS_DATA
);
1045 data
= BITS(l
, 0, 24);
1046 printf("\t\tFBModTS:\tReceived FB Data: %06x\n", (unsigned int)data
);
1054 l
= get_conf_long(d
, where
+ PCI_CXL_FB_PORT_CAP2
);
1055 printf("\t\tFBCap2:\tNOPHint%c\n", FLAG(l
, PCI_CXL_FB_CAP2_NOP_HINT
));
1057 l
= get_conf_long(d
, where
+ PCI_CXL_FB_PORT_CTRL2
);
1058 printf("\t\tFBCtl2:\tNOPHint%c\n", FLAG(l
, PCI_CXL_FB_CTRL2_NOP_HINT
));
1060 l
= get_conf_long(d
, where
+ PCI_CXL_FB_PORT_STATUS2
);
1061 nop
= BITS(l
, 0, 2);
1062 printf("\t\tFBSta2:\tNOPHintInfo: %x\n", nop
);
1066 if (len
> PCI_CXL_FB_LEN
)
1067 printf("\t\t<?>\n");
1071 dvsec_cxl_mld(struct device
*d
, int where
)
1075 w
= get_conf_word(d
, where
+ PCI_CXL_MLD_NUM_LD
);
1077 /* Encodings greater than 16 are reserved */
1078 if (w
&& w
<= PCI_CXL_MLD_MAX_LD
)
1079 printf("\t\tNumLogDevs: %d\n", w
);
1083 dvsec_cxl_function_map(struct device
*d
, int where
)
1086 printf("\t\tFuncMap 0: %08x\n",
1087 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_0
)));
1089 printf("\t\tFuncMap 1: %08x\n",
1090 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_1
)));
1092 printf("\t\tFuncMap 2: %08x\n",
1093 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_2
)));
1095 printf("\t\tFuncMap 3: %08x\n",
1096 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_3
)));
1098 printf("\t\tFuncMap 4: %08x\n",
1099 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_4
)));
1101 printf("\t\tFuncMap 5: %08x\n",
1102 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_5
)));
1104 printf("\t\tFuncMap 6: %08x\n",
1105 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_6
)));
1107 printf("\t\tFuncMap 7: %08x\n",
1108 (unsigned int)(get_conf_word(d
, where
+ PCI_CXL_FUN_MAP_REG_7
)));
1112 cap_dvsec_cxl(struct device
*d
, int id
, int rev
, int where
, int len
)
1118 if (!config_fetch(d
, where
, len
))
1124 printf("\t\tPCIe DVSEC for CXL Devices\n");
1125 dvsec_cxl_device(d
, rev
, where
, len
);
1128 printf("\t\tNon-CXL Function Map DVSEC\n");
1129 dvsec_cxl_function_map(d
, where
);
1132 printf("\t\tCXL Extensions DVSEC for Ports\n");
1133 dvsec_cxl_port(d
, where
, len
);
1136 printf("\t\tGPF DVSEC for CXL Ports\n");
1137 dvsec_cxl_gpf_port(d
, where
);
1140 printf("\t\tGPF DVSEC for CXL Devices\n");
1141 dvsec_cxl_gpf_device(d
, where
);
1144 printf("\t\tPCIe DVSEC for Flex Bus Port\n");
1145 dvsec_cxl_flex_bus(d
, where
, rev
, len
);
1148 printf("\t\tRegister Locator DVSEC\n");
1149 dvsec_cxl_register_locator(d
, where
, len
);
1152 printf("\t\tMLD DVSEC\n");
1153 dvsec_cxl_mld(d
, where
);
1156 printf("\t\tPCIe DVSEC for Test Capability <?>\n");
1159 printf("\t\tUnknown ID %04x\n", id
);
1164 cap_dvsec(struct device
*d
, int where
)
1166 printf("Designated Vendor-Specific: ");
1167 if (!config_fetch(d
, where
+ PCI_DVSEC_HEADER1
, 8))
1169 printf("<unreadable>\n");
1173 u32 hdr
= get_conf_long(d
, where
+ PCI_DVSEC_HEADER1
);
1174 u16 vendor
= BITS(hdr
, 0, 16);
1175 byte rev
= BITS(hdr
, 16, 4);
1176 u16 len
= BITS(hdr
, 20, 12);
1178 u16 id
= get_conf_long(d
, where
+ PCI_DVSEC_HEADER2
);
1180 printf("Vendor=%04x ID=%04x Rev=%d Len=%d", vendor
, id
, rev
, len
);
1181 if (vendor
== PCI_DVSEC_VENDOR_ID_CXL
&& len
>= 16)
1182 cap_dvsec_cxl(d
, id
, rev
, where
, len
);
1188 cap_evendor(struct device
*d
, int where
)
1192 printf("Vendor Specific Information: ");
1193 if (!config_fetch(d
, where
+ PCI_EVNDR_HEADER
, 4))
1195 printf("<unreadable>\n");
1199 hdr
= get_conf_long(d
, where
+ PCI_EVNDR_HEADER
);
1200 printf("ID=%04x Rev=%d Len=%03x <?>\n",
1206 static int l1pm_calc_pwron(int scale
, int value
)
1221 cap_l1pm(struct device
*d
, int where
)
1223 u32 l1_cap
, val
, scale
;
1226 printf("L1 PM Substates\n");
1231 if (!config_fetch(d
, where
+ PCI_L1PM_SUBSTAT_CAP
, 12))
1233 printf("\t\t<unreadable>\n");
1237 l1_cap
= get_conf_long(d
, where
+ PCI_L1PM_SUBSTAT_CAP
);
1238 printf("\t\tL1SubCap: ");
1239 printf("PCI-PM_L1.2%c PCI-PM_L1.1%c ASPM_L1.2%c ASPM_L1.1%c L1_PM_Substates%c\n",
1240 FLAG(l1_cap
, PCI_L1PM_SUBSTAT_CAP_PM_L12
),
1241 FLAG(l1_cap
, PCI_L1PM_SUBSTAT_CAP_PM_L11
),
1242 FLAG(l1_cap
, PCI_L1PM_SUBSTAT_CAP_ASPM_L12
),
1243 FLAG(l1_cap
, PCI_L1PM_SUBSTAT_CAP_ASPM_L11
),
1244 FLAG(l1_cap
, PCI_L1PM_SUBSTAT_CAP_L1PM_SUPP
));
1246 if (l1_cap
& PCI_L1PM_SUBSTAT_CAP_PM_L12
|| l1_cap
& PCI_L1PM_SUBSTAT_CAP_ASPM_L12
)
1248 printf("\t\t\t PortCommonModeRestoreTime=%dus ", BITS(l1_cap
, 8, 8));
1249 time
= l1pm_calc_pwron(BITS(l1_cap
, 16, 2), BITS(l1_cap
, 19, 5));
1251 printf("PortTPowerOnTime=%dus\n", time
);
1253 printf("PortTPowerOnTime=<error>\n");
1256 val
= get_conf_long(d
, where
+ PCI_L1PM_SUBSTAT_CTL1
);
1257 printf("\t\tL1SubCtl1: PCI-PM_L1.2%c PCI-PM_L1.1%c ASPM_L1.2%c ASPM_L1.1%c\n",
1258 FLAG(val
, PCI_L1PM_SUBSTAT_CTL1_PM_L12
),
1259 FLAG(val
, PCI_L1PM_SUBSTAT_CTL1_PM_L11
),
1260 FLAG(val
, PCI_L1PM_SUBSTAT_CTL1_ASPM_L12
),
1261 FLAG(val
, PCI_L1PM_SUBSTAT_CTL1_ASPM_L11
));
1263 if (l1_cap
& PCI_L1PM_SUBSTAT_CAP_PM_L12
|| l1_cap
& PCI_L1PM_SUBSTAT_CAP_ASPM_L12
)
1265 printf("\t\t\t T_CommonMode=%dus", BITS(val
, 8, 8));
1267 if (l1_cap
& PCI_L1PM_SUBSTAT_CAP_ASPM_L12
)
1269 scale
= BITS(val
, 29, 3);
1271 printf(" LTR1.2_Threshold=<error>");
1273 printf(" LTR1.2_Threshold=%" PCI_U64_FMT_U
"ns", BITS(val
, 16, 10) * (u64
) cap_ltr_scale(scale
));
1278 val
= get_conf_long(d
, where
+ PCI_L1PM_SUBSTAT_CTL2
);
1279 printf("\t\tL1SubCtl2:");
1280 if (l1_cap
& PCI_L1PM_SUBSTAT_CAP_PM_L12
|| l1_cap
& PCI_L1PM_SUBSTAT_CAP_ASPM_L12
)
1282 time
= l1pm_calc_pwron(BITS(val
, 0, 2), BITS(val
, 3, 5));
1284 printf(" T_PwrOn=%dus", time
);
1286 printf(" T_PwrOn=<error>");
1292 cap_ptm(struct device
*d
, int where
)
1297 printf("Precision Time Measurement\n");
1302 if (!config_fetch(d
, where
+ 4, 8))
1304 printf("\t\t<unreadable>\n");
1308 buff
= get_conf_long(d
, where
+ 4);
1309 printf("\t\tPTMCap: ");
1310 printf("Requester%c Responder%c Root%c\n",
1315 clock
= BITS(buff
, 8, 8);
1316 printf("\t\tPTMClockGranularity: ");
1320 printf("Unimplemented\n");
1323 printf("Greater than 254ns\n");
1326 printf("%huns\n", clock
);
1329 buff
= get_conf_long(d
, where
+ 8);
1330 printf("\t\tPTMControl: ");
1331 printf("Enabled%c RootSelected%c\n",
1335 clock
= BITS(buff
, 8, 8);
1336 printf("\t\tPTMEffectiveGranularity: ");
1340 printf("Unknown\n");
1343 printf("Greater than 254ns\n");
1346 printf("%huns\n", clock
);
1351 print_rebar_range_size(int ld2_size
)
1353 // This function prints the input as a power-of-2 size value
1354 // It is biased with 1MB = 0, ...
1355 // Maximum resizable BAR value supported is 2^63 bytes = 43
1356 // for the extended resizable BAR capability definition
1357 // (otherwise it would stop at 2^28)
1359 if (ld2_size
>= 0 && ld2_size
< 10)
1360 printf(" %dMB", (1 << ld2_size
));
1361 else if (ld2_size
>= 10 && ld2_size
< 20)
1362 printf(" %dGB", (1 << (ld2_size
-10)));
1363 else if (ld2_size
>= 20 && ld2_size
< 30)
1364 printf(" %dTB", (1 << (ld2_size
-20)));
1365 else if (ld2_size
>= 30 && ld2_size
< 40)
1366 printf(" %dPB", (1 << (ld2_size
-30)));
1367 else if (ld2_size
>= 40 && ld2_size
< 44)
1368 printf(" %dEB", (1 << (ld2_size
-40)));
1370 printf(" <unknown>");
1374 cap_rebar(struct device
*d
, int where
, int virtual)
1376 u32 sizes_buffer
, control_buffer
, ext_sizes
, current_size
;
1377 u16 bar_index
, barcount
, i
;
1378 // If the structure exists, at least one bar is defined
1381 printf("%s Resizable BAR\n", (virtual) ? "Virtual" : "Physical");
1386 // Go through all defined BAR definitions of the caps, at minimum 1
1387 // (loop also terminates if num_bars read from caps is > 6)
1388 for (barcount
= 0; barcount
< num_bars
; barcount
++)
1392 // Get the next BAR configuration
1393 if (!config_fetch(d
, where
, 8))
1395 printf("\t\t<unreadable>\n");
1399 sizes_buffer
= get_conf_long(d
, where
) >> 4;
1401 control_buffer
= get_conf_long(d
, where
);
1403 bar_index
= BITS(control_buffer
, 0, 3);
1404 current_size
= BITS(control_buffer
, 8, 6);
1405 ext_sizes
= BITS(control_buffer
, 16, 16);
1409 // Only index 0 controlreg has the num_bar count definition
1410 num_bars
= BITS(control_buffer
, 5, 3);
1411 if (num_bars
< 1 || num_bars
> 6)
1413 printf("\t\t<error in resizable BAR: num_bars=%d is out of specification>\n", num_bars
);
1418 // Resizable BAR list entry have an arbitrary index and current size
1419 printf("\t\tBAR %d: current size:", bar_index
);
1420 print_rebar_range_size(current_size
);
1422 if (sizes_buffer
|| ext_sizes
)
1424 printf(", supported:");
1426 for (i
=0; i
<28; i
++)
1427 if (sizes_buffer
& (1U << i
))
1428 print_rebar_range_size(i
);
1430 for (i
=0; i
<16; i
++)
1431 if (ext_sizes
& (1U << i
))
1432 print_rebar_range_size(i
+ 28);
1440 cap_doe(struct device
*d
, int where
)
1444 printf("Data Object Exchange\n");
1449 if (!config_fetch(d
, where
+ PCI_DOE_CAP
, 0x14))
1451 printf("\t\t<unreadable>\n");
1455 l
= get_conf_long(d
, where
+ PCI_DOE_CAP
);
1456 printf("\t\tDOECap: IntSup%c\n",
1457 FLAG(l
, PCI_DOE_CAP_INT_SUPP
));
1458 if (l
& PCI_DOE_CAP_INT_SUPP
)
1459 printf("\t\t\tIntMsgNum %d\n",
1460 PCI_DOE_CAP_INT_MSG(l
));
1462 l
= get_conf_long(d
, where
+ PCI_DOE_CTL
);
1463 printf("\t\tDOECtl: IntEn%c\n",
1464 FLAG(l
, PCI_DOE_CTL_INT
));
1466 l
= get_conf_long(d
, where
+ PCI_DOE_STS
);
1467 printf("\t\tDOESta: Busy%c IntSta%c Error%c ObjectReady%c\n",
1468 FLAG(l
, PCI_DOE_STS_BUSY
),
1469 FLAG(l
, PCI_DOE_STS_INT
),
1470 FLAG(l
, PCI_DOE_STS_ERROR
),
1471 FLAG(l
, PCI_DOE_STS_OBJECT_READY
));
1475 show_ext_caps(struct device
*d
, int type
)
1478 char been_there
[0x1000];
1479 memset(been_there
, 0, 0x1000);
1485 if (!config_fetch(d
, where
, 4))
1487 header
= get_conf_long(d
, where
);
1488 if (!header
|| header
== 0xffffffff)
1490 id
= header
& 0xffff;
1491 version
= (header
>> 16) & 0xf;
1492 printf("\tCapabilities: [%03x", where
);
1494 printf(" v%d", version
);
1496 if (been_there
[where
]++)
1498 printf("<chain looped>\n");
1503 case PCI_EXT_CAP_ID_NULL
:
1506 case PCI_EXT_CAP_ID_AER
:
1507 cap_aer(d
, where
, type
);
1509 case PCI_EXT_CAP_ID_DPC
:
1512 case PCI_EXT_CAP_ID_VC
:
1513 case PCI_EXT_CAP_ID_VC2
:
1516 case PCI_EXT_CAP_ID_DSN
:
1519 case PCI_EXT_CAP_ID_PB
:
1520 printf("Power Budgeting <?>\n");
1522 case PCI_EXT_CAP_ID_RCLINK
:
1523 cap_rclink(d
, where
);
1525 case PCI_EXT_CAP_ID_RCILINK
:
1526 printf("Root Complex Internal Link <?>\n");
1528 case PCI_EXT_CAP_ID_RCEC
:
1531 case PCI_EXT_CAP_ID_MFVC
:
1532 printf("Multi-Function Virtual Channel <?>\n");
1534 case PCI_EXT_CAP_ID_RCRB
:
1535 printf("Root Complex Register Block <?>\n");
1537 case PCI_EXT_CAP_ID_VNDR
:
1538 cap_evendor(d
, where
);
1540 case PCI_EXT_CAP_ID_ACS
:
1543 case PCI_EXT_CAP_ID_ARI
:
1546 case PCI_EXT_CAP_ID_ATS
:
1549 case PCI_EXT_CAP_ID_SRIOV
:
1550 cap_sriov(d
, where
);
1552 case PCI_EXT_CAP_ID_MRIOV
:
1553 printf("Multi-Root I/O Virtualization <?>\n");
1555 case PCI_EXT_CAP_ID_MCAST
:
1556 cap_multicast(d
, where
, type
);
1558 case PCI_EXT_CAP_ID_PRI
:
1561 case PCI_EXT_CAP_ID_REBAR
:
1562 cap_rebar(d
, where
, 0);
1564 case PCI_EXT_CAP_ID_DPA
:
1565 printf("Dynamic Power Allocation <?>\n");
1567 case PCI_EXT_CAP_ID_TPH
:
1570 case PCI_EXT_CAP_ID_LTR
:
1573 case PCI_EXT_CAP_ID_SECPCI
:
1576 case PCI_EXT_CAP_ID_PMUX
:
1577 printf("Protocol Multiplexing <?>\n");
1579 case PCI_EXT_CAP_ID_PASID
:
1580 cap_pasid(d
, where
);
1582 case PCI_EXT_CAP_ID_LNR
:
1583 printf("LN Requester <?>\n");
1585 case PCI_EXT_CAP_ID_L1PM
:
1588 case PCI_EXT_CAP_ID_PTM
:
1591 case PCI_EXT_CAP_ID_M_PCIE
:
1592 printf("PCI Express over M_PHY <?>\n");
1594 case PCI_EXT_CAP_ID_FRS
:
1595 printf("FRS Queueing <?>\n");
1597 case PCI_EXT_CAP_ID_RTR
:
1598 printf("Readiness Time Reporting <?>\n");
1600 case PCI_EXT_CAP_ID_DVSEC
:
1601 cap_dvsec(d
, where
);
1603 case PCI_EXT_CAP_ID_VF_REBAR
:
1604 cap_rebar(d
, where
, 1);
1606 case PCI_EXT_CAP_ID_DLNK
:
1607 printf("Data Link Feature <?>\n");
1609 case PCI_EXT_CAP_ID_16GT
:
1610 printf("Physical Layer 16.0 GT/s <?>\n");
1612 case PCI_EXT_CAP_ID_LMR
:
1613 printf("Lane Margining at the Receiver <?>\n");
1615 case PCI_EXT_CAP_ID_HIER_ID
:
1616 printf("Hierarchy ID <?>\n");
1618 case PCI_EXT_CAP_ID_NPEM
:
1619 printf("Native PCIe Enclosure Management <?>\n");
1621 case PCI_EXT_CAP_ID_32GT
:
1622 printf("Physical Layer 32.0 GT/s <?>\n");
1624 case PCI_EXT_CAP_ID_DOE
:
1628 printf("Extended Capability ID %#02x\n", id
);
1631 where
= (header
>> 20) & ~3;