]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/aarch64/ChangeLog
sim: rx: cast bfd_vma when printing
[thirdparty/binutils-gdb.git] / sim / aarch64 / ChangeLog
CommitLineData
f1ca3215
MF
12021-05-01 Mike Frysinger <vapier@gentoo.org>
2
3 * cpustate.c (aarch64_set_FP_float): Change lx to PRIx64.
4 (aarch64_set_FP_double, aarch64_set_FP_long_double,
5 aarch64_set_vec_u64, aarch64_set_vec_s64): Likewise.
6
ce224813
MF
72021-05-01 Mike Frysinger <vapier@gentoo.org>
8
9 * simulator.c (do_fcvtzu): Change UL to ULL.
10
66d055c7
MF
112021-04-26 Mike Frysinger <vapier@gentoo.org>
12
13 * aclocal.m4, config.in, configure: Regenerate.
14
19f6a43c
TT
152021-04-22 Tom Tromey <tom@tromey.com>
16
17 * configure, config.in: Rebuild.
18
efd82ac7
TT
192021-04-22 Tom Tromey <tom@tromey.com>
20
21 * configure: Rebuild.
22
2662c237
MF
232021-04-21 Mike Frysinger <vapier@gentoo.org>
24
25 * aclocal.m4: Regenerate.
26
1f195bc3
SM
272021-04-21 Simon Marchi <simon.marchi@polymtl.ca>
28
29 * configure: Regenerate.
30
37e9f182
MF
312021-04-18 Mike Frysinger <vapier@gentoo.org>
32
33 * configure: Regenerate.
34
d5a71b11
MF
352021-04-12 Mike Frysinger <vapier@gentoo.org>
36
37 * interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.
38
0592e80b
JW
392021-04-07 Jim Wilson <jimw@sifive.com>
40
41 PR sim/27483
42 * simulator.c (set_flags_for_add32): Compare uresult against
43 itself. Compare sresult against itself.
44
c2783492
MF
452021-04-02 Mike Frysinger <vapier@gentoo.org>
46
47 * aclocal.m4, configure: Regenerate.
48
ebe9564b
MF
492021-02-28 Mike Frysinger <vapier@gentoo.org>
50
51 * configure: Regenerate.
52
760b3e8b
MF
532021-02-21 Mike Frysinger <vapier@gentoo.org>
54
55 * configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
56 * aclocal.m4, configure: Regenerate.
57
136da8cd
MF
582021-02-13 Mike Frysinger <vapier@gentoo.org>
59
60 * configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
61 * aclocal.m4, configure: Regenerate.
62
aa09469f
MF
632021-02-06 Mike Frysinger <vapier@gentoo.org>
64
65 * configure: Regenerate.
66
68ed2854
MF
672021-01-11 Mike Frysinger <vapier@gentoo.org>
68
69 * config.in, configure: Regenerate.
70
bf470982
MF
712021-01-09 Mike Frysinger <vapier@gentoo.org>
72
73 * configure: Regenerate.
74
46f900c0
MF
752021-01-08 Mike Frysinger <vapier@gentoo.org>
76
77 * configure: Regenerate.
78
dfb856ba
MF
792021-01-04 Mike Frysinger <vapier@gentoo.org>
80
81 * configure: Regenerate.
82
69b1ffdb
CB
832020-02-06 Carlo Bramini <carlo_bramini@users.sourceforge.net>
84
85 PR sim/25318
86 * simulator.c (blr): Read destination register before calling
87 aarch64_save_LR.
88
cd5b6074
AB
892019-03-28 Andrew Burgess <andrew.burgess@embecosm.com>
90
91 * cpustate.c: Add 'libiberty.h' include.
92 * interp.c: Add 'sim-assert.h' include.
93
5c887dd5
JB
942017-09-06 John Baldwin <jhb@FreeBSD.org>
95
96 * configure: Regenerate.
97
bf155438
JW
982017-04-22 Jim Wilson <jim.wilson@linaro.org>
99
100 * simulator.c (vec_load): Add M argument. Rewrite to iterate over
101 registers based on structure size.
102 (LD4, LD3, LD2, LD1_2, LD1_3, LD1_4): Pass new arg to vec_load.
103 (LD1_1): Replace with call to vec_load.
104 (vec_store): Add new M argument. Rewrite to iterate over registers
105 based on structure size.
106 (ST4, ST3, ST2, ST1_2, ST1_3, ST1_4): Pass new arg to vec_store.
107 (ST1_1): Replace with call to vec_store.
108
ae27d3fe
JW
1092017-04-08 Jim Wilson <jim.wilson@linaro.org>
110
b630840c
JW
111 * simulator.c (do_vec_FCVTL): New.
112 (do_vec_op1): Call do_vec_FCVTL.
113
ae27d3fe
JW
114 * simulator.c (do_scalar_FCMGE_zero, do_scalar_FCMLE_zero,
115 do_scalar_FCMGT_zero, do_scalar_FCMEQ_zero, do_scalar_FCMLT_zero): New.
116 (do_scalar_vec): Add calls to new functions.
117
f1241682
JW
1182017-03-25 Jim Wilson <jim.wilson@linaro.org>
119
120 * simulator.c (set_flags_for_add32): Cast result to uint32_t in carry
121 flag check.
122
8ecbe595
JW
1232017-03-03 Jim Wilson <jim.wilson@linaro.org>
124
125 * simulator.c (mul64hi): Shift carry left by 32.
126 (smulh): Change signum to negate. If negate, invert result, and add
127 carry bit if low part of multiply result is zero.
128
ac189e7b
JW
1292017-02-25 Jim Wilson <jim.wilson@linaro.org>
130
152e1e1b
JW
131 * simulator.c (do_vec_SMOV_into_scalar): New.
132 (do_vec_UMOV_into_scalar): Renamed from do_vec_MOV_into_scalar.
133 Rewritten.
134 (do_vec_UMOV): Merged into do_vec_UMOV_into_scalar and deleted.
135 (do_vec_op1): Move do_vec_TRN call and do_vec_UZP call. Add
136 do_vec_SMOV_into_scalar call. Delete do_vec_MOV_into_scalar and
137 do_vec_UMOV calls. Add do_vec_UMOV_into_scalar call.
138
ac189e7b
JW
139 * simulator.c (popcount): New.
140 (do_vec_CNT): New.
141 (do_vec_op1): Add do_vec_CNT call.
142
2e7e5e28
JW
1432017-02-19 Jim Wilson <jim.wilson@linaro.org>
144
145 * simulator.c (do_vec_ADDV): Mov val declaration inside each case,
146 with type set to input type size.
147 (do_vec_xtl): Change bias from 3 to 4 for byte case.
148
e8f42b5e
JW
1492017-02-14 Jim Wilson <jim.wilson@linaro.org>
150
742e3a77
JW
151 * simulator.c (do_vec_MLA): Rewrite switch body.
152
bf25e9a0
JW
153 * simulator.c (do_vec_bit): Change loop limits from 16 and 8 to 4 and
154 2. Move test_false if inside loop. Fix logic for computing result
155 stored to vd.
156
e8f42b5e
JW
157 * simulator.c: (LDn_STn_SINGLE_LANE_AND_SIZE): New.
158 (do_vec_LDn_single, do_vec_STn_single): New.
159 (do_vec_LDnR): Add and set new nregs var. Replace switch on nregs with
160 loop over nregs using new var n. Add n times size to address in loop.
161 Add n to vd in loop.
162 (do_vec_load_store): Add comment for instruction bit 24. New var
163 single to hold instruction bit 24. Add new code to use single. Move
164 ldnr support inside single if statements. Fix ldnr register counts
165 inside post if statement. Change HALT_NYI calls to HALT_UNALLOC.
166
fbf32f63
JW
1672017-01-23 Jim Wilson <jim.wilson@linaro.org>
168
169 * simulator.c (do_vec_compare): Add case 0x23 for CMTST.
170
05b3d79d
JW
1712017-01-17 Jim Wilson <jim.wilson@linaro.org>
172
173 * simulator.c (do_vec_ADDV): Call aarch64_set_vec_u64 instead of
174 aarch64_set_reg_u64. In case 2, call HALT_UNALLOC if not full. In
175 case 3, call HALT_UNALLOC unconditionally.
176 (do_vec_XTN): Delete shifts. In case 2, change index from i + 4 to
177 i + 2. Delete if on bias, change index to i + bias * X.
178
a4fb5981
JW
1792017-01-09 Jim Wilson <jim.wilson@linaro.org>
180
181 * simulator.c (do_vec_UZP): Rewrite.
182
c0386d4d
JW
1832017-01-04 Jim Wilson <jim.wilson@linaro.org>
184
185 * cpustate.c: Include math.h.
186 (aarch64_set_FP_float): Use signbit to check for signed zero.
187 (aarch64_set_FP_double): Likewise.
188 * simulator.c (do_vec_MOV_immediate, case 0x8): Add missing break.
189 (do_vec_mul): In all DO_VEC_WIDENING_MUL calls, make second and fourth
190 args same size as third arg.
191 (fmaxnm): Use isnan instead of fpclassify.
192 (fminnm, dmaxnm, dminnm): Likewise.
193 (do_vec_MLS): Reverse order of subtraction operands.
194 (dexSimpleFPCondSelect): Call aarch64_get_FP_double or
195 aarch64_get_FP_float to get source register contents.
196 (UINT_MIN, ULONG_MIN, FLOAT_UINT_MAX, FLOAT_UINT_MIN,
197 DOUBLE_UINT_MAX, DOUBLE_UINT_MIN, FLOAT_ULONG_MAX, FLOAT_ULONG_MIN,
198 DOUBLE_ULONG_MAX, DOUBLE_ULONG_MIN): New.
199 (do_fcvtzu): Use ULONG instead of LONG, and UINT instead of INT in
200 raise_exception calls.
201
87903eaf
JW
2022016-12-21 Jim Wilson <jim.wilson@linaro.org>
203
204 * simulator.c (set_flags_for_float_compare): Add code to handle Inf.
205 Add comment to document NaN issue.
206 (set_flags_for_double_compare): Likewise.
207
963201cf
JW
2082016-12-13 Jim Wilson <jim.wilson@linaro.org>
209
210 * simulator.c (NEG, POS): Move before set_flags_for_add64.
211 (set_flags_for_add64): Replace with a modified copy of
212 set_flags_for_sub64.
213
668650d5
JW
2142016-12-03 Jim Wilson <jim.wilson@linaro.org>
215
216 * simulator.c (tbnz, tbz): Cast 1 to uint64_t before shifting.
217 (dexTestBranchImmediate): Shift high bit of pos by 5 not 4.
218
88ddd4a1
JW
2192016-12-01 Jim Wilson <jim.wilson@linaro.org>
220
88256e71 221 * simulator.c (fsturs): Switch use of rn and st variables.
88ddd4a1
JW
222 (fsturd, fsturq): Likewise
223
5357150c
MF
2242016-08-15 Mike Frysinger <vapier@gentoo.org>
225
226 * interp.c: Include bfd.h.
227 (symcount, symtab, aarch64_get_sym_value): Delete.
228 (remove_useless_symbols): Change count type to long.
229 (aarch64_get_func): Add SIM_DESC to arg list. Add symcount
230 and symtab local variables.
231 (sim_create_inferior): Delete storage. Replace symbol code
232 with a call to trace_load_symbols.
233 * memory.c: Delete bfd.h, elf/internal.h, and elf/common.h
234 includes.
235 (aarch64_get_heap_start): Change aarch64_get_sym_value to
236 trace_sym_value.
237 * memory.h: Delete bfd.h include.
238 (mem_add_blk): Delete unused prototype.
239 * simulator.c (bl, blr): Pass SIM_DESC to aarch64_get_func.
240 * simulator.c (aarch64_get_func): Add SIM_DESC to arg list.
241 (aarch64_get_sym_value): Delete.
242
b14bdb3b
NC
2432016-08-12 Nick Clifton <nickc@redhat.com>
244
245 * simulator.c (aarch64_step): Revert pervious delta.
246 (aarch64_run): Call sim_events_tick after each
247 instruction is simulated, and if necessary call
248 sim_events_process.
249 * simulator.h: Revert previous delta.
250
6a277579
NC
2512016-08-11 Nick Clifton <nickc@redhat.com>
252
253 * interp.c (sim_create_inferior): Allow for being called with a
254 NULL abfd parameter. If a bfd is provided, initialise the sim
255 with that start address.
256 * simulator.c (HALT_NYI): Just print out the numeric value of the
257 instruction when not tracing.
b14bdb3b
NC
258 (aarch64_step): Change from static to global.
259 * simulator.h: Add a prototype for aarch64_step().
6a277579 260
293acfae
AM
2612016-07-27 Alan Modra <amodra@gmail.com>
262
263 * memory.c: Don't include libbfd.h.
264
0f118bc7
NC
2652016-07-21 Nick Clifton <nickc@redhat.com>
266
0c66ea4c 267 * simulator.c (fsqrts): Use sqrtf rather than sqrt.
0f118bc7 268
c7be4414
JW
2692016-06-30 Jim Wilson <jim.wilson@linaro.org>
270
271 * cpustate.h: Include config.h.
272 (union GRegisterValue): Add WORDS_BIGENDIAN check. For big endian code
273 use anonymous structs to align members.
274 * simulator.c (aarch64_step): Use sim_core_read_buffer and
275 endian_le2h_4 to read instruction from pc.
276
fd7ed446
NC
2772016-05-06 Nick Clifton <nickc@redhat.com>
278
279 * simulator.c (do_FMLA_by_element): New function.
280 (do_vec_op2): Call it.
281
2cdad34c
NC
2822016-04-27 Nick Clifton <nickc@redhat.com>
283
284 * simulator.c: Add TRACE_DECODE statements to all emulation
285 functions.
286
7517e550
NC
2872016-03-30 Nick Clifton <nickc@redhat.com>
288
289 * cpustate.c (aarch64_set_reg_s32): New function.
290 (aarch64_set_reg_u32): New function.
291 (aarch64_get_FP_half): Place half precision value into the correct
292 slot of the union.
293 (aarch64_set_FP_half): Likewise.
294 * cpustate.h: Add prototypes for aarch64_set_reg_s32 and
295 aarch64_set_reg_u32.
296 * memory.c (FETCH_FUNC): Cast the read value to the access type
297 before converting it to the return type. Rename to FETCH_FUNC64.
298 (FETCH_FUNC32): New macro. Duplicates FETCH_FUNC64 but for 32-bit
299 accesses. Use for 32-bit memory access functions.
300 * simulator.c (ldrsb_wb): Use sign extension not zero extension.
301 (ldrb_scale_ext, ldrsh32_abs, ldrsh32_wb): Likewise.
302 (ldrsh32_scale_ext, ldrsh_abs, ldrsh64_wb): Likewise.
303 (ldrsh_scale_ext, ldrsw_abs): Likewise.
304 (ldrh32_abs): Store 32 bit value not 64-bits.
305 (ldrh32_wb, ldrh32_scale_ext): Likewise.
306 (do_vec_MOV_immediate): Fix computation of val.
307 (do_vec_MVNI): Likewise.
308 (DO_VEC_WIDENING_MUL): New macro.
309 (do_vec_mull): Use new macro.
310 (do_vec_mul): Use new macro.
311 (do_vec_MLA): Read values before writing.
312 (do_vec_xtl): Likewise.
313 (do_vec_SSHL): Select correct shift value.
314 (do_vec_USHL): Likewise.
315 (do_scalar_UCVTF): New function.
316 (do_scalar_vec): Call new function.
317 (store_pair_u64): Treat reads of SP as reads of XZR.
318
ef0d8ffc
NC
3192016-03-29 Nick Clifton <nickc@redhat.com>
320
321 * cpustate.c: Remove space after asterisk in function parameters.
322 * decode.h (greg): Delete unused function.
323 (vreg, shift, extension, scaling, writeback, condcode): Likewise.
324 * simulator.c: Use INSTR macro in more places.
325 (HALT_NYI): Use sim_io_eprintf in place of fprintf.
326 Remove extraneous whitespace.
327
5ab6d79e
NC
3282016-03-23 Nick Clifton <nickc@redhat.com>
329
330 * cpustate.c (aarch64_get_FP_half): New function. Read a vector
331 register as a half precision floating point number.
332 (aarch64_set_FP_half): New function. Similar, but for setting
333 a half precision register.
334 (aarch64_get_thread_id): New function. Returns the value of the
335 CPU's TPIDR register.
336 (aarch64_get_FPCR): New function. Returns the value of the CPU's
337 floating point control register.
338 (aarch64_set_FPCR): New function. Set the value of the CPU's FPCR
339 register.
340 * cpustate.h: Add prototypes for new functions.
341 * sim-main.h (struct _sim_cpu): Add FPCR and tpidr fields.
342 * memory.c: Use unaligned core access functions for all memory
343 reads and writes.
344 * simulator.c (HALT_NYI): Generate an error message if tracing
345 will not tell the user why the simulator is halting.
346 (HALT_UNREACHABLE): Delete. Delete (unneeded) uses of the macro.
347 (INSTR): New time-saver macro.
348 (fldrb_abs): New function. Loads an 8-bit value using a scaled
349 offset.
350 (fldrh_abs): New function. Likewise for 16-bit values.
351 (do_vec_SSHL): Allow for negative shift values.
352 (do_vec_USHL): Likewise.
353 (do_vec_SHL): Correct computation of shift amount.
354 (do_vec_SSHR_USHR): Correct decision of signed vs unsigned
355 shifts and computation of shift value.
356 (clz): New function. Counts leading zero bits.
357 (do_vec_CLZ): New function. Implements CLZ (vector).
358 (do_vec_MOV_element): Call do_vec_CLZ.
359 (dexSimpleFPCondCompare): Implement.
360 (do_FCVT_half_to_single): New function. Implements one of the
361 FCVT operations.
362 (do_FCVT_half_to_double): New function. Likewise.
363 (do_FCVT_single_to_half): New function. Likewise.
364 (do_FCVT_double_to_half): New function. Likewise.
365 (dexSimpleFPDataProc1Source): Call new FCVT functions.
366 (do_scalar_SHL): Handle negative shifts.
367 (do_scalar_shift): Handle SSHR.
368 (do_scalar_USHL): New function.
369 (do_double_add): Simplify to just performing a double precision
370 add operation. Move remaining code into...
371 (do_scalar_vec): ... New function.
372 (dexLoadUnsignedImmediate): Call new fldrb_abs and fldrh_abs
373 functions.
374 (system_get): Add support for TPIDR, CTR, FPCR, FPSR and CPSR
375 registers.
376 (system_set): New function.
377 (do_MSR_immediate): New function. Stub for now.
378 (do_MSR_reg): New function. Likewise. Partially implements MSR
379 instruction.
380 (do_SYS): New function. Stub for now,
381 (dexSystem): Call new functions.
382
e101a78b
NC
3832016-03-18 Nick Clifton <nickc@redhat.com>
384
385 * cpustate.c: Remove spurious spaces from TRACE strings.
386 Print hex equivalents of floats and doubles.
387 Check element number against array size when accessing vector
388 registers.
4c0ca98e
NC
389 (GET_VEC_ELEMENT): Fix off by one error checking for an invalid
390 element index.
391 (SET_VEC_ELEMENT): Likewise.
87bba7a5 392 (GET_VEC_ELEMENT): And fix thinko using macro arguments.
4c0ca98e 393
e101a78b
NC
394 * memory.c: Trace memory reads when --trace-memory is enabled.
395 Remove float and double load and store functions.
396 * memory.h (aarch64_get_mem_float): Delete prototype.
397 (aarch64_get_mem_double): Likewise.
398 (aarch64_set_mem_float): Likewise.
399 (aarch64_set_mem_double): Likewise.
400 * simulator (IS_SET): Always return either 0 or 1.
401 (IS_CLEAR): Likewise.
402 (fldrs_pcrel): Load and store floats using 32-bit memory accesses
403 and doubles using 64-bit memory accesses.
404 (fldrd_pcrel, fldrs_wb, fldrs_abs, fldrs_scale_ext): Likewise.
405 (fldrd_wb, fldrd_abs, fsturs, fsturd, fldurs, fldurd): Likewise.
406 (fstrs_abs, fstrs_wb, fstrs_scale_ext, fstrd_abs): Likewise.
407 (fstrd_wb, fstrd_scale_ext, store_pair_float): Likewise.
408 (store_pair_double, load_pair_float, load_pair_double): Likewise.
409 (do_vec_MUL_by_element): New function.
410 (do_vec_op2): Call do_vec_MUL_by_element.
411 (do_scalar_NEG): New function.
412 (do_double_add): Call do_scalar_NEG.
413
57aa1742
NC
4142016-03-03 Nick Clifton <nickc@redhat.com>
415
416 * simulator.c (set_flags_for_sub32): Correct type of signbit.
417 (CondCompare): Swap interpretation of bit 30.
418 (DO_ADDP): Delete macro.
419 (do_vec_ADDP): Copy source registers before starting to update
420 destination register.
421 (do_vec_FADDP): Likewise.
422 (do_vec_load_store): Fix computation of sizeof_operation.
423 (rbit64): Fix type of constant.
424 (aarch64_step): When displaying insn value, display all 32 bits.
425
ce39bd38
MF
4262016-01-10 Mike Frysinger <vapier@gentoo.org>
427
428 * config.in, configure: Regenerate.
429
e19418e0
MF
4302016-01-10 Mike Frysinger <vapier@gentoo.org>
431
432 * configure: Regenerate.
433
16f7876d
MF
4342016-01-10 Mike Frysinger <vapier@gentoo.org>
435
436 * configure.ac (SIM_AC_OPTION_ENVIRONMENT): Delete call.
437 * configure: Regenerate.
438
99d8e879
MF
4392016-01-10 Mike Frysinger <vapier@gentoo.org>
440
441 * configure: Regenerate.
35656e95
MF
442
4432016-01-10 Mike Frysinger <vapier@gentoo.org>
444
445 * configure: Regenerate.
99d8e879 446
347fe5bb
MF
4472016-01-10 Mike Frysinger <vapier@gentoo.org>
448
449 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
450 * configure: Regenerate.
451
22be3fbe
MF
4522016-01-10 Mike Frysinger <vapier@gentoo.org>
453
454 * configure: Regenerate.
455
0dc73ef7
MF
4562016-01-10 Mike Frysinger <vapier@gentoo.org>
457
458 * configure: Regenerate.
459
936df756
MF
4602016-01-09 Mike Frysinger <vapier@gentoo.org>
461
462 * config.in, configure: Regenerate.
463
2e3d4f4d
MF
4642016-01-06 Mike Frysinger <vapier@gentoo.org>
465
466 * interp.c (sim_create_inferior): Mark argv and env const.
467 (sim_open): Mark argv const.
468
1a846c62
MF
4692016-01-05 Mike Frysinger <vapier@gentoo.org>
470
471 * interp.c: Delete dis-asm.h include.
472 (info, opbuf, op_printf, aarch64_print_insn, sim_dis_read): Delete.
473 (sim_create_inferior): Delete disassemble init logic.
474 (OPTION_DISAS, aarch64_option_handler, aarch64_options): Delete.
475 (sim_open): Delete sim_add_option_table call.
476 * memory.c (mem_error): Delete disas check.
477 * simulator.c: Delete dis-asm.h include.
478 (disas): Delete.
479 (HALT_UNALLOC): Replace disassembly logic with TRACE_DISASM.
480 (HALT_NYI): Likewise.
481 (handle_halt): Delete disas call.
482 (aarch64_step): Replace disas logic with TRACE_DISASM.
483 * simulator.h: Delete dis-asm.h include.
484 (aarch64_print_insn): Delete.
485
bc273e17
MF
4862016-01-04 Mike Frysinger <vapier@gentoo.org>
487
488 * simulator.c (MAX, MIN): Delete.
489 (do_vec_maxv): Change MAX to max and MIN to min.
490 (do_vec_fminmaxV): Likewise.
491
ac8eefeb
TG
4922016-01-04 Tristan Gingold <gingold@adacore.com>
493
494 * simulator.c: Remove syscall.h include.
495
9bbf6f91
MF
4962016-01-04 Mike Frysinger <vapier@gentoo.org>
497
498 * configure: Regenerate.
499
0cb8d851
MF
5002016-01-03 Mike Frysinger <vapier@gentoo.org>
501
502 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
503 * configure: Regenerate.
504
1ac72f06
MF
5052016-01-02 Mike Frysinger <vapier@gentoo.org>
506
507 * configure: Regenerate.
508
5d015275
MF
5092015-12-27 Mike Frysinger <vapier@gentoo.org>
510
511 * interp.c (sim_dis_read): Change private_data to application_data.
512 (sim_create_inferior): Likewise.
513
5e744ef8
MF
5142015-12-27 Mike Frysinger <vapier@gentoo.org>
515
516 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
517
1b393626
MF
5182015-12-26 Mike Frysinger <vapier@gentoo.org>
519
520 * config.in, configure: Regenerate.
521
0e967299
MF
5222015-12-26 Mike Frysinger <vapier@gentoo.org>
523
524 * interp.c (sim_create_inferior): Update comment and argv check.
525
f66affe9
MF
5262015-12-14 Nick Clifton <nickc@redhat.com>
527
528 * simulator.c (system_get): New function. Provides read
529 access to the dczid system register.
530 (do_mrs): New function - implements the MRS instruction.
531 (dexSystem): Call do_mrs for the MRS instruction. Halt on
532 unimplemented system instructions.
533
5342015-11-24 Nick Clifton <nickc@redhat.com>
535
536 * configure.ac: New configure template.
537 * aclocal.m4: Generate.
538 * config.in: Generate.
539 * configure: Generate.
540 * cpustate.c: New file - functions for accessing AArch64 registers.
541 * cpustate.h: New header.
542 * decode.h: New header.
543 * interp.c: New file - interface between GDB and simulator.
544 * Makefile.in: New makefile template.
545 * memory.c: New file - functions for simulating aarch64 memory
546 accesses.
547 * memory.h: New header.
548 * sim-main.h: New header.
549 * simulator.c: New file - aarch64 simulator functions.
550 * simulator.h: New header.