]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/aarch64/ChangeLog
sim: enable hardware support by default
[thirdparty/binutils-gdb.git] / sim / aarch64 / ChangeLog
CommitLineData
66d055c7
MF
12021-04-26 Mike Frysinger <vapier@gentoo.org>
2
3 * aclocal.m4, config.in, configure: Regenerate.
4
19f6a43c
TT
52021-04-22 Tom Tromey <tom@tromey.com>
6
7 * configure, config.in: Rebuild.
8
efd82ac7
TT
92021-04-22 Tom Tromey <tom@tromey.com>
10
11 * configure: Rebuild.
12
2662c237
MF
132021-04-21 Mike Frysinger <vapier@gentoo.org>
14
15 * aclocal.m4: Regenerate.
16
1f195bc3
SM
172021-04-21 Simon Marchi <simon.marchi@polymtl.ca>
18
19 * configure: Regenerate.
20
37e9f182
MF
212021-04-18 Mike Frysinger <vapier@gentoo.org>
22
23 * configure: Regenerate.
24
d5a71b11
MF
252021-04-12 Mike Frysinger <vapier@gentoo.org>
26
27 * interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.
28
0592e80b
JW
292021-04-07 Jim Wilson <jimw@sifive.com>
30
31 PR sim/27483
32 * simulator.c (set_flags_for_add32): Compare uresult against
33 itself. Compare sresult against itself.
34
c2783492
MF
352021-04-02 Mike Frysinger <vapier@gentoo.org>
36
37 * aclocal.m4, configure: Regenerate.
38
ebe9564b
MF
392021-02-28 Mike Frysinger <vapier@gentoo.org>
40
41 * configure: Regenerate.
42
760b3e8b
MF
432021-02-21 Mike Frysinger <vapier@gentoo.org>
44
45 * configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
46 * aclocal.m4, configure: Regenerate.
47
136da8cd
MF
482021-02-13 Mike Frysinger <vapier@gentoo.org>
49
50 * configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
51 * aclocal.m4, configure: Regenerate.
52
aa09469f
MF
532021-02-06 Mike Frysinger <vapier@gentoo.org>
54
55 * configure: Regenerate.
56
68ed2854
MF
572021-01-11 Mike Frysinger <vapier@gentoo.org>
58
59 * config.in, configure: Regenerate.
60
bf470982
MF
612021-01-09 Mike Frysinger <vapier@gentoo.org>
62
63 * configure: Regenerate.
64
46f900c0
MF
652021-01-08 Mike Frysinger <vapier@gentoo.org>
66
67 * configure: Regenerate.
68
dfb856ba
MF
692021-01-04 Mike Frysinger <vapier@gentoo.org>
70
71 * configure: Regenerate.
72
69b1ffdb
CB
732020-02-06 Carlo Bramini <carlo_bramini@users.sourceforge.net>
74
75 PR sim/25318
76 * simulator.c (blr): Read destination register before calling
77 aarch64_save_LR.
78
cd5b6074
AB
792019-03-28 Andrew Burgess <andrew.burgess@embecosm.com>
80
81 * cpustate.c: Add 'libiberty.h' include.
82 * interp.c: Add 'sim-assert.h' include.
83
5c887dd5
JB
842017-09-06 John Baldwin <jhb@FreeBSD.org>
85
86 * configure: Regenerate.
87
bf155438
JW
882017-04-22 Jim Wilson <jim.wilson@linaro.org>
89
90 * simulator.c (vec_load): Add M argument. Rewrite to iterate over
91 registers based on structure size.
92 (LD4, LD3, LD2, LD1_2, LD1_3, LD1_4): Pass new arg to vec_load.
93 (LD1_1): Replace with call to vec_load.
94 (vec_store): Add new M argument. Rewrite to iterate over registers
95 based on structure size.
96 (ST4, ST3, ST2, ST1_2, ST1_3, ST1_4): Pass new arg to vec_store.
97 (ST1_1): Replace with call to vec_store.
98
ae27d3fe
JW
992017-04-08 Jim Wilson <jim.wilson@linaro.org>
100
b630840c
JW
101 * simulator.c (do_vec_FCVTL): New.
102 (do_vec_op1): Call do_vec_FCVTL.
103
ae27d3fe
JW
104 * simulator.c (do_scalar_FCMGE_zero, do_scalar_FCMLE_zero,
105 do_scalar_FCMGT_zero, do_scalar_FCMEQ_zero, do_scalar_FCMLT_zero): New.
106 (do_scalar_vec): Add calls to new functions.
107
f1241682
JW
1082017-03-25 Jim Wilson <jim.wilson@linaro.org>
109
110 * simulator.c (set_flags_for_add32): Cast result to uint32_t in carry
111 flag check.
112
8ecbe595
JW
1132017-03-03 Jim Wilson <jim.wilson@linaro.org>
114
115 * simulator.c (mul64hi): Shift carry left by 32.
116 (smulh): Change signum to negate. If negate, invert result, and add
117 carry bit if low part of multiply result is zero.
118
ac189e7b
JW
1192017-02-25 Jim Wilson <jim.wilson@linaro.org>
120
152e1e1b
JW
121 * simulator.c (do_vec_SMOV_into_scalar): New.
122 (do_vec_UMOV_into_scalar): Renamed from do_vec_MOV_into_scalar.
123 Rewritten.
124 (do_vec_UMOV): Merged into do_vec_UMOV_into_scalar and deleted.
125 (do_vec_op1): Move do_vec_TRN call and do_vec_UZP call. Add
126 do_vec_SMOV_into_scalar call. Delete do_vec_MOV_into_scalar and
127 do_vec_UMOV calls. Add do_vec_UMOV_into_scalar call.
128
ac189e7b
JW
129 * simulator.c (popcount): New.
130 (do_vec_CNT): New.
131 (do_vec_op1): Add do_vec_CNT call.
132
2e7e5e28
JW
1332017-02-19 Jim Wilson <jim.wilson@linaro.org>
134
135 * simulator.c (do_vec_ADDV): Mov val declaration inside each case,
136 with type set to input type size.
137 (do_vec_xtl): Change bias from 3 to 4 for byte case.
138
e8f42b5e
JW
1392017-02-14 Jim Wilson <jim.wilson@linaro.org>
140
742e3a77
JW
141 * simulator.c (do_vec_MLA): Rewrite switch body.
142
bf25e9a0
JW
143 * simulator.c (do_vec_bit): Change loop limits from 16 and 8 to 4 and
144 2. Move test_false if inside loop. Fix logic for computing result
145 stored to vd.
146
e8f42b5e
JW
147 * simulator.c: (LDn_STn_SINGLE_LANE_AND_SIZE): New.
148 (do_vec_LDn_single, do_vec_STn_single): New.
149 (do_vec_LDnR): Add and set new nregs var. Replace switch on nregs with
150 loop over nregs using new var n. Add n times size to address in loop.
151 Add n to vd in loop.
152 (do_vec_load_store): Add comment for instruction bit 24. New var
153 single to hold instruction bit 24. Add new code to use single. Move
154 ldnr support inside single if statements. Fix ldnr register counts
155 inside post if statement. Change HALT_NYI calls to HALT_UNALLOC.
156
fbf32f63
JW
1572017-01-23 Jim Wilson <jim.wilson@linaro.org>
158
159 * simulator.c (do_vec_compare): Add case 0x23 for CMTST.
160
05b3d79d
JW
1612017-01-17 Jim Wilson <jim.wilson@linaro.org>
162
163 * simulator.c (do_vec_ADDV): Call aarch64_set_vec_u64 instead of
164 aarch64_set_reg_u64. In case 2, call HALT_UNALLOC if not full. In
165 case 3, call HALT_UNALLOC unconditionally.
166 (do_vec_XTN): Delete shifts. In case 2, change index from i + 4 to
167 i + 2. Delete if on bias, change index to i + bias * X.
168
a4fb5981
JW
1692017-01-09 Jim Wilson <jim.wilson@linaro.org>
170
171 * simulator.c (do_vec_UZP): Rewrite.
172
c0386d4d
JW
1732017-01-04 Jim Wilson <jim.wilson@linaro.org>
174
175 * cpustate.c: Include math.h.
176 (aarch64_set_FP_float): Use signbit to check for signed zero.
177 (aarch64_set_FP_double): Likewise.
178 * simulator.c (do_vec_MOV_immediate, case 0x8): Add missing break.
179 (do_vec_mul): In all DO_VEC_WIDENING_MUL calls, make second and fourth
180 args same size as third arg.
181 (fmaxnm): Use isnan instead of fpclassify.
182 (fminnm, dmaxnm, dminnm): Likewise.
183 (do_vec_MLS): Reverse order of subtraction operands.
184 (dexSimpleFPCondSelect): Call aarch64_get_FP_double or
185 aarch64_get_FP_float to get source register contents.
186 (UINT_MIN, ULONG_MIN, FLOAT_UINT_MAX, FLOAT_UINT_MIN,
187 DOUBLE_UINT_MAX, DOUBLE_UINT_MIN, FLOAT_ULONG_MAX, FLOAT_ULONG_MIN,
188 DOUBLE_ULONG_MAX, DOUBLE_ULONG_MIN): New.
189 (do_fcvtzu): Use ULONG instead of LONG, and UINT instead of INT in
190 raise_exception calls.
191
87903eaf
JW
1922016-12-21 Jim Wilson <jim.wilson@linaro.org>
193
194 * simulator.c (set_flags_for_float_compare): Add code to handle Inf.
195 Add comment to document NaN issue.
196 (set_flags_for_double_compare): Likewise.
197
963201cf
JW
1982016-12-13 Jim Wilson <jim.wilson@linaro.org>
199
200 * simulator.c (NEG, POS): Move before set_flags_for_add64.
201 (set_flags_for_add64): Replace with a modified copy of
202 set_flags_for_sub64.
203
668650d5
JW
2042016-12-03 Jim Wilson <jim.wilson@linaro.org>
205
206 * simulator.c (tbnz, tbz): Cast 1 to uint64_t before shifting.
207 (dexTestBranchImmediate): Shift high bit of pos by 5 not 4.
208
88ddd4a1
JW
2092016-12-01 Jim Wilson <jim.wilson@linaro.org>
210
88256e71 211 * simulator.c (fsturs): Switch use of rn and st variables.
88ddd4a1
JW
212 (fsturd, fsturq): Likewise
213
5357150c
MF
2142016-08-15 Mike Frysinger <vapier@gentoo.org>
215
216 * interp.c: Include bfd.h.
217 (symcount, symtab, aarch64_get_sym_value): Delete.
218 (remove_useless_symbols): Change count type to long.
219 (aarch64_get_func): Add SIM_DESC to arg list. Add symcount
220 and symtab local variables.
221 (sim_create_inferior): Delete storage. Replace symbol code
222 with a call to trace_load_symbols.
223 * memory.c: Delete bfd.h, elf/internal.h, and elf/common.h
224 includes.
225 (aarch64_get_heap_start): Change aarch64_get_sym_value to
226 trace_sym_value.
227 * memory.h: Delete bfd.h include.
228 (mem_add_blk): Delete unused prototype.
229 * simulator.c (bl, blr): Pass SIM_DESC to aarch64_get_func.
230 * simulator.c (aarch64_get_func): Add SIM_DESC to arg list.
231 (aarch64_get_sym_value): Delete.
232
b14bdb3b
NC
2332016-08-12 Nick Clifton <nickc@redhat.com>
234
235 * simulator.c (aarch64_step): Revert pervious delta.
236 (aarch64_run): Call sim_events_tick after each
237 instruction is simulated, and if necessary call
238 sim_events_process.
239 * simulator.h: Revert previous delta.
240
6a277579
NC
2412016-08-11 Nick Clifton <nickc@redhat.com>
242
243 * interp.c (sim_create_inferior): Allow for being called with a
244 NULL abfd parameter. If a bfd is provided, initialise the sim
245 with that start address.
246 * simulator.c (HALT_NYI): Just print out the numeric value of the
247 instruction when not tracing.
b14bdb3b
NC
248 (aarch64_step): Change from static to global.
249 * simulator.h: Add a prototype for aarch64_step().
6a277579 250
293acfae
AM
2512016-07-27 Alan Modra <amodra@gmail.com>
252
253 * memory.c: Don't include libbfd.h.
254
0f118bc7
NC
2552016-07-21 Nick Clifton <nickc@redhat.com>
256
0c66ea4c 257 * simulator.c (fsqrts): Use sqrtf rather than sqrt.
0f118bc7 258
c7be4414
JW
2592016-06-30 Jim Wilson <jim.wilson@linaro.org>
260
261 * cpustate.h: Include config.h.
262 (union GRegisterValue): Add WORDS_BIGENDIAN check. For big endian code
263 use anonymous structs to align members.
264 * simulator.c (aarch64_step): Use sim_core_read_buffer and
265 endian_le2h_4 to read instruction from pc.
266
fd7ed446
NC
2672016-05-06 Nick Clifton <nickc@redhat.com>
268
269 * simulator.c (do_FMLA_by_element): New function.
270 (do_vec_op2): Call it.
271
2cdad34c
NC
2722016-04-27 Nick Clifton <nickc@redhat.com>
273
274 * simulator.c: Add TRACE_DECODE statements to all emulation
275 functions.
276
7517e550
NC
2772016-03-30 Nick Clifton <nickc@redhat.com>
278
279 * cpustate.c (aarch64_set_reg_s32): New function.
280 (aarch64_set_reg_u32): New function.
281 (aarch64_get_FP_half): Place half precision value into the correct
282 slot of the union.
283 (aarch64_set_FP_half): Likewise.
284 * cpustate.h: Add prototypes for aarch64_set_reg_s32 and
285 aarch64_set_reg_u32.
286 * memory.c (FETCH_FUNC): Cast the read value to the access type
287 before converting it to the return type. Rename to FETCH_FUNC64.
288 (FETCH_FUNC32): New macro. Duplicates FETCH_FUNC64 but for 32-bit
289 accesses. Use for 32-bit memory access functions.
290 * simulator.c (ldrsb_wb): Use sign extension not zero extension.
291 (ldrb_scale_ext, ldrsh32_abs, ldrsh32_wb): Likewise.
292 (ldrsh32_scale_ext, ldrsh_abs, ldrsh64_wb): Likewise.
293 (ldrsh_scale_ext, ldrsw_abs): Likewise.
294 (ldrh32_abs): Store 32 bit value not 64-bits.
295 (ldrh32_wb, ldrh32_scale_ext): Likewise.
296 (do_vec_MOV_immediate): Fix computation of val.
297 (do_vec_MVNI): Likewise.
298 (DO_VEC_WIDENING_MUL): New macro.
299 (do_vec_mull): Use new macro.
300 (do_vec_mul): Use new macro.
301 (do_vec_MLA): Read values before writing.
302 (do_vec_xtl): Likewise.
303 (do_vec_SSHL): Select correct shift value.
304 (do_vec_USHL): Likewise.
305 (do_scalar_UCVTF): New function.
306 (do_scalar_vec): Call new function.
307 (store_pair_u64): Treat reads of SP as reads of XZR.
308
ef0d8ffc
NC
3092016-03-29 Nick Clifton <nickc@redhat.com>
310
311 * cpustate.c: Remove space after asterisk in function parameters.
312 * decode.h (greg): Delete unused function.
313 (vreg, shift, extension, scaling, writeback, condcode): Likewise.
314 * simulator.c: Use INSTR macro in more places.
315 (HALT_NYI): Use sim_io_eprintf in place of fprintf.
316 Remove extraneous whitespace.
317
5ab6d79e
NC
3182016-03-23 Nick Clifton <nickc@redhat.com>
319
320 * cpustate.c (aarch64_get_FP_half): New function. Read a vector
321 register as a half precision floating point number.
322 (aarch64_set_FP_half): New function. Similar, but for setting
323 a half precision register.
324 (aarch64_get_thread_id): New function. Returns the value of the
325 CPU's TPIDR register.
326 (aarch64_get_FPCR): New function. Returns the value of the CPU's
327 floating point control register.
328 (aarch64_set_FPCR): New function. Set the value of the CPU's FPCR
329 register.
330 * cpustate.h: Add prototypes for new functions.
331 * sim-main.h (struct _sim_cpu): Add FPCR and tpidr fields.
332 * memory.c: Use unaligned core access functions for all memory
333 reads and writes.
334 * simulator.c (HALT_NYI): Generate an error message if tracing
335 will not tell the user why the simulator is halting.
336 (HALT_UNREACHABLE): Delete. Delete (unneeded) uses of the macro.
337 (INSTR): New time-saver macro.
338 (fldrb_abs): New function. Loads an 8-bit value using a scaled
339 offset.
340 (fldrh_abs): New function. Likewise for 16-bit values.
341 (do_vec_SSHL): Allow for negative shift values.
342 (do_vec_USHL): Likewise.
343 (do_vec_SHL): Correct computation of shift amount.
344 (do_vec_SSHR_USHR): Correct decision of signed vs unsigned
345 shifts and computation of shift value.
346 (clz): New function. Counts leading zero bits.
347 (do_vec_CLZ): New function. Implements CLZ (vector).
348 (do_vec_MOV_element): Call do_vec_CLZ.
349 (dexSimpleFPCondCompare): Implement.
350 (do_FCVT_half_to_single): New function. Implements one of the
351 FCVT operations.
352 (do_FCVT_half_to_double): New function. Likewise.
353 (do_FCVT_single_to_half): New function. Likewise.
354 (do_FCVT_double_to_half): New function. Likewise.
355 (dexSimpleFPDataProc1Source): Call new FCVT functions.
356 (do_scalar_SHL): Handle negative shifts.
357 (do_scalar_shift): Handle SSHR.
358 (do_scalar_USHL): New function.
359 (do_double_add): Simplify to just performing a double precision
360 add operation. Move remaining code into...
361 (do_scalar_vec): ... New function.
362 (dexLoadUnsignedImmediate): Call new fldrb_abs and fldrh_abs
363 functions.
364 (system_get): Add support for TPIDR, CTR, FPCR, FPSR and CPSR
365 registers.
366 (system_set): New function.
367 (do_MSR_immediate): New function. Stub for now.
368 (do_MSR_reg): New function. Likewise. Partially implements MSR
369 instruction.
370 (do_SYS): New function. Stub for now,
371 (dexSystem): Call new functions.
372
e101a78b
NC
3732016-03-18 Nick Clifton <nickc@redhat.com>
374
375 * cpustate.c: Remove spurious spaces from TRACE strings.
376 Print hex equivalents of floats and doubles.
377 Check element number against array size when accessing vector
378 registers.
4c0ca98e
NC
379 (GET_VEC_ELEMENT): Fix off by one error checking for an invalid
380 element index.
381 (SET_VEC_ELEMENT): Likewise.
87bba7a5 382 (GET_VEC_ELEMENT): And fix thinko using macro arguments.
4c0ca98e 383
e101a78b
NC
384 * memory.c: Trace memory reads when --trace-memory is enabled.
385 Remove float and double load and store functions.
386 * memory.h (aarch64_get_mem_float): Delete prototype.
387 (aarch64_get_mem_double): Likewise.
388 (aarch64_set_mem_float): Likewise.
389 (aarch64_set_mem_double): Likewise.
390 * simulator (IS_SET): Always return either 0 or 1.
391 (IS_CLEAR): Likewise.
392 (fldrs_pcrel): Load and store floats using 32-bit memory accesses
393 and doubles using 64-bit memory accesses.
394 (fldrd_pcrel, fldrs_wb, fldrs_abs, fldrs_scale_ext): Likewise.
395 (fldrd_wb, fldrd_abs, fsturs, fsturd, fldurs, fldurd): Likewise.
396 (fstrs_abs, fstrs_wb, fstrs_scale_ext, fstrd_abs): Likewise.
397 (fstrd_wb, fstrd_scale_ext, store_pair_float): Likewise.
398 (store_pair_double, load_pair_float, load_pair_double): Likewise.
399 (do_vec_MUL_by_element): New function.
400 (do_vec_op2): Call do_vec_MUL_by_element.
401 (do_scalar_NEG): New function.
402 (do_double_add): Call do_scalar_NEG.
403
57aa1742
NC
4042016-03-03 Nick Clifton <nickc@redhat.com>
405
406 * simulator.c (set_flags_for_sub32): Correct type of signbit.
407 (CondCompare): Swap interpretation of bit 30.
408 (DO_ADDP): Delete macro.
409 (do_vec_ADDP): Copy source registers before starting to update
410 destination register.
411 (do_vec_FADDP): Likewise.
412 (do_vec_load_store): Fix computation of sizeof_operation.
413 (rbit64): Fix type of constant.
414 (aarch64_step): When displaying insn value, display all 32 bits.
415
ce39bd38
MF
4162016-01-10 Mike Frysinger <vapier@gentoo.org>
417
418 * config.in, configure: Regenerate.
419
e19418e0
MF
4202016-01-10 Mike Frysinger <vapier@gentoo.org>
421
422 * configure: Regenerate.
423
16f7876d
MF
4242016-01-10 Mike Frysinger <vapier@gentoo.org>
425
426 * configure.ac (SIM_AC_OPTION_ENVIRONMENT): Delete call.
427 * configure: Regenerate.
428
99d8e879
MF
4292016-01-10 Mike Frysinger <vapier@gentoo.org>
430
431 * configure: Regenerate.
35656e95
MF
432
4332016-01-10 Mike Frysinger <vapier@gentoo.org>
434
435 * configure: Regenerate.
99d8e879 436
347fe5bb
MF
4372016-01-10 Mike Frysinger <vapier@gentoo.org>
438
439 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
440 * configure: Regenerate.
441
22be3fbe
MF
4422016-01-10 Mike Frysinger <vapier@gentoo.org>
443
444 * configure: Regenerate.
445
0dc73ef7
MF
4462016-01-10 Mike Frysinger <vapier@gentoo.org>
447
448 * configure: Regenerate.
449
936df756
MF
4502016-01-09 Mike Frysinger <vapier@gentoo.org>
451
452 * config.in, configure: Regenerate.
453
2e3d4f4d
MF
4542016-01-06 Mike Frysinger <vapier@gentoo.org>
455
456 * interp.c (sim_create_inferior): Mark argv and env const.
457 (sim_open): Mark argv const.
458
1a846c62
MF
4592016-01-05 Mike Frysinger <vapier@gentoo.org>
460
461 * interp.c: Delete dis-asm.h include.
462 (info, opbuf, op_printf, aarch64_print_insn, sim_dis_read): Delete.
463 (sim_create_inferior): Delete disassemble init logic.
464 (OPTION_DISAS, aarch64_option_handler, aarch64_options): Delete.
465 (sim_open): Delete sim_add_option_table call.
466 * memory.c (mem_error): Delete disas check.
467 * simulator.c: Delete dis-asm.h include.
468 (disas): Delete.
469 (HALT_UNALLOC): Replace disassembly logic with TRACE_DISASM.
470 (HALT_NYI): Likewise.
471 (handle_halt): Delete disas call.
472 (aarch64_step): Replace disas logic with TRACE_DISASM.
473 * simulator.h: Delete dis-asm.h include.
474 (aarch64_print_insn): Delete.
475
bc273e17
MF
4762016-01-04 Mike Frysinger <vapier@gentoo.org>
477
478 * simulator.c (MAX, MIN): Delete.
479 (do_vec_maxv): Change MAX to max and MIN to min.
480 (do_vec_fminmaxV): Likewise.
481
ac8eefeb
TG
4822016-01-04 Tristan Gingold <gingold@adacore.com>
483
484 * simulator.c: Remove syscall.h include.
485
9bbf6f91
MF
4862016-01-04 Mike Frysinger <vapier@gentoo.org>
487
488 * configure: Regenerate.
489
0cb8d851
MF
4902016-01-03 Mike Frysinger <vapier@gentoo.org>
491
492 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
493 * configure: Regenerate.
494
1ac72f06
MF
4952016-01-02 Mike Frysinger <vapier@gentoo.org>
496
497 * configure: Regenerate.
498
5d015275
MF
4992015-12-27 Mike Frysinger <vapier@gentoo.org>
500
501 * interp.c (sim_dis_read): Change private_data to application_data.
502 (sim_create_inferior): Likewise.
503
5e744ef8
MF
5042015-12-27 Mike Frysinger <vapier@gentoo.org>
505
506 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
507
1b393626
MF
5082015-12-26 Mike Frysinger <vapier@gentoo.org>
509
510 * config.in, configure: Regenerate.
511
0e967299
MF
5122015-12-26 Mike Frysinger <vapier@gentoo.org>
513
514 * interp.c (sim_create_inferior): Update comment and argv check.
515
f66affe9
MF
5162015-12-14 Nick Clifton <nickc@redhat.com>
517
518 * simulator.c (system_get): New function. Provides read
519 access to the dczid system register.
520 (do_mrs): New function - implements the MRS instruction.
521 (dexSystem): Call do_mrs for the MRS instruction. Halt on
522 unimplemented system instructions.
523
5242015-11-24 Nick Clifton <nickc@redhat.com>
525
526 * configure.ac: New configure template.
527 * aclocal.m4: Generate.
528 * config.in: Generate.
529 * configure: Generate.
530 * cpustate.c: New file - functions for accessing AArch64 registers.
531 * cpustate.h: New header.
532 * decode.h: New header.
533 * interp.c: New file - interface between GDB and simulator.
534 * Makefile.in: New makefile template.
535 * memory.c: New file - functions for simulating aarch64 memory
536 accesses.
537 * memory.h: New header.
538 * sim-main.h: New header.
539 * simulator.c: New file - aarch64 simulator functions.
540 * simulator.h: New header.