]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-arm.texi
2006-02-24 Paul Brook <paul@codesourcery.com>
[thirdparty/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
2da5c037 1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2004
f7e42eb4 2@c Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
6057a28f 25* ARM Mapping Symbols:: Mapping Symbols
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
03b1477f 35@cindex @code{-mcpu=} command line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f
RE
39will not execute on the target processor. The following processor names are
40recognized:
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
84@code{arm9e},
7de9afa2 85@code{arm926e},
1ff4677c 86@code{arm926ej-s},
03b1477f
RE
87@code{arm946e-r0},
88@code{arm946e},
db8ac8f9 89@code{arm946e-s},
03b1477f
RE
90@code{arm966e-r0},
91@code{arm966e},
db8ac8f9
PB
92@code{arm966e-s},
93@code{arm968e-s},
03b1477f 94@code{arm10t},
db8ac8f9 95@code{arm10tdmi},
03b1477f
RE
96@code{arm10e},
97@code{arm1020},
98@code{arm1020t},
7de9afa2 99@code{arm1020e},
db8ac8f9 100@code{arm1022e},
1ff4677c
RE
101@code{arm1026ej-s},
102@code{arm1136j-s},
103@code{arm1136jf-s},
db8ac8f9
PB
104@code{arm1156t2-s},
105@code{arm1156t2f-s},
0dd132b6
NC
106@code{arm1176jz-s},
107@code{arm1176jzf-s},
108@code{mpcore},
109@code{mpcorenovfp},
62b3e311
PB
110@code{cortex-a8},
111@code{cortex-r4},
112@code{cortex-m3},
03b1477f
RE
113@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
114@code{i80200} (Intel XScale processor)
e16bb312 115@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f
RE
116and
117@code{xscale}.
118The special name @code{all} may be used to allow the
119assembler to accept instructions valid for any ARM processor.
120
121In addition to the basic instruction set, the assembler can be told to
122accept various extension mnemonics that extend the processor using the
123co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
124is equivalent to specifying @code{-mcpu=ep9312}. The following extensions
125are currently supported:
126@code{+maverick}
e16bb312 127@code{+iwmmxt}
03b1477f
RE
128and
129@code{+xscale}.
130
131@cindex @code{-march=} command line option, ARM
92081f48 132@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
133This option specifies the target architecture. The assembler will issue
134an error message if an attempt is made to assemble an instruction which
03b1477f
RE
135will not execute on the target architecture. The following architecture
136names are recognized:
137@code{armv1},
138@code{armv2},
139@code{armv2a},
140@code{armv2s},
141@code{armv3},
142@code{armv3m},
143@code{armv4},
144@code{armv4xm},
145@code{armv4t},
146@code{armv4txm},
147@code{armv5},
148@code{armv5t},
149@code{armv5txm},
150@code{armv5te},
09d92015 151@code{armv5texp},
c5f98204 152@code{armv6},
1ddd7f43 153@code{armv6j},
0dd132b6
NC
154@code{armv6k},
155@code{armv6z},
156@code{armv6zk},
62b3e311
PB
157@code{armv7},
158@code{armv7a},
159@code{armv7r},
160@code{armv7m},
e16bb312 161@code{iwmmxt}
03b1477f
RE
162and
163@code{xscale}.
164If both @code{-mcpu} and
165@code{-march} are specified, the assembler will use
166the setting for @code{-mcpu}.
167
168The architecture option can be extended with the same instruction set
169extension options as the @code{-mcpu} option.
170
171@cindex @code{-mfpu=} command line option, ARM
172@item -mfpu=@var{floating-point-format}
173
174This option specifies the floating point format to assemble for. The
175assembler will issue an error message if an attempt is made to assemble
176an instruction which will not execute on the target floating point unit.
177The following format options are recognized:
178@code{softfpa},
179@code{fpe},
bc89618b
RE
180@code{fpe2},
181@code{fpe3},
03b1477f
RE
182@code{fpa},
183@code{fpa10},
184@code{fpa11},
185@code{arm7500fe},
186@code{softvfp},
187@code{softvfp+vfp},
188@code{vfp},
189@code{vfp10},
190@code{vfp10-r0},
191@code{vfp9},
192@code{vfpxd},
09d92015
MM
193@code{arm1020t},
194@code{arm1020e},
1ff4677c 195@code{arm1136jf-s}
03b1477f 196and
33a392fb 197@code{maverick}.
03b1477f
RE
198
199In addition to determining which instructions are assembled, this option
200also affects the way in which the @code{.double} assembler directive behaves
201when assembling little-endian code.
202
203The default is dependent on the processor selected. For Architecture 5 or
204later, the default is to assembler for VFP instructions; for earlier
205architectures the default is to assemble for FPA instructions.
adcf07e6 206
252b5132
RH
207@cindex @code{-mthumb} command line option, ARM
208@item -mthumb
03b1477f
RE
209This option specifies that the assembler should start assembling Thumb
210instructions; that is, it should behave as though the file starts with a
211@code{.code 16} directive.
adcf07e6 212
252b5132
RH
213@cindex @code{-mthumb-interwork} command line option, ARM
214@item -mthumb-interwork
215This option specifies that the output generated by the assembler should
216be marked as supporting interworking.
adcf07e6 217
252b5132 218@cindex @code{-mapcs} command line option, ARM
0ac658b8 219@item -mapcs @code{[26|32]}
252b5132
RH
220This option specifies that the output generated by the assembler should
221be marked as supporting the indicated version of the Arm Procedure.
222Calling Standard.
adcf07e6 223
077b8428
NC
224@cindex @code{-matpcs} command line option, ARM
225@item -matpcs
226This option specifies that the output generated by the assembler should
227be marked as supporting the Arm/Thumb Procedure Calling Standard. If
228enabled this option will cause the assembler to create an empty
229debugging section in the object file called .arm.atpcs. Debuggers can
230use this to determine the ABI being used by.
231
adcf07e6 232@cindex @code{-mapcs-float} command line option, ARM
252b5132 233@item -mapcs-float
1be59579 234This indicates the floating point variant of the APCS should be
252b5132 235used. In this variant floating point arguments are passed in FP
550262c4 236registers rather than integer registers.
adcf07e6
NC
237
238@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
239@item -mapcs-reentrant
240This indicates that the reentrant variant of the APCS should be used.
241This variant supports position independent code.
adcf07e6 242
33a392fb
PB
243@cindex @code{-mfloat-abi=} command line option, ARM
244@item -mfloat-abi=@var{abi}
245This option specifies that the output generated by the assembler should be
246marked as using specified floating point ABI.
247The following values are recognized:
248@code{soft},
249@code{softfp}
250and
251@code{hard}.
252
d507cf36
PB
253@cindex @code{-eabi=} command line option, ARM
254@item -meabi=@var{ver}
255This option specifies which EABI version the produced object files should
256conform to.
257The following values are recognised:
258@code{gnu}
259and
8cb51566 260@code{4}.
d507cf36 261
252b5132
RH
262@cindex @code{-EB} command line option, ARM
263@item -EB
264This option specifies that the output generated by the assembler should
265be marked as being encoded for a big-endian processor.
adcf07e6 266
252b5132
RH
267@cindex @code{-EL} command line option, ARM
268@item -EL
269This option specifies that the output generated by the assembler should
270be marked as being encoded for a little-endian processor.
adcf07e6 271
252b5132
RH
272@cindex @code{-k} command line option, ARM
273@cindex PIC code generation for ARM
274@item -k
a349d9dd
PB
275This option specifies that the output of the assembler should be marked
276as position-independent code (PIC).
adcf07e6 277
252b5132
RH
278@end table
279
280
281@node ARM Syntax
282@section Syntax
283@menu
284* ARM-Chars:: Special Characters
285* ARM-Regs:: Register Names
286@end menu
287
288@node ARM-Chars
289@subsection Special Characters
290
291@cindex line comment character, ARM
292@cindex ARM line comment character
550262c4
NC
293The presence of a @samp{@@} on a line indicates the start of a comment
294that extends to the end of the current line. If a @samp{#} appears as
295the first character of a line, the whole line is treated as a comment.
296
297@cindex line separator, ARM
298@cindex statement separator, ARM
299@cindex ARM line separator
a349d9dd
PB
300The @samp{;} character can be used instead of a newline to separate
301statements.
550262c4
NC
302
303@cindex immediate character, ARM
304@cindex ARM immediate character
305Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
306
307@cindex identifiers, ARM
308@cindex ARM identifiers
309*TODO* Explain about /data modifier on symbols.
310
311@node ARM-Regs
312@subsection Register Names
313
314@cindex ARM register names
315@cindex register names, ARM
316*TODO* Explain about ARM register naming, and the predefined names.
317
318@node ARM Floating Point
319@section Floating Point
320
321@cindex floating point, ARM (@sc{ieee})
322@cindex ARM floating point (@sc{ieee})
323The ARM family uses @sc{ieee} floating-point numbers.
324
325
326
327@node ARM Directives
328@section ARM Machine Directives
329
330@cindex machine directives, ARM
331@cindex ARM machine directives
332@table @code
333
adcf07e6
NC
334@cindex @code{align} directive, ARM
335@item .align @var{expression} [, @var{expression}]
336This is the generic @var{.align} directive. For the ARM however if the
337first argument is zero (ie no alignment is needed) the assembler will
338behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 339boundary). This is for compatibility with ARM's own assembler.
adcf07e6 340
252b5132
RH
341@cindex @code{req} directive, ARM
342@item @var{name} .req @var{register name}
343This creates an alias for @var{register name} called @var{name}. For
344example:
345
346@smallexample
347 foo .req r0
348@end smallexample
349
0bbf2aa4
NC
350@cindex @code{unreq} directive, ARM
351@item .unreq @var{alias-name}
352This undefines a register alias which was previously defined using the
353@code{req} directive. For example:
354
355@smallexample
356 foo .req r0
357 .unreq foo
358@end smallexample
359
360An error occurs if the name is undefined. Note - this pseudo op can
361be used to delete builtin in register name aliases (eg 'r0'). This
362should only be done if it is really necessary.
363
252b5132 364@cindex @code{code} directive, ARM
0ac658b8 365@item .code @code{[16|32]}
252b5132
RH
366This directive selects the instruction set being generated. The value 16
367selects Thumb, with the value 32 selecting ARM.
368
369@cindex @code{thumb} directive, ARM
370@item .thumb
371This performs the same action as @var{.code 16}.
372
373@cindex @code{arm} directive, ARM
374@item .arm
375This performs the same action as @var{.code 32}.
376
377@cindex @code{force_thumb} directive, ARM
378@item .force_thumb
379This directive forces the selection of Thumb instructions, even if the
380target processor does not support those instructions
381
382@cindex @code{thumb_func} directive, ARM
383@item .thumb_func
384This directive specifies that the following symbol is the name of a
385Thumb encoded function. This information is necessary in order to allow
386the assembler and linker to generate correct code for interworking
387between Arm and Thumb instructions and should be used even if
1994a7c7
NC
388interworking is not going to be performed. The presence of this
389directive also implies @code{.thumb}
252b5132 390
5395a469
NC
391@cindex @code{thumb_set} directive, ARM
392@item .thumb_set
393This performs the equivalent of a @code{.set} directive in that it
394creates a symbol which is an alias for another symbol (possibly not yet
395defined). This directive also has the added property in that it marks
396the aliased symbol as being a thumb function entry point, in the same
397way that the @code{.thumb_func} directive does.
398
252b5132
RH
399@cindex @code{.ltorg} directive, ARM
400@item .ltorg
401This directive causes the current contents of the literal pool to be
402dumped into the current section (which is assumed to be the .text
403section) at the current location (aligned to a word boundary).
3d0c9500
NC
404@code{GAS} maintains a separate literal pool for each section and each
405sub-section. The @code{.ltorg} directive will only affect the literal
406pool of the current section and sub-section. At the end of assembly
407all remaining, un-empty literal pools will automatically be dumped.
408
409Note - older versions of @code{GAS} would dump the current literal
410pool any time a section change occurred. This is no longer done, since
411it prevents accurate control of the placement of literal pools.
252b5132
RH
412
413@cindex @code{.pool} directive, ARM
414@item .pool
415This is a synonym for .ltorg.
416
7ed4c4c5
NC
417@cindex @code{.fnstart} directive, ARM
418@item .unwind_fnstart
419Marks the start of a function with an unwind table entry.
420
421@cindex @code{.fnend} directive, ARM
422@item .unwind_fnend
423Marks the end of a function with an unwind table entry. The unwind index
424table entry is created when this directive is processed.
425
426If no personality routine has been specified then standard personality
427routine 0 or 1 will be used, depending on the number of unwind opcodes
428required.
429
430@cindex @code{.cantunwind} directive, ARM
431@item .cantunwind
432Prevents unwinding through the current function. No personality routine
433or exception table data is required or permitted.
434
435@cindex @code{.personality} directive, ARM
436@item .personality @var{name}
437Sets the personality routine for the current function to @var{name}.
438
439@cindex @code{.personalityindex} directive, ARM
440@item .personalityindex @var{index}
441Sets the personality routine for the current function to the EABI standard
442routine number @var{index}
443
444@cindex @code{.handlerdata} directive, ARM
445@item .handlerdata
446Marks the end of the current function, and the start of the exception table
447entry for that function. Anything between this directive and the
448@code{.fnend} directive will be added to the exception table entry.
449
450Must be preceded by a @code{.personality} or @code{.personalityindex}
451directive.
452
453@cindex @code{.save} directive, ARM
454@item .save @var{reglist}
455Generate unwinder annotations to restore the registers in @var{reglist}.
456The format of @var{reglist} is the same as the corresponding store-multiple
457instruction.
458
459@smallexample
460@exdent @emph{core registers}
461 .save @{r4, r5, r6, lr@}
462 stmfd sp!, @{r4, r5, r6, lr@}
463@exdent @emph{FPA registers}
464 .save f4, 2
465 sfmfd f4, 2, [sp]!
466@exdent @emph{VFP registers}
467 .save @{d8, d9, d10@}
468 fstmdf sp!, @{d8, d9, d10@}
469@exdent @emph{iWMMXt registers}
470 .save @{wr10, wr11@}
471 wstrd wr11, [sp, #-8]!
472 wstrd wr10, [sp, #-8]!
473or
474 .save wr11
475 wstrd wr11, [sp, #-8]!
476 .save wr10
477 wstrd wr10, [sp, #-8]!
478@end smallexample
479
480@cindex @code{.pad} directive, ARM
481@item .pad #@var{count}
482Generate unwinder annotations for a stack adjustment of @var{count} bytes.
483A positive value indicates the function prologue allocated stack space by
484decrementing the stack pointer.
485
486@cindex @code{.movsp} directive, ARM
487@item .movsp @var{reg}
488Tell the unwinder that @var{reg} contains the current stack pointer.
489
490@cindex @code{.setfp} directive, ARM
491@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
492Make all unwinder annotations relaive to a frame pointer. Without this
493the unwinder will use offsets from the stack pointer.
494
495The syntax of this directive is the same as the @code{sub} or @code{mov}
496instruction used to set the frame pointer. @var{spreg} must be either
497@code{sp} or mentioned in a previous @code{.movsp} directive.
498
499@smallexample
500.movsp ip
501mov ip, sp
502@dots{}
503.setfp fp, ip, #4
504sub fp, ip, #4
505@end smallexample
506
507@cindex @code{.unwind_raw} directive, ARM
508@item .raw @var{offset}, @var{byte1}, @dots{}
509Insert one of more arbitary unwind opcode bytes, which are known to adjust
510the stack pointer by @var{offset} bytes.
511
512For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
513@code{.save @{r0@}}
514
ee065d83
PB
515@cindex @code{.cpu} directive, ARM
516@item .cpu @var{name}
517Select the target processor. Valid values for @var{name} are the same as
518for the @option{-mcpu} commandline option.
519
520@cindex @code{.arch} directive, ARM
521@item .arch @var{name}
522Select the target architecture. Valid values for @var{name} are the same as
523for the @option{-march} commandline option.
524
525@cindex @code{.fpu} directive, ARM
526@item .fpu @var{name}
527Select the floating point unit to assemble for. Valid values for @var{name}
528are the same as for the @option{-mfpu} commandline option.
529
530@cindex @code{.eabi_attribute} directive, ARM
531@item .eabi_attribute @var{tag}, @var{value}
532Set the EABI object attribute number @var{tag} to @var{value}. The value
533is either a @code{number}, @code{"string"}, or @code{number, "string"}
534depending on the tag.
535
252b5132
RH
536@end table
537
538@node ARM Opcodes
539@section Opcodes
540
541@cindex ARM opcodes
542@cindex opcodes for ARM
49a5575c
NC
543@code{@value{AS}} implements all the standard ARM opcodes. It also
544implements several pseudo opcodes, including several synthetic load
545instructions.
252b5132 546
49a5575c
NC
547@table @code
548
549@cindex @code{NOP} pseudo op, ARM
550@item NOP
551@smallexample
552 nop
553@end smallexample
252b5132 554
49a5575c
NC
555This pseudo op will always evaluate to a legal ARM instruction that does
556nothing. Currently it will evaluate to MOV r0, r0.
252b5132 557
49a5575c
NC
558@cindex @code{LDR reg,=<label>} pseudo op, ARM
559@item LDR
252b5132
RH
560@smallexample
561 ldr <register> , = <expression>
562@end smallexample
563
564If expression evaluates to a numeric constant then a MOV or MVN
565instruction will be used in place of the LDR instruction, if the
566constant can be generated by either of these instructions. Otherwise
567the constant will be placed into the nearest literal pool (if it not
568already there) and a PC relative LDR instruction will be generated.
569
49a5575c
NC
570@cindex @code{ADR reg,<label>} pseudo op, ARM
571@item ADR
572@smallexample
573 adr <register> <label>
574@end smallexample
575
576This instruction will load the address of @var{label} into the indicated
577register. The instruction will evaluate to a PC relative ADD or SUB
578instruction depending upon where the label is located. If the label is
579out of range, or if it is not defined in the same file (and section) as
580the ADR instruction, then an error will be generated. This instruction
581will not make use of the literal pool.
582
583@cindex @code{ADRL reg,<label>} pseudo op, ARM
584@item ADRL
585@smallexample
586 adrl <register> <label>
587@end smallexample
588
589This instruction will load the address of @var{label} into the indicated
a349d9dd 590register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
591or SUB instructions depending upon where the label is located. If a
592second instruction is not needed a NOP instruction will be generated in
593its place, so that this instruction is always 8 bytes long.
594
595If the label is out of range, or if it is not defined in the same file
596(and section) as the ADRL instruction, then an error will be generated.
597This instruction will not make use of the literal pool.
598
599@end table
600
252b5132
RH
601For information on the ARM or Thumb instruction sets, see @cite{ARM
602Software Development Toolkit Reference Manual}, Advanced RISC Machines
603Ltd.
604
6057a28f
NC
605@node ARM Mapping Symbols
606@section Mapping Symbols
607
608The ARM ELF specification requires that special symbols be inserted
609into object files to mark certain features:
610
611@table @code
612
613@cindex @code{$a}
614@item $a
615At the start of a region of code containing ARM instructions.
616
617@cindex @code{$t}
618@item $t
619At the start of a region of code containing THUMB instructions.
620
621@cindex @code{$d}
622@item $d
623At the start of a region of data.
624
625@end table
626
627The assembler will automatically insert these symbols for you - there
628is no need to code them yourself. Support for tagging symbols ($b,
629$f, $p and $m) which is also mentioned in the current ARM ELF
630specification is not implemented. This is because they have been
631dropped from the new EABI and so tools cannot rely upon their
632presence.
633