]>
Commit | Line | Data |
---|---|---|
ed9a39eb | 1 | /* GNU/Linux on ARM native support. |
d01e8234 | 2 | Copyright (C) 1999-2025 Free Software Foundation, Inc. |
ed9a39eb JM |
3 | |
4 | This file is part of GDB. | |
5 | ||
6 | This program is free software; you can redistribute it and/or modify | |
7 | it under the terms of the GNU General Public License as published by | |
a9762ec7 | 8 | the Free Software Foundation; either version 3 of the License, or |
ed9a39eb JM |
9 | (at your option) any later version. |
10 | ||
11 | This program is distributed in the hope that it will be useful, | |
12 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | GNU General Public License for more details. | |
15 | ||
16 | You should have received a copy of the GNU General Public License | |
a9762ec7 | 17 | along with this program. If not, see <http://www.gnu.org/licenses/>. */ |
ed9a39eb | 18 | |
4de283e4 TT |
19 | #include "inferior.h" |
20 | #include "gdbcore.h" | |
21 | #include "regcache.h" | |
22 | #include "target.h" | |
23 | #include "linux-nat.h" | |
24 | #include "target-descriptions.h" | |
25 | #include "auxv.h" | |
26 | #include "observable.h" | |
27 | #include "gdbthread.h" | |
28 | ||
d105cce5 | 29 | #include "aarch32-tdep.h" |
4de283e4 TT |
30 | #include "arm-tdep.h" |
31 | #include "arm-linux-tdep.h" | |
32 | #include "aarch32-linux-nat.h" | |
aeb98c60 | 33 | |
3b273a55 | 34 | #include <elf/common.h> |
ed9a39eb | 35 | #include <sys/user.h> |
4de283e4 | 36 | #include "nat/gdb_ptrace.h" |
ed9a39eb | 37 | #include <sys/utsname.h> |
4de283e4 | 38 | #include <sys/procfs.h> |
ed9a39eb | 39 | |
d55e5aa6 | 40 | #include "nat/linux-ptrace.h" |
4de283e4 | 41 | #include "linux-tdep.h" |
95855ca8 | 42 | |
0963b4bd | 43 | /* Prototypes for supply_gregset etc. */ |
c60c0f5f MS |
44 | #include "gregset.h" |
45 | ||
9308fc88 DJ |
46 | /* Defines ps_err_e, struct ps_prochandle. */ |
47 | #include "gdb_proc_service.h" | |
48 | ||
49 | #ifndef PTRACE_GET_THREAD_AREA | |
50 | #define PTRACE_GET_THREAD_AREA 22 | |
51 | #endif | |
52 | ||
05a4558a DJ |
53 | #ifndef PTRACE_GETWMMXREGS |
54 | #define PTRACE_GETWMMXREGS 18 | |
55 | #define PTRACE_SETWMMXREGS 19 | |
56 | #endif | |
57 | ||
3b273a55 RE |
58 | #ifndef PTRACE_GETVFPREGS |
59 | #define PTRACE_GETVFPREGS 27 | |
60 | #define PTRACE_SETVFPREGS 28 | |
61 | #endif | |
62 | ||
e3039479 UW |
63 | #ifndef PTRACE_GETHBPREGS |
64 | #define PTRACE_GETHBPREGS 29 | |
65 | #define PTRACE_SETHBPREGS 30 | |
66 | #endif | |
67 | ||
f6ac5f3d PA |
68 | class arm_linux_nat_target final : public linux_nat_target |
69 | { | |
70 | public: | |
71 | /* Add our register access methods. */ | |
72 | void fetch_registers (struct regcache *, int) override; | |
73 | void store_registers (struct regcache *, int) override; | |
74 | ||
75 | /* Add our hardware breakpoint and watchpoint implementation. */ | |
76 | int can_use_hw_breakpoint (enum bptype, int, int) override; | |
77 | ||
78 | int insert_hw_breakpoint (struct gdbarch *, struct bp_target_info *) override; | |
79 | ||
80 | int remove_hw_breakpoint (struct gdbarch *, struct bp_target_info *) override; | |
81 | ||
82 | int region_ok_for_hw_watchpoint (CORE_ADDR, int) override; | |
83 | ||
84 | int insert_watchpoint (CORE_ADDR, int, enum target_hw_bp_type, | |
85 | struct expression *) override; | |
86 | ||
87 | int remove_watchpoint (CORE_ADDR, int, enum target_hw_bp_type, | |
88 | struct expression *) override; | |
57810aa7 | 89 | bool stopped_by_watchpoint () override; |
f6ac5f3d | 90 | |
57810aa7 | 91 | bool stopped_data_address (CORE_ADDR *) override; |
f6ac5f3d | 92 | |
57810aa7 | 93 | bool watchpoint_addr_within_range (CORE_ADDR, CORE_ADDR, int) override; |
f6ac5f3d PA |
94 | |
95 | const struct target_desc *read_description () override; | |
135340af PA |
96 | |
97 | /* Override linux_nat_target low methods. */ | |
98 | ||
99 | /* Handle thread creation and exit. */ | |
100 | void low_new_thread (struct lwp_info *lp) override; | |
101 | void low_delete_thread (struct arch_lwp_info *lp) override; | |
102 | void low_prepare_to_resume (struct lwp_info *lp) override; | |
103 | ||
104 | /* Handle process creation and exit. */ | |
105 | void low_new_fork (struct lwp_info *parent, pid_t child_pid) override; | |
50de502a | 106 | void low_init_process (pid_t pid) override; |
135340af | 107 | void low_forget_process (pid_t pid) override; |
f6ac5f3d PA |
108 | }; |
109 | ||
110 | static arm_linux_nat_target the_arm_linux_nat_target; | |
111 | ||
41c49b06 | 112 | /* Get the whole floating point state of the process and store it |
c6b92abd | 113 | into regcache. */ |
ed9a39eb JM |
114 | |
115 | static void | |
56be3814 | 116 | fetch_fpregs (struct regcache *regcache) |
ed9a39eb | 117 | { |
41c49b06 | 118 | int ret, regno, tid; |
cb587d83 | 119 | gdb_byte fp[ARM_LINUX_SIZEOF_NWFPE]; |
ed9a39eb | 120 | |
41c49b06 | 121 | /* Get the thread id for the ptrace call. */ |
e38504b3 | 122 | tid = regcache->ptid ().lwp (); |
df9d7ec9 | 123 | |
ed9a39eb | 124 | /* Read the floating point state. */ |
0bdb2f78 | 125 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
df9d7ec9 YQ |
126 | { |
127 | struct iovec iov; | |
128 | ||
129 | iov.iov_base = &fp; | |
130 | iov.iov_len = ARM_LINUX_SIZEOF_NWFPE; | |
131 | ||
132 | ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iov); | |
133 | } | |
134 | else | |
135 | ret = ptrace (PT_GETFPREGS, tid, 0, fp); | |
136 | ||
ed9a39eb | 137 | if (ret < 0) |
deb70aa0 | 138 | perror_with_name (_("Unable to fetch the floating point registers")); |
ed9a39eb JM |
139 | |
140 | /* Fetch fpsr. */ | |
73e1c03f | 141 | regcache->raw_supply (ARM_FPS_REGNUM, fp + NWFPE_FPSR_OFFSET); |
ed9a39eb JM |
142 | |
143 | /* Fetch the floating point registers. */ | |
34e8f22d | 144 | for (regno = ARM_F0_REGNUM; regno <= ARM_F7_REGNUM; regno++) |
56be3814 | 145 | supply_nwfpe_register (regcache, regno, fp); |
ed9a39eb JM |
146 | } |
147 | ||
148 | /* Save the whole floating point state of the process using | |
c6b92abd | 149 | the contents from regcache. */ |
ed9a39eb JM |
150 | |
151 | static void | |
56be3814 | 152 | store_fpregs (const struct regcache *regcache) |
ed9a39eb | 153 | { |
41c49b06 | 154 | int ret, regno, tid; |
cb587d83 | 155 | gdb_byte fp[ARM_LINUX_SIZEOF_NWFPE]; |
ed9a39eb | 156 | |
41c49b06 | 157 | /* Get the thread id for the ptrace call. */ |
e38504b3 | 158 | tid = regcache->ptid ().lwp (); |
df9d7ec9 | 159 | |
41c49b06 | 160 | /* Read the floating point state. */ |
0bdb2f78 | 161 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
df9d7ec9 YQ |
162 | { |
163 | elf_fpregset_t fpregs; | |
164 | struct iovec iov; | |
165 | ||
166 | iov.iov_base = &fpregs; | |
167 | iov.iov_len = sizeof (fpregs); | |
168 | ||
169 | ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iov); | |
170 | } | |
171 | else | |
172 | ret = ptrace (PT_GETFPREGS, tid, 0, fp); | |
173 | ||
41c49b06 | 174 | if (ret < 0) |
deb70aa0 | 175 | perror_with_name (_("Unable to fetch the floating point registers")); |
41c49b06 | 176 | |
ed9a39eb | 177 | /* Store fpsr. */ |
0ec9f114 | 178 | if (REG_VALID == regcache->get_register_status (ARM_FPS_REGNUM)) |
34a79281 | 179 | regcache->raw_collect (ARM_FPS_REGNUM, fp + NWFPE_FPSR_OFFSET); |
ed9a39eb JM |
180 | |
181 | /* Store the floating point registers. */ | |
34e8f22d | 182 | for (regno = ARM_F0_REGNUM; regno <= ARM_F7_REGNUM; regno++) |
0ec9f114 | 183 | if (REG_VALID == regcache->get_register_status (regno)) |
56be3814 | 184 | collect_nwfpe_register (regcache, regno, fp); |
ed9a39eb | 185 | |
0bdb2f78 | 186 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
df9d7ec9 YQ |
187 | { |
188 | struct iovec iov; | |
189 | ||
190 | iov.iov_base = &fp; | |
191 | iov.iov_len = ARM_LINUX_SIZEOF_NWFPE; | |
192 | ||
193 | ret = ptrace (PTRACE_SETREGSET, tid, NT_FPREGSET, &iov); | |
194 | } | |
195 | else | |
196 | ret = ptrace (PTRACE_SETFPREGS, tid, 0, fp); | |
197 | ||
ed9a39eb | 198 | if (ret < 0) |
deb70aa0 | 199 | perror_with_name (_("Unable to store floating point registers")); |
ed9a39eb JM |
200 | } |
201 | ||
202 | /* Fetch all general registers of the process and store into | |
c6b92abd | 203 | regcache. */ |
ed9a39eb JM |
204 | |
205 | static void | |
56be3814 | 206 | fetch_regs (struct regcache *regcache) |
ed9a39eb | 207 | { |
cf4088a9 | 208 | int ret, tid; |
c2152441 | 209 | elf_gregset_t regs; |
ed9a39eb | 210 | |
41c49b06 | 211 | /* Get the thread id for the ptrace call. */ |
e38504b3 | 212 | tid = regcache->ptid ().lwp (); |
10766686 | 213 | |
0bdb2f78 | 214 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
10766686 YQ |
215 | { |
216 | struct iovec iov; | |
217 | ||
218 | iov.iov_base = ®s; | |
219 | iov.iov_len = sizeof (regs); | |
220 | ||
221 | ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov); | |
222 | } | |
223 | else | |
224 | ret = ptrace (PTRACE_GETREGS, tid, 0, ®s); | |
225 | ||
ed9a39eb | 226 | if (ret < 0) |
deb70aa0 | 227 | perror_with_name (_("Unable to fetch general registers")); |
ed9a39eb | 228 | |
f1b67888 | 229 | aarch32_gp_regcache_supply (regcache, (uint32_t *) regs, arm_apcs_32); |
ed9a39eb JM |
230 | } |
231 | ||
ed9a39eb | 232 | static void |
56be3814 | 233 | store_regs (const struct regcache *regcache) |
ed9a39eb | 234 | { |
cf4088a9 | 235 | int ret, tid; |
c2152441 | 236 | elf_gregset_t regs; |
ed9a39eb | 237 | |
41c49b06 | 238 | /* Get the thread id for the ptrace call. */ |
e38504b3 | 239 | tid = regcache->ptid ().lwp (); |
10766686 | 240 | |
41c49b06 | 241 | /* Fetch the general registers. */ |
0bdb2f78 | 242 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
10766686 YQ |
243 | { |
244 | struct iovec iov; | |
245 | ||
246 | iov.iov_base = ®s; | |
247 | iov.iov_len = sizeof (regs); | |
248 | ||
249 | ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov); | |
250 | } | |
251 | else | |
252 | ret = ptrace (PTRACE_GETREGS, tid, 0, ®s); | |
253 | ||
ed9a39eb | 254 | if (ret < 0) |
deb70aa0 | 255 | perror_with_name (_("Unable to fetch general registers")); |
ed9a39eb | 256 | |
f1b67888 | 257 | aarch32_gp_regcache_collect (regcache, (uint32_t *) regs, arm_apcs_32); |
adb8a87c | 258 | |
0bdb2f78 | 259 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
10766686 YQ |
260 | { |
261 | struct iovec iov; | |
262 | ||
263 | iov.iov_base = ®s; | |
264 | iov.iov_len = sizeof (regs); | |
265 | ||
266 | ret = ptrace (PTRACE_SETREGSET, tid, NT_PRSTATUS, &iov); | |
267 | } | |
268 | else | |
269 | ret = ptrace (PTRACE_SETREGS, tid, 0, ®s); | |
ed9a39eb JM |
270 | |
271 | if (ret < 0) | |
deb70aa0 | 272 | perror_with_name (_("Unable to store general registers")); |
ed9a39eb JM |
273 | } |
274 | ||
05a4558a DJ |
275 | /* Fetch all WMMX registers of the process and store into |
276 | regcache. */ | |
277 | ||
05a4558a | 278 | static void |
56be3814 | 279 | fetch_wmmx_regs (struct regcache *regcache) |
05a4558a DJ |
280 | { |
281 | char regbuf[IWMMXT_REGS_SIZE]; | |
282 | int ret, regno, tid; | |
283 | ||
284 | /* Get the thread id for the ptrace call. */ | |
e38504b3 | 285 | tid = regcache->ptid ().lwp (); |
05a4558a DJ |
286 | |
287 | ret = ptrace (PTRACE_GETWMMXREGS, tid, 0, regbuf); | |
288 | if (ret < 0) | |
deb70aa0 | 289 | perror_with_name (_("Unable to fetch WMMX registers")); |
05a4558a DJ |
290 | |
291 | for (regno = 0; regno < 16; regno++) | |
73e1c03f | 292 | regcache->raw_supply (regno + ARM_WR0_REGNUM, ®buf[regno * 8]); |
05a4558a DJ |
293 | |
294 | for (regno = 0; regno < 2; regno++) | |
73e1c03f SM |
295 | regcache->raw_supply (regno + ARM_WCSSF_REGNUM, |
296 | ®buf[16 * 8 + regno * 4]); | |
05a4558a DJ |
297 | |
298 | for (regno = 0; regno < 4; regno++) | |
73e1c03f SM |
299 | regcache->raw_supply (regno + ARM_WCGR0_REGNUM, |
300 | ®buf[16 * 8 + 2 * 4 + regno * 4]); | |
05a4558a DJ |
301 | } |
302 | ||
303 | static void | |
56be3814 | 304 | store_wmmx_regs (const struct regcache *regcache) |
05a4558a DJ |
305 | { |
306 | char regbuf[IWMMXT_REGS_SIZE]; | |
307 | int ret, regno, tid; | |
308 | ||
309 | /* Get the thread id for the ptrace call. */ | |
e38504b3 | 310 | tid = regcache->ptid ().lwp (); |
05a4558a DJ |
311 | |
312 | ret = ptrace (PTRACE_GETWMMXREGS, tid, 0, regbuf); | |
313 | if (ret < 0) | |
deb70aa0 | 314 | perror_with_name (_("Unable to fetch WMMX registers")); |
05a4558a DJ |
315 | |
316 | for (regno = 0; regno < 16; regno++) | |
0ec9f114 | 317 | if (REG_VALID == regcache->get_register_status (regno + ARM_WR0_REGNUM)) |
34a79281 | 318 | regcache->raw_collect (regno + ARM_WR0_REGNUM, ®buf[regno * 8]); |
05a4558a DJ |
319 | |
320 | for (regno = 0; regno < 2; regno++) | |
0ec9f114 | 321 | if (REG_VALID == regcache->get_register_status (regno + ARM_WCSSF_REGNUM)) |
34a79281 SM |
322 | regcache->raw_collect (regno + ARM_WCSSF_REGNUM, |
323 | ®buf[16 * 8 + regno * 4]); | |
05a4558a DJ |
324 | |
325 | for (regno = 0; regno < 4; regno++) | |
0ec9f114 | 326 | if (REG_VALID == regcache->get_register_status (regno + ARM_WCGR0_REGNUM)) |
34a79281 SM |
327 | regcache->raw_collect (regno + ARM_WCGR0_REGNUM, |
328 | ®buf[16 * 8 + 2 * 4 + regno * 4]); | |
05a4558a DJ |
329 | |
330 | ret = ptrace (PTRACE_SETWMMXREGS, tid, 0, regbuf); | |
331 | ||
332 | if (ret < 0) | |
deb70aa0 | 333 | perror_with_name (_("Unable to store WMMX registers")); |
05a4558a DJ |
334 | } |
335 | ||
3b273a55 RE |
336 | static void |
337 | fetch_vfp_regs (struct regcache *regcache) | |
338 | { | |
350fab54 | 339 | gdb_byte regbuf[ARM_VFP3_REGS_SIZE]; |
cf4088a9 | 340 | int ret, tid; |
ac7936df | 341 | struct gdbarch *gdbarch = regcache->arch (); |
08106042 | 342 | arm_gdbarch_tdep *tdep = gdbarch_tdep<arm_gdbarch_tdep> (gdbarch); |
3b273a55 RE |
343 | |
344 | /* Get the thread id for the ptrace call. */ | |
e38504b3 | 345 | tid = regcache->ptid ().lwp (); |
3b273a55 | 346 | |
0bdb2f78 | 347 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
bd16da51 YQ |
348 | { |
349 | struct iovec iov; | |
350 | ||
351 | iov.iov_base = regbuf; | |
350fab54 | 352 | iov.iov_len = ARM_VFP3_REGS_SIZE; |
bd16da51 YQ |
353 | ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iov); |
354 | } | |
355 | else | |
356 | ret = ptrace (PTRACE_GETVFPREGS, tid, 0, regbuf); | |
357 | ||
3b273a55 | 358 | if (ret < 0) |
deb70aa0 | 359 | perror_with_name (_("Unable to fetch VFP registers")); |
3b273a55 | 360 | |
f1b67888 YQ |
361 | aarch32_vfp_regcache_supply (regcache, regbuf, |
362 | tdep->vfp_register_count); | |
3b273a55 RE |
363 | } |
364 | ||
365 | static void | |
366 | store_vfp_regs (const struct regcache *regcache) | |
367 | { | |
350fab54 | 368 | gdb_byte regbuf[ARM_VFP3_REGS_SIZE]; |
cf4088a9 | 369 | int ret, tid; |
ac7936df | 370 | struct gdbarch *gdbarch = regcache->arch (); |
08106042 | 371 | arm_gdbarch_tdep *tdep = gdbarch_tdep<arm_gdbarch_tdep> (gdbarch); |
3b273a55 RE |
372 | |
373 | /* Get the thread id for the ptrace call. */ | |
e38504b3 | 374 | tid = regcache->ptid ().lwp (); |
3b273a55 | 375 | |
0bdb2f78 | 376 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
bd16da51 YQ |
377 | { |
378 | struct iovec iov; | |
379 | ||
380 | iov.iov_base = regbuf; | |
350fab54 | 381 | iov.iov_len = ARM_VFP3_REGS_SIZE; |
bd16da51 YQ |
382 | ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iov); |
383 | } | |
384 | else | |
385 | ret = ptrace (PTRACE_GETVFPREGS, tid, 0, regbuf); | |
386 | ||
3b273a55 | 387 | if (ret < 0) |
deb70aa0 | 388 | perror_with_name (_("Unable to fetch VFP registers (for update)")); |
3b273a55 | 389 | |
f1b67888 YQ |
390 | aarch32_vfp_regcache_collect (regcache, regbuf, |
391 | tdep->vfp_register_count); | |
3b273a55 | 392 | |
0bdb2f78 | 393 | if (have_ptrace_getregset == TRIBOOL_TRUE) |
bd16da51 YQ |
394 | { |
395 | struct iovec iov; | |
396 | ||
397 | iov.iov_base = regbuf; | |
350fab54 | 398 | iov.iov_len = ARM_VFP3_REGS_SIZE; |
bd16da51 YQ |
399 | ret = ptrace (PTRACE_SETREGSET, tid, NT_ARM_VFP, &iov); |
400 | } | |
401 | else | |
402 | ret = ptrace (PTRACE_SETVFPREGS, tid, 0, regbuf); | |
3b273a55 RE |
403 | |
404 | if (ret < 0) | |
deb70aa0 | 405 | perror_with_name (_("Unable to store VFP registers")); |
3b273a55 RE |
406 | } |
407 | ||
ed9a39eb JM |
408 | /* Fetch registers from the child process. Fetch all registers if |
409 | regno == -1, otherwise fetch all general registers or all floating | |
410 | point registers depending upon the value of regno. */ | |
411 | ||
f6ac5f3d PA |
412 | void |
413 | arm_linux_nat_target::fetch_registers (struct regcache *regcache, int regno) | |
ed9a39eb | 414 | { |
ac7936df | 415 | struct gdbarch *gdbarch = regcache->arch (); |
08106042 | 416 | arm_gdbarch_tdep *tdep = gdbarch_tdep<arm_gdbarch_tdep> (gdbarch); |
330c6ca9 | 417 | |
41c49b06 SB |
418 | if (-1 == regno) |
419 | { | |
56be3814 | 420 | fetch_regs (regcache); |
a56cc1ce | 421 | if (tdep->have_wmmx_registers) |
56be3814 | 422 | fetch_wmmx_regs (regcache); |
330c6ca9 | 423 | if (tdep->vfp_register_count > 0) |
3b273a55 | 424 | fetch_vfp_regs (regcache); |
4bd2e1b2 KC |
425 | if (tdep->have_fpa_registers) |
426 | fetch_fpregs (regcache); | |
41c49b06 | 427 | } |
4bd2e1b2 | 428 | else |
41c49b06 | 429 | { |
05a4558a | 430 | if (regno < ARM_F0_REGNUM || regno == ARM_PS_REGNUM) |
179bfe82 | 431 | fetch_regs (regcache); |
05a4558a | 432 | else if (regno >= ARM_F0_REGNUM && regno <= ARM_FPS_REGNUM) |
179bfe82 | 433 | fetch_fpregs (regcache); |
a56cc1ce | 434 | else if (tdep->have_wmmx_registers |
05a4558a | 435 | && regno >= ARM_WR0_REGNUM && regno <= ARM_WCGR7_REGNUM) |
56be3814 | 436 | fetch_wmmx_regs (regcache); |
330c6ca9 | 437 | else if (tdep->vfp_register_count > 0 |
3b273a55 | 438 | && regno >= ARM_D0_REGNUM |
02ad7fc2 YQ |
439 | && (regno < ARM_D0_REGNUM + tdep->vfp_register_count |
440 | || regno == ARM_FPSCR_REGNUM)) | |
3b273a55 | 441 | fetch_vfp_regs (regcache); |
41c49b06 | 442 | } |
ed9a39eb JM |
443 | } |
444 | ||
445 | /* Store registers back into the inferior. Store all registers if | |
446 | regno == -1, otherwise store all general registers or all floating | |
447 | point registers depending upon the value of regno. */ | |
448 | ||
f6ac5f3d PA |
449 | void |
450 | arm_linux_nat_target::store_registers (struct regcache *regcache, int regno) | |
ed9a39eb | 451 | { |
ac7936df | 452 | struct gdbarch *gdbarch = regcache->arch (); |
08106042 | 453 | arm_gdbarch_tdep *tdep = gdbarch_tdep<arm_gdbarch_tdep> (gdbarch); |
330c6ca9 | 454 | |
41c49b06 SB |
455 | if (-1 == regno) |
456 | { | |
56be3814 | 457 | store_regs (regcache); |
a56cc1ce | 458 | if (tdep->have_wmmx_registers) |
56be3814 | 459 | store_wmmx_regs (regcache); |
330c6ca9 | 460 | if (tdep->vfp_register_count > 0) |
3b273a55 | 461 | store_vfp_regs (regcache); |
4bd2e1b2 KC |
462 | if (tdep->have_fpa_registers) |
463 | store_fpregs (regcache); | |
41c49b06 SB |
464 | } |
465 | else | |
466 | { | |
05a4558a | 467 | if (regno < ARM_F0_REGNUM || regno == ARM_PS_REGNUM) |
179bfe82 | 468 | store_regs (regcache); |
05a4558a | 469 | else if ((regno >= ARM_F0_REGNUM) && (regno <= ARM_FPS_REGNUM)) |
179bfe82 | 470 | store_fpregs (regcache); |
a56cc1ce | 471 | else if (tdep->have_wmmx_registers |
05a4558a | 472 | && regno >= ARM_WR0_REGNUM && regno <= ARM_WCGR7_REGNUM) |
56be3814 | 473 | store_wmmx_regs (regcache); |
330c6ca9 | 474 | else if (tdep->vfp_register_count > 0 |
3b273a55 | 475 | && regno >= ARM_D0_REGNUM |
02ad7fc2 YQ |
476 | && (regno < ARM_D0_REGNUM + tdep->vfp_register_count |
477 | || regno == ARM_FPSCR_REGNUM)) | |
3b273a55 | 478 | store_vfp_regs (regcache); |
41c49b06 | 479 | } |
ed9a39eb JM |
480 | } |
481 | ||
cb587d83 DJ |
482 | /* Wrapper functions for the standard regset handling, used by |
483 | thread debugging. */ | |
41c49b06 SB |
484 | |
485 | void | |
7f7fe91e UW |
486 | fill_gregset (const struct regcache *regcache, |
487 | gdb_gregset_t *gregsetp, int regno) | |
41c49b06 | 488 | { |
7f7fe91e | 489 | arm_linux_collect_gregset (NULL, regcache, regno, gregsetp, 0); |
41c49b06 SB |
490 | } |
491 | ||
41c49b06 | 492 | void |
7f7fe91e | 493 | supply_gregset (struct regcache *regcache, const gdb_gregset_t *gregsetp) |
41c49b06 | 494 | { |
7f7fe91e | 495 | arm_linux_supply_gregset (NULL, regcache, -1, gregsetp, 0); |
41c49b06 SB |
496 | } |
497 | ||
41c49b06 | 498 | void |
7f7fe91e UW |
499 | fill_fpregset (const struct regcache *regcache, |
500 | gdb_fpregset_t *fpregsetp, int regno) | |
41c49b06 | 501 | { |
7f7fe91e | 502 | arm_linux_collect_nwfpe (NULL, regcache, regno, fpregsetp, 0); |
41c49b06 SB |
503 | } |
504 | ||
505 | /* Fill GDB's register array with the floating-point register values | |
506 | in *fpregsetp. */ | |
507 | ||
508 | void | |
7f7fe91e | 509 | supply_fpregset (struct regcache *regcache, const gdb_fpregset_t *fpregsetp) |
ed9a39eb | 510 | { |
7f7fe91e | 511 | arm_linux_supply_nwfpe (NULL, regcache, -1, fpregsetp, 0); |
ed9a39eb JM |
512 | } |
513 | ||
9308fc88 DJ |
514 | /* Fetch the thread-local storage pointer for libthread_db. */ |
515 | ||
516 | ps_err_e | |
754653a7 | 517 | ps_get_thread_area (struct ps_prochandle *ph, |
dda83cd7 | 518 | lwpid_t lwpid, int idx, void **base) |
9308fc88 DJ |
519 | { |
520 | if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0) | |
521 | return PS_ERR; | |
522 | ||
523 | /* IDX is the bias from the thread pointer to the beginning of the | |
524 | thread descriptor. It has to be subtracted due to implementation | |
525 | quirks in libthread_db. */ | |
526 | *base = (void *) ((char *)*base - idx); | |
527 | ||
528 | return PS_OK; | |
529 | } | |
530 | ||
f6ac5f3d PA |
531 | const struct target_desc * |
532 | arm_linux_nat_target::read_description () | |
05a4558a | 533 | { |
a4a688ff JB |
534 | if (inferior_ptid == null_ptid) |
535 | return this->beneath ()->read_description (); | |
536 | ||
82d23ca8 | 537 | CORE_ADDR arm_hwcap = linux_get_hwcap (); |
05a4558a | 538 | |
0bdb2f78 | 539 | if (have_ptrace_getregset == TRIBOOL_UNKNOWN) |
7efe48d1 YQ |
540 | { |
541 | elf_gregset_t gpregs; | |
542 | struct iovec iov; | |
fbf3c4b9 | 543 | int tid = inferior_ptid.pid (); |
7efe48d1 YQ |
544 | |
545 | iov.iov_base = &gpregs; | |
546 | iov.iov_len = sizeof (gpregs); | |
547 | ||
548 | /* Check if PTRACE_GETREGSET works. */ | |
549 | if (ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov) < 0) | |
0bdb2f78 | 550 | have_ptrace_getregset = TRIBOOL_FALSE; |
7efe48d1 | 551 | else |
0bdb2f78 | 552 | have_ptrace_getregset = TRIBOOL_TRUE; |
7efe48d1 YQ |
553 | } |
554 | ||
3b273a55 | 555 | if (arm_hwcap & HWCAP_IWMMXT) |
92d48a1e | 556 | return arm_read_description (ARM_FP_TYPE_IWMMXT, false); |
3b273a55 RE |
557 | |
558 | if (arm_hwcap & HWCAP_VFP) | |
559 | { | |
166a82be AH |
560 | /* Make sure that the kernel supports reading VFP registers. Support was |
561 | added in 2.6.30. */ | |
fbf3c4b9 | 562 | int pid = inferior_ptid.pid (); |
166a82be AH |
563 | errno = 0; |
564 | char *buf = (char *) alloca (ARM_VFP3_REGS_SIZE); | |
565 | if (ptrace (PTRACE_GETVFPREGS, pid, 0, buf) < 0 && errno == EIO) | |
566 | return nullptr; | |
3b273a55 RE |
567 | |
568 | /* NEON implies VFPv3-D32 or no-VFP unit. Say that we only support | |
569 | Neon with VFPv3-D32. */ | |
570 | if (arm_hwcap & HWCAP_NEON) | |
bbb12eb9 | 571 | return aarch32_read_description (false); |
3b273a55 | 572 | else if ((arm_hwcap & (HWCAP_VFPv3 | HWCAP_VFPv3D16)) == HWCAP_VFPv3) |
92d48a1e | 573 | return arm_read_description (ARM_FP_TYPE_VFPV3, false); |
d105cce5 | 574 | |
92d48a1e | 575 | return arm_read_description (ARM_FP_TYPE_VFPV2, false); |
3b273a55 RE |
576 | } |
577 | ||
4360561f | 578 | return this->beneath ()->read_description (); |
05a4558a DJ |
579 | } |
580 | ||
e3039479 UW |
581 | /* Information describing the hardware breakpoint capabilities. */ |
582 | struct arm_linux_hwbp_cap | |
583 | { | |
584 | gdb_byte arch; | |
585 | gdb_byte max_wp_length; | |
586 | gdb_byte wp_count; | |
587 | gdb_byte bp_count; | |
588 | }; | |
589 | ||
638c5f49 OJ |
590 | /* Since we cannot dynamically allocate subfields of arm_linux_process_info, |
591 | assume a maximum number of supported break-/watchpoints. */ | |
592 | #define MAX_BPTS 16 | |
593 | #define MAX_WPTS 16 | |
594 | ||
e3039479 UW |
595 | /* Get hold of the Hardware Breakpoint information for the target we are |
596 | attached to. Returns NULL if the kernel doesn't support Hardware | |
597 | breakpoints at all, or a pointer to the information structure. */ | |
598 | static const struct arm_linux_hwbp_cap * | |
599 | arm_linux_get_hwbp_cap (void) | |
600 | { | |
601 | /* The info structure we return. */ | |
602 | static struct arm_linux_hwbp_cap info; | |
603 | ||
604 | /* Is INFO in a good state? -1 means that no attempt has been made to | |
605 | initialize INFO; 0 means an attempt has been made, but it failed; 1 | |
606 | means INFO is in an initialized state. */ | |
607 | static int available = -1; | |
608 | ||
609 | if (available == -1) | |
610 | { | |
611 | int tid; | |
612 | unsigned int val; | |
613 | ||
e38504b3 | 614 | tid = inferior_ptid.lwp (); |
e3039479 UW |
615 | if (ptrace (PTRACE_GETHBPREGS, tid, 0, &val) < 0) |
616 | available = 0; | |
617 | else | |
618 | { | |
619 | info.arch = (gdb_byte)((val >> 24) & 0xff); | |
620 | info.max_wp_length = (gdb_byte)((val >> 16) & 0xff); | |
621 | info.wp_count = (gdb_byte)((val >> 8) & 0xff); | |
622 | info.bp_count = (gdb_byte)(val & 0xff); | |
638c5f49 OJ |
623 | |
624 | if (info.wp_count > MAX_WPTS) | |
dda83cd7 SM |
625 | { |
626 | warning (_("arm-linux-gdb supports %d hardware watchpoints but target \ | |
627 | supports %d"), MAX_WPTS, info.wp_count); | |
628 | info.wp_count = MAX_WPTS; | |
629 | } | |
638c5f49 OJ |
630 | |
631 | if (info.bp_count > MAX_BPTS) | |
dda83cd7 SM |
632 | { |
633 | warning (_("arm-linux-gdb supports %d hardware breakpoints but target \ | |
634 | supports %d"), MAX_BPTS, info.bp_count); | |
635 | info.bp_count = MAX_BPTS; | |
636 | } | |
e3039479 UW |
637 | available = (info.arch != 0); |
638 | } | |
639 | } | |
640 | ||
641 | return available == 1 ? &info : NULL; | |
642 | } | |
643 | ||
644 | /* How many hardware breakpoints are available? */ | |
645 | static int | |
646 | arm_linux_get_hw_breakpoint_count (void) | |
647 | { | |
648 | const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap (); | |
649 | return cap != NULL ? cap->bp_count : 0; | |
650 | } | |
651 | ||
652 | /* How many hardware watchpoints are available? */ | |
653 | static int | |
654 | arm_linux_get_hw_watchpoint_count (void) | |
655 | { | |
656 | const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap (); | |
657 | return cap != NULL ? cap->wp_count : 0; | |
658 | } | |
659 | ||
660 | /* Have we got a free break-/watch-point available for use? Returns -1 if | |
661 | there is not an appropriate resource available, otherwise returns 1. */ | |
f6ac5f3d PA |
662 | int |
663 | arm_linux_nat_target::can_use_hw_breakpoint (enum bptype type, | |
664 | int cnt, int ot) | |
e3039479 UW |
665 | { |
666 | if (type == bp_hardware_watchpoint || type == bp_read_watchpoint | |
667 | || type == bp_access_watchpoint || type == bp_watchpoint) | |
668 | { | |
dbbf180a YQ |
669 | int count = arm_linux_get_hw_watchpoint_count (); |
670 | ||
671 | if (count == 0) | |
672 | return 0; | |
673 | else if (cnt + ot > count) | |
e3039479 UW |
674 | return -1; |
675 | } | |
676 | else if (type == bp_hardware_breakpoint) | |
677 | { | |
dbbf180a YQ |
678 | int count = arm_linux_get_hw_breakpoint_count (); |
679 | ||
680 | if (count == 0) | |
681 | return 0; | |
682 | else if (cnt > count) | |
e3039479 UW |
683 | return -1; |
684 | } | |
685 | else | |
06d16ec9 | 686 | gdb_assert_not_reached ("unknown breakpoint type"); |
e3039479 UW |
687 | |
688 | return 1; | |
689 | } | |
690 | ||
691 | /* Enum describing the different types of ARM hardware break-/watch-points. */ | |
692 | typedef enum | |
693 | { | |
694 | arm_hwbp_break = 0, | |
695 | arm_hwbp_load = 1, | |
696 | arm_hwbp_store = 2, | |
697 | arm_hwbp_access = 3 | |
698 | } arm_hwbp_type; | |
699 | ||
700 | /* Type describing an ARM Hardware Breakpoint Control register value. */ | |
701 | typedef unsigned int arm_hwbp_control_t; | |
702 | ||
703 | /* Structure used to keep track of hardware break-/watch-points. */ | |
704 | struct arm_linux_hw_breakpoint | |
705 | { | |
706 | /* Address to break on, or being watched. */ | |
707 | unsigned int address; | |
708 | /* Control register for break-/watch- point. */ | |
709 | arm_hwbp_control_t control; | |
710 | }; | |
711 | ||
638c5f49 OJ |
712 | /* Structure containing arrays of per process hardware break-/watchpoints |
713 | for caching address and control information. | |
e3039479 UW |
714 | |
715 | The Linux ptrace interface to hardware break-/watch-points presents the | |
716 | values in a vector centred around 0 (which is used fo generic information). | |
973c5759 | 717 | Positive indices refer to breakpoint addresses/control registers, negative |
e3039479 UW |
718 | indices to watchpoint addresses/control registers. |
719 | ||
720 | The Linux vector is indexed as follows: | |
721 | -((i << 1) + 2): Control register for watchpoint i. | |
722 | -((i << 1) + 1): Address register for watchpoint i. | |
dda83cd7 | 723 | 0: Information register. |
e3039479 UW |
724 | ((i << 1) + 1): Address register for breakpoint i. |
725 | ((i << 1) + 2): Control register for breakpoint i. | |
726 | ||
727 | This structure is used as a per-thread cache of the state stored by the | |
728 | kernel, so that we don't need to keep calling into the kernel to find a | |
729 | free breakpoint. | |
730 | ||
731 | We treat break-/watch-points with their enable bit clear as being deleted. | |
732 | */ | |
638c5f49 | 733 | struct arm_linux_debug_reg_state |
e3039479 | 734 | { |
638c5f49 OJ |
735 | /* Hardware breakpoints for this process. */ |
736 | struct arm_linux_hw_breakpoint bpts[MAX_BPTS]; | |
737 | /* Hardware watchpoints for this process. */ | |
738 | struct arm_linux_hw_breakpoint wpts[MAX_WPTS]; | |
739 | }; | |
740 | ||
741 | /* Per-process arch-specific data we want to keep. */ | |
742 | struct arm_linux_process_info | |
e3039479 | 743 | { |
638c5f49 OJ |
744 | /* Linked list. */ |
745 | struct arm_linux_process_info *next; | |
746 | /* The process identifier. */ | |
747 | pid_t pid; | |
748 | /* Hardware break-/watchpoints state information. */ | |
749 | struct arm_linux_debug_reg_state state; | |
e3039479 | 750 | |
638c5f49 OJ |
751 | }; |
752 | ||
753 | /* Per-thread arch-specific data we want to keep. */ | |
754 | struct arch_lwp_info | |
755 | { | |
756 | /* Non-zero if our copy differs from what's recorded in the thread. */ | |
757 | char bpts_changed[MAX_BPTS]; | |
758 | char wpts_changed[MAX_WPTS]; | |
759 | }; | |
760 | ||
761 | static struct arm_linux_process_info *arm_linux_process_list = NULL; | |
762 | ||
763 | /* Find process data for process PID. */ | |
764 | ||
765 | static struct arm_linux_process_info * | |
766 | arm_linux_find_process_pid (pid_t pid) | |
767 | { | |
768 | struct arm_linux_process_info *proc; | |
769 | ||
770 | for (proc = arm_linux_process_list; proc; proc = proc->next) | |
771 | if (proc->pid == pid) | |
772 | return proc; | |
773 | ||
774 | return NULL; | |
775 | } | |
776 | ||
777 | /* Add process data for process PID. Returns newly allocated info | |
778 | object. */ | |
779 | ||
780 | static struct arm_linux_process_info * | |
781 | arm_linux_add_process (pid_t pid) | |
782 | { | |
783 | struct arm_linux_process_info *proc; | |
e3039479 | 784 | |
8d749320 | 785 | proc = XCNEW (struct arm_linux_process_info); |
638c5f49 | 786 | proc->pid = pid; |
e3039479 | 787 | |
638c5f49 OJ |
788 | proc->next = arm_linux_process_list; |
789 | arm_linux_process_list = proc; | |
790 | ||
791 | return proc; | |
792 | } | |
793 | ||
794 | /* Get data specific info for process PID, creating it if necessary. | |
795 | Never returns NULL. */ | |
796 | ||
797 | static struct arm_linux_process_info * | |
798 | arm_linux_process_info_get (pid_t pid) | |
799 | { | |
800 | struct arm_linux_process_info *proc; | |
801 | ||
802 | proc = arm_linux_find_process_pid (pid); | |
803 | if (proc == NULL) | |
804 | proc = arm_linux_add_process (pid); | |
805 | ||
806 | return proc; | |
807 | } | |
808 | ||
50de502a PA |
809 | /* Implement the "low_init_process" target_ops method. */ |
810 | ||
811 | void | |
812 | arm_linux_nat_target::low_init_process (pid_t pid) | |
813 | { | |
814 | /* Set the hardware debug register capacity. This requires the process to be | |
815 | ptrace-stopped, otherwise detection will fail and software watchpoints will | |
816 | be used instead of hardware. If we allow this to be done lazily, we | |
817 | cannot guarantee that it's called when the process is ptrace-stopped, so | |
818 | do it now. */ | |
819 | arm_linux_get_hwbp_cap (); | |
820 | } | |
821 | ||
638c5f49 OJ |
822 | /* Called whenever GDB is no longer debugging process PID. It deletes |
823 | data structures that keep track of debug register state. */ | |
824 | ||
135340af PA |
825 | void |
826 | arm_linux_nat_target::low_forget_process (pid_t pid) | |
638c5f49 OJ |
827 | { |
828 | struct arm_linux_process_info *proc, **proc_link; | |
829 | ||
830 | proc = arm_linux_process_list; | |
831 | proc_link = &arm_linux_process_list; | |
832 | ||
833 | while (proc != NULL) | |
834 | { | |
835 | if (proc->pid == pid) | |
e3039479 | 836 | { |
638c5f49 OJ |
837 | *proc_link = proc->next; |
838 | ||
839 | xfree (proc); | |
840 | return; | |
e3039479 UW |
841 | } |
842 | ||
638c5f49 OJ |
843 | proc_link = &proc->next; |
844 | proc = *proc_link; | |
845 | } | |
846 | } | |
847 | ||
848 | /* Get hardware break-/watchpoint state for process PID. */ | |
849 | ||
850 | static struct arm_linux_debug_reg_state * | |
851 | arm_linux_get_debug_reg_state (pid_t pid) | |
852 | { | |
853 | return &arm_linux_process_info_get (pid)->state; | |
e3039479 UW |
854 | } |
855 | ||
856 | /* Initialize an ARM hardware break-/watch-point control register value. | |
857 | BYTE_ADDRESS_SELECT is the mask of bytes to trigger on; HWBP_TYPE is the | |
858 | type of break-/watch-point; ENABLE indicates whether the point is enabled. | |
859 | */ | |
860 | static arm_hwbp_control_t | |
861 | arm_hwbp_control_initialize (unsigned byte_address_select, | |
862 | arm_hwbp_type hwbp_type, | |
863 | int enable) | |
864 | { | |
865 | gdb_assert ((byte_address_select & ~0xffU) == 0); | |
866 | gdb_assert (hwbp_type != arm_hwbp_break | |
867 | || ((byte_address_select & 0xfU) != 0)); | |
868 | ||
869 | return (byte_address_select << 5) | (hwbp_type << 3) | (3 << 1) | enable; | |
870 | } | |
871 | ||
872 | /* Does the breakpoint control value CONTROL have the enable bit set? */ | |
873 | static int | |
874 | arm_hwbp_control_is_enabled (arm_hwbp_control_t control) | |
875 | { | |
876 | return control & 0x1; | |
877 | } | |
878 | ||
8d40cbfd TV |
879 | /* Is the breakpoint control value CONTROL initialized? */ |
880 | ||
881 | static int | |
882 | arm_hwbp_control_is_initialized (arm_hwbp_control_t control) | |
883 | { | |
884 | return control != 0; | |
885 | } | |
886 | ||
e3039479 UW |
887 | /* Change a breakpoint control word so that it is in the disabled state. */ |
888 | static arm_hwbp_control_t | |
889 | arm_hwbp_control_disable (arm_hwbp_control_t control) | |
890 | { | |
891 | return control & ~0x1; | |
892 | } | |
893 | ||
894 | /* Initialise the hardware breakpoint structure P. The breakpoint will be | |
895 | enabled, and will point to the placed address of BP_TGT. */ | |
896 | static void | |
897 | arm_linux_hw_breakpoint_initialize (struct gdbarch *gdbarch, | |
898 | struct bp_target_info *bp_tgt, | |
899 | struct arm_linux_hw_breakpoint *p) | |
900 | { | |
901 | unsigned mask; | |
0d5ed153 | 902 | CORE_ADDR address = bp_tgt->placed_address = bp_tgt->reqstd_address; |
e3039479 UW |
903 | |
904 | /* We have to create a mask for the control register which says which bits | |
905 | of the word pointed to by address to break on. */ | |
906 | if (arm_pc_is_thumb (gdbarch, address)) | |
fcf303ab UW |
907 | { |
908 | mask = 0x3; | |
909 | address &= ~1; | |
910 | } | |
e3039479 | 911 | else |
fcf303ab UW |
912 | { |
913 | mask = 0xf; | |
914 | address &= ~3; | |
915 | } | |
e3039479 | 916 | |
fcf303ab | 917 | p->address = (unsigned int) address; |
e3039479 UW |
918 | p->control = arm_hwbp_control_initialize (mask, arm_hwbp_break, 1); |
919 | } | |
920 | ||
8156fe7f | 921 | /* Get the ARM hardware breakpoint type from the TYPE value we're |
f486487f | 922 | given when asked to set a watchpoint. */ |
e3039479 | 923 | static arm_hwbp_type |
f486487f | 924 | arm_linux_get_hwbp_type (enum target_hw_bp_type type) |
e3039479 | 925 | { |
8156fe7f | 926 | if (type == hw_read) |
e3039479 | 927 | return arm_hwbp_load; |
8156fe7f | 928 | else if (type == hw_write) |
e3039479 UW |
929 | return arm_hwbp_store; |
930 | else | |
931 | return arm_hwbp_access; | |
932 | } | |
933 | ||
934 | /* Initialize the hardware breakpoint structure P for a watchpoint at ADDR | |
935 | to LEN. The type of watchpoint is given in RW. */ | |
936 | static void | |
f486487f SM |
937 | arm_linux_hw_watchpoint_initialize (CORE_ADDR addr, int len, |
938 | enum target_hw_bp_type type, | |
e3039479 UW |
939 | struct arm_linux_hw_breakpoint *p) |
940 | { | |
941 | const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap (); | |
942 | unsigned mask; | |
943 | ||
944 | gdb_assert (cap != NULL); | |
945 | gdb_assert (cap->max_wp_length != 0); | |
946 | ||
947 | mask = (1 << len) - 1; | |
948 | ||
949 | p->address = (unsigned int) addr; | |
950 | p->control = arm_hwbp_control_initialize (mask, | |
f486487f | 951 | arm_linux_get_hwbp_type (type), 1); |
e3039479 UW |
952 | } |
953 | ||
954 | /* Are two break-/watch-points equal? */ | |
955 | static int | |
956 | arm_linux_hw_breakpoint_equal (const struct arm_linux_hw_breakpoint *p1, | |
957 | const struct arm_linux_hw_breakpoint *p2) | |
958 | { | |
959 | return p1->address == p2->address && p1->control == p2->control; | |
960 | } | |
961 | ||
638c5f49 OJ |
962 | /* Callback to mark a watch-/breakpoint to be updated in all threads of |
963 | the current process. */ | |
964 | ||
638c5f49 | 965 | static int |
d3a70e03 | 966 | update_registers_callback (struct lwp_info *lwp, int watch, int index) |
638c5f49 | 967 | { |
638c5f49 OJ |
968 | if (lwp->arch_private == NULL) |
969 | lwp->arch_private = XCNEW (struct arch_lwp_info); | |
970 | ||
971 | /* The actual update is done later just before resuming the lwp, | |
972 | we just mark that the registers need updating. */ | |
d3a70e03 TT |
973 | if (watch) |
974 | lwp->arch_private->wpts_changed[index] = 1; | |
638c5f49 | 975 | else |
d3a70e03 | 976 | lwp->arch_private->bpts_changed[index] = 1; |
638c5f49 OJ |
977 | |
978 | /* If the lwp isn't stopped, force it to momentarily pause, so | |
979 | we can update its breakpoint registers. */ | |
980 | if (!lwp->stopped) | |
981 | linux_stop_lwp (lwp); | |
982 | ||
983 | return 0; | |
984 | } | |
985 | ||
e3039479 UW |
986 | /* Insert the hardware breakpoint (WATCHPOINT = 0) or watchpoint (WATCHPOINT |
987 | =1) BPT for thread TID. */ | |
988 | static void | |
989 | arm_linux_insert_hw_breakpoint1 (const struct arm_linux_hw_breakpoint* bpt, | |
dda83cd7 | 990 | int watchpoint) |
e3039479 | 991 | { |
638c5f49 OJ |
992 | int pid; |
993 | ptid_t pid_ptid; | |
e3039479 UW |
994 | gdb_byte count, i; |
995 | struct arm_linux_hw_breakpoint* bpts; | |
e3039479 | 996 | |
e99b03dc | 997 | pid = inferior_ptid.pid (); |
f2907e49 | 998 | pid_ptid = ptid_t (pid); |
e3039479 UW |
999 | |
1000 | if (watchpoint) | |
1001 | { | |
1002 | count = arm_linux_get_hw_watchpoint_count (); | |
638c5f49 | 1003 | bpts = arm_linux_get_debug_reg_state (pid)->wpts; |
e3039479 UW |
1004 | } |
1005 | else | |
1006 | { | |
1007 | count = arm_linux_get_hw_breakpoint_count (); | |
638c5f49 | 1008 | bpts = arm_linux_get_debug_reg_state (pid)->bpts; |
e3039479 UW |
1009 | } |
1010 | ||
1011 | for (i = 0; i < count; ++i) | |
1012 | if (!arm_hwbp_control_is_enabled (bpts[i].control)) | |
1013 | { | |
dda83cd7 SM |
1014 | bpts[i] = *bpt; |
1015 | iterate_over_lwps (pid_ptid, | |
d3a70e03 TT |
1016 | [=] (struct lwp_info *info) |
1017 | { | |
3a0e45b2 AH |
1018 | return update_registers_callback (info, watchpoint, |
1019 | i); | |
d3a70e03 | 1020 | }); |
dda83cd7 | 1021 | break; |
e3039479 UW |
1022 | } |
1023 | ||
1024 | gdb_assert (i != count); | |
1025 | } | |
1026 | ||
1027 | /* Remove the hardware breakpoint (WATCHPOINT = 0) or watchpoint | |
1028 | (WATCHPOINT = 1) BPT for thread TID. */ | |
1029 | static void | |
1030 | arm_linux_remove_hw_breakpoint1 (const struct arm_linux_hw_breakpoint *bpt, | |
dda83cd7 | 1031 | int watchpoint) |
e3039479 | 1032 | { |
638c5f49 | 1033 | int pid; |
e3039479 | 1034 | gdb_byte count, i; |
638c5f49 OJ |
1035 | ptid_t pid_ptid; |
1036 | struct arm_linux_hw_breakpoint* bpts; | |
e3039479 | 1037 | |
e99b03dc | 1038 | pid = inferior_ptid.pid (); |
f2907e49 | 1039 | pid_ptid = ptid_t (pid); |
e3039479 UW |
1040 | |
1041 | if (watchpoint) | |
1042 | { | |
1043 | count = arm_linux_get_hw_watchpoint_count (); | |
638c5f49 | 1044 | bpts = arm_linux_get_debug_reg_state (pid)->wpts; |
e3039479 UW |
1045 | } |
1046 | else | |
1047 | { | |
1048 | count = arm_linux_get_hw_breakpoint_count (); | |
638c5f49 | 1049 | bpts = arm_linux_get_debug_reg_state (pid)->bpts; |
e3039479 UW |
1050 | } |
1051 | ||
1052 | for (i = 0; i < count; ++i) | |
1053 | if (arm_linux_hw_breakpoint_equal (bpt, bpts + i)) | |
1054 | { | |
dda83cd7 | 1055 | bpts[i].control = arm_hwbp_control_disable (bpts[i].control); |
3a0e45b2 AH |
1056 | iterate_over_lwps (pid_ptid, |
1057 | [=] (struct lwp_info *info) | |
1058 | { | |
1059 | return update_registers_callback (info, watchpoint, | |
1060 | i); | |
1061 | }); | |
dda83cd7 | 1062 | break; |
e3039479 UW |
1063 | } |
1064 | ||
1065 | gdb_assert (i != count); | |
1066 | } | |
1067 | ||
1068 | /* Insert a Hardware breakpoint. */ | |
f6ac5f3d PA |
1069 | int |
1070 | arm_linux_nat_target::insert_hw_breakpoint (struct gdbarch *gdbarch, | |
1071 | struct bp_target_info *bp_tgt) | |
e3039479 | 1072 | { |
e3039479 UW |
1073 | struct arm_linux_hw_breakpoint p; |
1074 | ||
1075 | if (arm_linux_get_hw_breakpoint_count () == 0) | |
1076 | return -1; | |
1077 | ||
1078 | arm_linux_hw_breakpoint_initialize (gdbarch, bp_tgt, &p); | |
638c5f49 OJ |
1079 | |
1080 | arm_linux_insert_hw_breakpoint1 (&p, 0); | |
e3039479 UW |
1081 | |
1082 | return 0; | |
1083 | } | |
1084 | ||
1085 | /* Remove a hardware breakpoint. */ | |
f6ac5f3d PA |
1086 | int |
1087 | arm_linux_nat_target::remove_hw_breakpoint (struct gdbarch *gdbarch, | |
1088 | struct bp_target_info *bp_tgt) | |
e3039479 | 1089 | { |
e3039479 UW |
1090 | struct arm_linux_hw_breakpoint p; |
1091 | ||
1092 | if (arm_linux_get_hw_breakpoint_count () == 0) | |
1093 | return -1; | |
1094 | ||
1095 | arm_linux_hw_breakpoint_initialize (gdbarch, bp_tgt, &p); | |
638c5f49 OJ |
1096 | |
1097 | arm_linux_remove_hw_breakpoint1 (&p, 0); | |
e3039479 UW |
1098 | |
1099 | return 0; | |
1100 | } | |
1101 | ||
1102 | /* Are we able to use a hardware watchpoint for the LEN bytes starting at | |
1103 | ADDR? */ | |
f6ac5f3d PA |
1104 | int |
1105 | arm_linux_nat_target::region_ok_for_hw_watchpoint (CORE_ADDR addr, int len) | |
e3039479 UW |
1106 | { |
1107 | const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap (); | |
1108 | CORE_ADDR max_wp_length, aligned_addr; | |
1109 | ||
1110 | /* Can not set watchpoints for zero or negative lengths. */ | |
1111 | if (len <= 0) | |
1112 | return 0; | |
1113 | ||
1114 | /* Need to be able to use the ptrace interface. */ | |
1115 | if (cap == NULL || cap->wp_count == 0) | |
1116 | return 0; | |
1117 | ||
1118 | /* Test that the range [ADDR, ADDR + LEN) fits into the largest address | |
1119 | range covered by a watchpoint. */ | |
1120 | max_wp_length = (CORE_ADDR)cap->max_wp_length; | |
1121 | aligned_addr = addr & ~(max_wp_length - 1); | |
1122 | ||
1123 | if (aligned_addr + max_wp_length < addr + len) | |
1124 | return 0; | |
1125 | ||
1126 | /* The current ptrace interface can only handle watchpoints that are a | |
1127 | power of 2. */ | |
1128 | if ((len & (len - 1)) != 0) | |
1129 | return 0; | |
1130 | ||
1131 | /* All tests passed so we must be able to set a watchpoint. */ | |
1132 | return 1; | |
1133 | } | |
1134 | ||
1135 | /* Insert a Hardware breakpoint. */ | |
f6ac5f3d PA |
1136 | int |
1137 | arm_linux_nat_target::insert_watchpoint (CORE_ADDR addr, int len, | |
1138 | enum target_hw_bp_type rw, | |
1139 | struct expression *cond) | |
e3039479 | 1140 | { |
e3039479 UW |
1141 | struct arm_linux_hw_breakpoint p; |
1142 | ||
1143 | if (arm_linux_get_hw_watchpoint_count () == 0) | |
1144 | return -1; | |
1145 | ||
1146 | arm_linux_hw_watchpoint_initialize (addr, len, rw, &p); | |
638c5f49 OJ |
1147 | |
1148 | arm_linux_insert_hw_breakpoint1 (&p, 1); | |
e3039479 UW |
1149 | |
1150 | return 0; | |
1151 | } | |
1152 | ||
1153 | /* Remove a hardware breakpoint. */ | |
f6ac5f3d PA |
1154 | int |
1155 | arm_linux_nat_target::remove_watchpoint (CORE_ADDR addr, | |
1156 | int len, enum target_hw_bp_type rw, | |
1157 | struct expression *cond) | |
e3039479 | 1158 | { |
e3039479 UW |
1159 | struct arm_linux_hw_breakpoint p; |
1160 | ||
1161 | if (arm_linux_get_hw_watchpoint_count () == 0) | |
1162 | return -1; | |
1163 | ||
1164 | arm_linux_hw_watchpoint_initialize (addr, len, rw, &p); | |
638c5f49 OJ |
1165 | |
1166 | arm_linux_remove_hw_breakpoint1 (&p, 1); | |
e3039479 UW |
1167 | |
1168 | return 0; | |
1169 | } | |
1170 | ||
1171 | /* What was the data address the target was stopped on accessing. */ | |
57810aa7 | 1172 | bool |
f6ac5f3d | 1173 | arm_linux_nat_target::stopped_data_address (CORE_ADDR *addr_p) |
e3039479 | 1174 | { |
f865ee35 JK |
1175 | siginfo_t siginfo; |
1176 | int slot; | |
1177 | ||
1178 | if (!linux_nat_get_siginfo (inferior_ptid, &siginfo)) | |
57810aa7 | 1179 | return false; |
e3039479 UW |
1180 | |
1181 | /* This must be a hardware breakpoint. */ | |
f865ee35 JK |
1182 | if (siginfo.si_signo != SIGTRAP |
1183 | || (siginfo.si_code & 0xffff) != 0x0004 /* TRAP_HWBKPT */) | |
57810aa7 | 1184 | return false; |
e3039479 UW |
1185 | |
1186 | /* We must be able to set hardware watchpoints. */ | |
1187 | if (arm_linux_get_hw_watchpoint_count () == 0) | |
1188 | return 0; | |
1189 | ||
f865ee35 JK |
1190 | slot = siginfo.si_errno; |
1191 | ||
e3039479 UW |
1192 | /* If we are in a positive slot then we're looking at a breakpoint and not |
1193 | a watchpoint. */ | |
1194 | if (slot >= 0) | |
57810aa7 | 1195 | return false; |
e3039479 | 1196 | |
f865ee35 | 1197 | *addr_p = (CORE_ADDR) (uintptr_t) siginfo.si_addr; |
57810aa7 | 1198 | return true; |
e3039479 UW |
1199 | } |
1200 | ||
1201 | /* Has the target been stopped by hitting a watchpoint? */ | |
57810aa7 | 1202 | bool |
f6ac5f3d | 1203 | arm_linux_nat_target::stopped_by_watchpoint () |
e3039479 UW |
1204 | { |
1205 | CORE_ADDR addr; | |
f6ac5f3d | 1206 | return stopped_data_address (&addr); |
e3039479 UW |
1207 | } |
1208 | ||
57810aa7 | 1209 | bool |
f6ac5f3d PA |
1210 | arm_linux_nat_target::watchpoint_addr_within_range (CORE_ADDR addr, |
1211 | CORE_ADDR start, | |
1212 | int length) | |
e3039479 UW |
1213 | { |
1214 | return start <= addr && start + length - 1 >= addr; | |
1215 | } | |
1216 | ||
1217 | /* Handle thread creation. We need to copy the breakpoints and watchpoints | |
1218 | in the parent thread to the child thread. */ | |
135340af PA |
1219 | void |
1220 | arm_linux_nat_target::low_new_thread (struct lwp_info *lp) | |
e3039479 | 1221 | { |
638c5f49 OJ |
1222 | int i; |
1223 | struct arch_lwp_info *info = XCNEW (struct arch_lwp_info); | |
1224 | ||
1225 | /* Mark that all the hardware breakpoint/watchpoint register pairs | |
1226 | for this thread need to be initialized. */ | |
e3039479 | 1227 | |
638c5f49 | 1228 | for (i = 0; i < MAX_BPTS; i++) |
e3039479 | 1229 | { |
638c5f49 OJ |
1230 | info->bpts_changed[i] = 1; |
1231 | info->wpts_changed[i] = 1; | |
e3039479 | 1232 | } |
638c5f49 OJ |
1233 | |
1234 | lp->arch_private = info; | |
e3039479 UW |
1235 | } |
1236 | ||
466eecee SM |
1237 | /* Function to call when a thread is being deleted. */ |
1238 | ||
135340af PA |
1239 | void |
1240 | arm_linux_nat_target::low_delete_thread (struct arch_lwp_info *arch_lwp) | |
466eecee SM |
1241 | { |
1242 | xfree (arch_lwp); | |
1243 | } | |
1244 | ||
8d40cbfd TV |
1245 | /* For PID, set the address register of hardware breakpoint pair I to |
1246 | ADDRESS. */ | |
1247 | ||
1248 | static void | |
1249 | sethbpregs_hwbp_address (int pid, int i, unsigned int address) | |
1250 | { | |
1251 | PTRACE_TYPE_ARG3 address_reg = (PTRACE_TYPE_ARG3) ((i << 1) + 1); | |
1252 | ||
1253 | errno = 0; | |
1254 | ||
1255 | if (ptrace (PTRACE_SETHBPREGS, pid, address_reg, &address) < 0) | |
1256 | perror_with_name (_("Unexpected error updating breakpoint address")); | |
1257 | } | |
1258 | ||
1259 | /* For PID, set the control register of hardware breakpoint pair I to | |
1260 | CONTROL. */ | |
1261 | ||
1262 | static void | |
1263 | sethbpregs_hwbp_control (int pid, int i, arm_hwbp_control_t control) | |
1264 | { | |
1265 | PTRACE_TYPE_ARG3 control_reg = (PTRACE_TYPE_ARG3) ((i << 1) + 2); | |
1266 | ||
1267 | errno = 0; | |
1268 | ||
1269 | if (ptrace (PTRACE_SETHBPREGS, pid, control_reg, &control) < 0) | |
1270 | perror_with_name (_("Unexpected error setting breakpoint control")); | |
1271 | } | |
1272 | ||
638c5f49 OJ |
1273 | /* Called when resuming a thread. |
1274 | The hardware debug registers are updated when there is any change. */ | |
1275 | ||
135340af PA |
1276 | void |
1277 | arm_linux_nat_target::low_prepare_to_resume (struct lwp_info *lwp) | |
e3039479 | 1278 | { |
638c5f49 OJ |
1279 | int pid, i; |
1280 | struct arm_linux_hw_breakpoint *bpts, *wpts; | |
1281 | struct arch_lwp_info *arm_lwp_info = lwp->arch_private; | |
1282 | ||
e38504b3 | 1283 | pid = lwp->ptid.lwp (); |
e99b03dc TT |
1284 | bpts = arm_linux_get_debug_reg_state (lwp->ptid.pid ())->bpts; |
1285 | wpts = arm_linux_get_debug_reg_state (lwp->ptid.pid ())->wpts; | |
638c5f49 OJ |
1286 | |
1287 | /* NULL means this is the main thread still going through the shell, | |
1288 | or, no watchpoint has been set yet. In that case, there's | |
1289 | nothing to do. */ | |
1290 | if (arm_lwp_info == NULL) | |
1291 | return; | |
e3039479 | 1292 | |
638c5f49 OJ |
1293 | for (i = 0; i < arm_linux_get_hw_breakpoint_count (); i++) |
1294 | if (arm_lwp_info->bpts_changed[i]) | |
1295 | { | |
8d40cbfd TV |
1296 | unsigned int address = bpts[i].address; |
1297 | arm_hwbp_control_t control = bpts[i].control; | |
1298 | ||
1299 | if (!arm_hwbp_control_is_initialized (control)) | |
1300 | { | |
1301 | /* Nothing to do. */ | |
1302 | } | |
1303 | else if (!arm_hwbp_control_is_enabled (control)) | |
1304 | { | |
1305 | /* Disable hardware breakpoint, just write the control | |
1306 | register. */ | |
1307 | sethbpregs_hwbp_control (pid, i, control); | |
1308 | } | |
1309 | else | |
1310 | { | |
1311 | /* We used to do here simply: | |
1312 | 1. address_reg = address | |
1313 | 2. control_reg = control | |
1314 | but the write to address_reg can fail for thumb2 instructions if | |
1315 | the address is not 4-byte aligned. | |
1316 | ||
1317 | It's not clear whether this is a kernel bug or not, partly | |
1318 | because PTRACE_SETHBPREGS is undocumented. | |
1319 | ||
1320 | The context is that we're using two ptrace calls to set the two | |
1321 | halves of a register pair. For each ptrace call, the kernel must | |
1322 | check the arguments, and return -1 and set errno appropriately if | |
1323 | something is wrong. One of the aspects that needs validation is | |
1324 | whether, in terms of hw_breakpoint_arch_parse, the breakpoint | |
1325 | address matches the breakpoint length. This aspect can only be | |
1326 | checked by looking in both registers, which only makes sense | |
1327 | once a pair is written in full. | |
1328 | ||
1329 | The problem is that the kernel checks this aspect after each | |
1330 | ptrace call, and consequently for the first call it may be | |
1331 | checking this aspect using a default or previous value for the | |
1332 | part of the pair not written by the call. A possible fix for | |
1333 | this would be to only check this aspect when writing the | |
1334 | control reg. | |
1335 | ||
1336 | Work around this by first using an inoffensive address, which is | |
1337 | guaranteed to hit the offset == 0 case in | |
1338 | hw_breakpoint_arch_parse. */ | |
1339 | unsigned int aligned_address = address & ~0x7U; | |
1340 | if (aligned_address != address) | |
1341 | { | |
1342 | sethbpregs_hwbp_address (pid, i, aligned_address); | |
1343 | sethbpregs_hwbp_control (pid, i, control); | |
1344 | } | |
1345 | sethbpregs_hwbp_address (pid, i, address); | |
1346 | sethbpregs_hwbp_control (pid, i, control); | |
1347 | } | |
dda83cd7 SM |
1348 | |
1349 | arm_lwp_info->bpts_changed[i] = 0; | |
638c5f49 | 1350 | } |
e3039479 | 1351 | |
638c5f49 OJ |
1352 | for (i = 0; i < arm_linux_get_hw_watchpoint_count (); i++) |
1353 | if (arm_lwp_info->wpts_changed[i]) | |
1354 | { | |
dda83cd7 SM |
1355 | errno = 0; |
1356 | if (arm_hwbp_control_is_enabled (wpts[i].control)) | |
1357 | if (ptrace (PTRACE_SETHBPREGS, pid, | |
1358 | (PTRACE_TYPE_ARG3) -((i << 1) + 1), &wpts[i].address) < 0) | |
1359 | perror_with_name (_("Unexpected error setting watchpoint")); | |
1360 | ||
1361 | if (wpts[i].control != 0) | |
1362 | if (ptrace (PTRACE_SETHBPREGS, pid, | |
1363 | (PTRACE_TYPE_ARG3) -((i << 1) + 2), &wpts[i].control) < 0) | |
1364 | perror_with_name (_("Unexpected error setting watchpoint")); | |
1365 | ||
1366 | arm_lwp_info->wpts_changed[i] = 0; | |
638c5f49 OJ |
1367 | } |
1368 | } | |
1369 | ||
1370 | /* linux_nat_new_fork hook. */ | |
1371 | ||
135340af PA |
1372 | void |
1373 | arm_linux_nat_target::low_new_fork (struct lwp_info *parent, pid_t child_pid) | |
638c5f49 OJ |
1374 | { |
1375 | pid_t parent_pid; | |
1376 | struct arm_linux_debug_reg_state *parent_state; | |
1377 | struct arm_linux_debug_reg_state *child_state; | |
e3039479 | 1378 | |
638c5f49 OJ |
1379 | /* NULL means no watchpoint has ever been set in the parent. In |
1380 | that case, there's nothing to do. */ | |
1381 | if (parent->arch_private == NULL) | |
1382 | return; | |
e3039479 | 1383 | |
638c5f49 OJ |
1384 | /* GDB core assumes the child inherits the watchpoints/hw |
1385 | breakpoints of the parent, and will remove them all from the | |
1386 | forked off process. Copy the debug registers mirrors into the | |
1387 | new process so that all breakpoints and watchpoints can be | |
1388 | removed together. */ | |
e3039479 | 1389 | |
e99b03dc | 1390 | parent_pid = parent->ptid.pid (); |
638c5f49 OJ |
1391 | parent_state = arm_linux_get_debug_reg_state (parent_pid); |
1392 | child_state = arm_linux_get_debug_reg_state (child_pid); | |
1393 | *child_state = *parent_state; | |
e3039479 UW |
1394 | } |
1395 | ||
5fe70629 | 1396 | INIT_GDB_FILE (arm_linux_nat) |
ed9a39eb | 1397 | { |
10d6c8cd | 1398 | /* Register the target. */ |
f6ac5f3d | 1399 | linux_target = &the_arm_linux_nat_target; |
d9f719f1 | 1400 | add_inf_child_target (&the_arm_linux_nat_target); |
ed9a39eb | 1401 | } |