]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/frv-tdep.c
gdb/testsuite/
[thirdparty/binutils-gdb.git] / gdb / frv-tdep.c
CommitLineData
456f8b9d 1/* Target-dependent code for the Fujitsu FR-V, for GDB, the GNU Debugger.
0fd88904 2
7b6bb8da 3 Copyright (C) 2002, 2003, 2004, 2005, 2007, 2008, 2009, 2010, 2011
9b254dd1 4 Free Software Foundation, Inc.
456f8b9d
DB
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
a9762ec7 10 the Free Software Foundation; either version 3 of the License, or
456f8b9d
DB
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
a9762ec7 19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
456f8b9d
DB
20
21#include "defs.h"
8baa6f92 22#include "gdb_string.h"
456f8b9d 23#include "inferior.h"
456f8b9d
DB
24#include "gdbcore.h"
25#include "arch-utils.h"
26#include "regcache.h"
8baa6f92 27#include "frame.h"
1cb761c7
KB
28#include "frame-unwind.h"
29#include "frame-base.h"
8baa6f92 30#include "trad-frame.h"
dcc6aaff 31#include "dis-asm.h"
526eef89
KB
32#include "gdb_assert.h"
33#include "sim-regno.h"
34#include "gdb/sim-frv.h"
35#include "opcodes/frv-desc.h" /* for the H_SPR_... enums */
634aa483 36#include "symtab.h"
7e295833
KB
37#include "elf-bfd.h"
38#include "elf/frv.h"
39#include "osabi.h"
7d9b040b 40#include "infcall.h"
917630e4 41#include "solib.h"
7e295833 42#include "frv-tdep.h"
456f8b9d
DB
43
44extern void _initialize_frv_tdep (void);
45
1cb761c7 46struct frv_unwind_cache /* was struct frame_extra_info */
456f8b9d 47 {
1cb761c7
KB
48 /* The previous frame's inner-most stack address. Used as this
49 frame ID's stack_addr. */
50 CORE_ADDR prev_sp;
456f8b9d 51
1cb761c7
KB
52 /* The frame's base, optionally used by the high-level debug info. */
53 CORE_ADDR base;
8baa6f92
KB
54
55 /* Table indicating the location of each and every register. */
56 struct trad_frame_saved_reg *saved_regs;
456f8b9d
DB
57 };
58
456f8b9d
DB
59/* A structure describing a particular variant of the FRV.
60 We allocate and initialize one of these structures when we create
61 the gdbarch object for a variant.
62
63 At the moment, all the FR variants we support differ only in which
64 registers are present; the portable code of GDB knows that
65 registers whose names are the empty string don't exist, so the
66 `register_names' array captures all the per-variant information we
67 need.
68
69 in the future, if we need to have per-variant maps for raw size,
70 virtual type, etc., we should replace register_names with an array
71 of structures, each of which gives all the necessary info for one
72 register. Don't stick parallel arrays in here --- that's so
73 Fortran. */
74struct gdbarch_tdep
75{
7e295833
KB
76 /* Which ABI is in use? */
77 enum frv_abi frv_abi;
78
456f8b9d
DB
79 /* How many general-purpose registers does this variant have? */
80 int num_gprs;
81
82 /* How many floating-point registers does this variant have? */
83 int num_fprs;
84
85 /* How many hardware watchpoints can it support? */
86 int num_hw_watchpoints;
87
88 /* How many hardware breakpoints can it support? */
89 int num_hw_breakpoints;
90
91 /* Register names. */
92 char **register_names;
93};
94
7e295833
KB
95/* Return the FR-V ABI associated with GDBARCH. */
96enum frv_abi
97frv_abi (struct gdbarch *gdbarch)
98{
99 return gdbarch_tdep (gdbarch)->frv_abi;
100}
101
102/* Fetch the interpreter and executable loadmap addresses (for shared
103 library support) for the FDPIC ABI. Return 0 if successful, -1 if
104 not. (E.g, -1 will be returned if the ABI isn't the FDPIC ABI.) */
105int
106frv_fdpic_loadmap_addresses (struct gdbarch *gdbarch, CORE_ADDR *interp_addr,
107 CORE_ADDR *exec_addr)
108{
109 if (frv_abi (gdbarch) != FRV_ABI_FDPIC)
110 return -1;
111 else
112 {
594f7785
UW
113 struct regcache *regcache = get_current_regcache ();
114
7e295833
KB
115 if (interp_addr != NULL)
116 {
117 ULONGEST val;
594f7785 118 regcache_cooked_read_unsigned (regcache,
7e295833
KB
119 fdpic_loadmap_interp_regnum, &val);
120 *interp_addr = val;
121 }
122 if (exec_addr != NULL)
123 {
124 ULONGEST val;
594f7785 125 regcache_cooked_read_unsigned (regcache,
7e295833
KB
126 fdpic_loadmap_exec_regnum, &val);
127 *exec_addr = val;
128 }
129 return 0;
130 }
131}
456f8b9d
DB
132
133/* Allocate a new variant structure, and set up default values for all
134 the fields. */
135static struct gdbarch_tdep *
5ae5f592 136new_variant (void)
456f8b9d
DB
137{
138 struct gdbarch_tdep *var;
139 int r;
140 char buf[20];
141
142 var = xmalloc (sizeof (*var));
143 memset (var, 0, sizeof (*var));
144
7e295833 145 var->frv_abi = FRV_ABI_EABI;
456f8b9d
DB
146 var->num_gprs = 64;
147 var->num_fprs = 64;
148 var->num_hw_watchpoints = 0;
149 var->num_hw_breakpoints = 0;
150
151 /* By default, don't supply any general-purpose or floating-point
152 register names. */
6a748db6
KB
153 var->register_names
154 = (char **) xmalloc ((frv_num_regs + frv_num_pseudo_regs)
155 * sizeof (char *));
156 for (r = 0; r < frv_num_regs + frv_num_pseudo_regs; r++)
456f8b9d
DB
157 var->register_names[r] = "";
158
526eef89 159 /* Do, however, supply default names for the known special-purpose
456f8b9d 160 registers. */
456f8b9d
DB
161
162 var->register_names[pc_regnum] = "pc";
163 var->register_names[lr_regnum] = "lr";
164 var->register_names[lcr_regnum] = "lcr";
165
166 var->register_names[psr_regnum] = "psr";
167 var->register_names[ccr_regnum] = "ccr";
168 var->register_names[cccr_regnum] = "cccr";
169 var->register_names[tbr_regnum] = "tbr";
170
171 /* Debug registers. */
172 var->register_names[brr_regnum] = "brr";
173 var->register_names[dbar0_regnum] = "dbar0";
174 var->register_names[dbar1_regnum] = "dbar1";
175 var->register_names[dbar2_regnum] = "dbar2";
176 var->register_names[dbar3_regnum] = "dbar3";
177
526eef89
KB
178 /* iacc0 (Only found on MB93405.) */
179 var->register_names[iacc0h_regnum] = "iacc0h";
180 var->register_names[iacc0l_regnum] = "iacc0l";
6a748db6 181 var->register_names[iacc0_regnum] = "iacc0";
526eef89 182
8b67aa36
KB
183 /* fsr0 (Found on FR555 and FR501.) */
184 var->register_names[fsr0_regnum] = "fsr0";
185
186 /* acc0 - acc7. The architecture provides for the possibility of many
187 more (up to 64 total), but we don't want to make that big of a hole
188 in the G packet. If we need more in the future, we'll add them
189 elsewhere. */
190 for (r = acc0_regnum; r <= acc7_regnum; r++)
191 {
192 char *buf;
b435e160 193 buf = xstrprintf ("acc%d", r - acc0_regnum);
8b67aa36
KB
194 var->register_names[r] = buf;
195 }
196
197 /* accg0 - accg7: These are one byte registers. The remote protocol
198 provides the raw values packed four into a slot. accg0123 and
199 accg4567 correspond to accg0 - accg3 and accg4-accg7 respectively.
200 We don't provide names for accg0123 and accg4567 since the user will
201 likely not want to see these raw values. */
202
203 for (r = accg0_regnum; r <= accg7_regnum; r++)
204 {
205 char *buf;
b435e160 206 buf = xstrprintf ("accg%d", r - accg0_regnum);
8b67aa36
KB
207 var->register_names[r] = buf;
208 }
209
210 /* msr0 and msr1. */
211
212 var->register_names[msr0_regnum] = "msr0";
213 var->register_names[msr1_regnum] = "msr1";
214
215 /* gner and fner registers. */
216 var->register_names[gner0_regnum] = "gner0";
217 var->register_names[gner1_regnum] = "gner1";
218 var->register_names[fner0_regnum] = "fner0";
219 var->register_names[fner1_regnum] = "fner1";
220
456f8b9d
DB
221 return var;
222}
223
224
225/* Indicate that the variant VAR has NUM_GPRS general-purpose
226 registers, and fill in the names array appropriately. */
227static void
228set_variant_num_gprs (struct gdbarch_tdep *var, int num_gprs)
229{
230 int r;
231
232 var->num_gprs = num_gprs;
233
234 for (r = 0; r < num_gprs; ++r)
235 {
236 char buf[20];
237
238 sprintf (buf, "gr%d", r);
239 var->register_names[first_gpr_regnum + r] = xstrdup (buf);
240 }
241}
242
243
244/* Indicate that the variant VAR has NUM_FPRS floating-point
245 registers, and fill in the names array appropriately. */
246static void
247set_variant_num_fprs (struct gdbarch_tdep *var, int num_fprs)
248{
249 int r;
250
251 var->num_fprs = num_fprs;
252
253 for (r = 0; r < num_fprs; ++r)
254 {
255 char buf[20];
256
257 sprintf (buf, "fr%d", r);
258 var->register_names[first_fpr_regnum + r] = xstrdup (buf);
259 }
260}
261
7e295833
KB
262static void
263set_variant_abi_fdpic (struct gdbarch_tdep *var)
264{
265 var->frv_abi = FRV_ABI_FDPIC;
266 var->register_names[fdpic_loadmap_exec_regnum] = xstrdup ("loadmap_exec");
0963b4bd
MS
267 var->register_names[fdpic_loadmap_interp_regnum]
268 = xstrdup ("loadmap_interp");
7e295833 269}
456f8b9d 270
b2d6d697
KB
271static void
272set_variant_scratch_registers (struct gdbarch_tdep *var)
273{
274 var->register_names[scr0_regnum] = xstrdup ("scr0");
275 var->register_names[scr1_regnum] = xstrdup ("scr1");
276 var->register_names[scr2_regnum] = xstrdup ("scr2");
277 var->register_names[scr3_regnum] = xstrdup ("scr3");
278}
279
456f8b9d 280static const char *
d93859e2 281frv_register_name (struct gdbarch *gdbarch, int reg)
456f8b9d
DB
282{
283 if (reg < 0)
284 return "?toosmall?";
6a748db6 285 if (reg >= frv_num_regs + frv_num_pseudo_regs)
456f8b9d
DB
286 return "?toolarge?";
287
7a22ecfc 288 return gdbarch_tdep (gdbarch)->register_names[reg];
456f8b9d
DB
289}
290
526eef89 291
456f8b9d 292static struct type *
7f398216 293frv_register_type (struct gdbarch *gdbarch, int reg)
456f8b9d 294{
526eef89 295 if (reg >= first_fpr_regnum && reg <= last_fpr_regnum)
0dfff4cb 296 return builtin_type (gdbarch)->builtin_float;
6a748db6 297 else if (reg == iacc0_regnum)
df4df182 298 return builtin_type (gdbarch)->builtin_int64;
456f8b9d 299 else
df4df182 300 return builtin_type (gdbarch)->builtin_int32;
456f8b9d
DB
301}
302
05d1431c 303static enum register_status
6a748db6 304frv_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
e2b7c966 305 int reg, gdb_byte *buffer)
6a748db6 306{
05d1431c
PA
307 enum register_status status;
308
6a748db6
KB
309 if (reg == iacc0_regnum)
310 {
05d1431c
PA
311 status = regcache_raw_read (regcache, iacc0h_regnum, buffer);
312 if (status == REG_VALID)
313 status = regcache_raw_read (regcache, iacc0l_regnum, (bfd_byte *) buffer + 4);
6a748db6 314 }
8b67aa36
KB
315 else if (accg0_regnum <= reg && reg <= accg7_regnum)
316 {
317 /* The accg raw registers have four values in each slot with the
318 lowest register number occupying the first byte. */
319
320 int raw_regnum = accg0123_regnum + (reg - accg0_regnum) / 4;
321 int byte_num = (reg - accg0_regnum) % 4;
05d1431c 322 gdb_byte buf[4];
8b67aa36 323
05d1431c
PA
324 status = regcache_raw_read (regcache, raw_regnum, buf);
325 if (status == REG_VALID)
326 {
327 memset (buffer, 0, 4);
328 /* FR-V is big endian, so put the requested byte in the
329 first byte of the buffer allocated to hold the
330 pseudo-register. */
331 buffer[0] = buf[byte_num];
332 }
8b67aa36 333 }
05d1431c
PA
334 else
335 gdb_assert_not_reached ("invalid pseudo register number");
336
337 return status;
6a748db6
KB
338}
339
340static void
341frv_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
e2b7c966 342 int reg, const gdb_byte *buffer)
6a748db6
KB
343{
344 if (reg == iacc0_regnum)
345 {
346 regcache_raw_write (regcache, iacc0h_regnum, buffer);
347 regcache_raw_write (regcache, iacc0l_regnum, (bfd_byte *) buffer + 4);
348 }
8b67aa36
KB
349 else if (accg0_regnum <= reg && reg <= accg7_regnum)
350 {
351 /* The accg raw registers have four values in each slot with the
352 lowest register number occupying the first byte. */
353
354 int raw_regnum = accg0123_regnum + (reg - accg0_regnum) / 4;
355 int byte_num = (reg - accg0_regnum) % 4;
356 char buf[4];
357
358 regcache_raw_read (regcache, raw_regnum, buf);
359 buf[byte_num] = ((bfd_byte *) buffer)[0];
360 regcache_raw_write (regcache, raw_regnum, buf);
361 }
6a748db6
KB
362}
363
526eef89 364static int
e7faf938 365frv_register_sim_regno (struct gdbarch *gdbarch, int reg)
526eef89
KB
366{
367 static const int spr_map[] =
368 {
369 H_SPR_PSR, /* psr_regnum */
370 H_SPR_CCR, /* ccr_regnum */
371 H_SPR_CCCR, /* cccr_regnum */
8b67aa36
KB
372 -1, /* fdpic_loadmap_exec_regnum */
373 -1, /* fdpic_loadmap_interp_regnum */
526eef89
KB
374 -1, /* 134 */
375 H_SPR_TBR, /* tbr_regnum */
376 H_SPR_BRR, /* brr_regnum */
377 H_SPR_DBAR0, /* dbar0_regnum */
378 H_SPR_DBAR1, /* dbar1_regnum */
379 H_SPR_DBAR2, /* dbar2_regnum */
380 H_SPR_DBAR3, /* dbar3_regnum */
8b67aa36
KB
381 H_SPR_SCR0, /* scr0_regnum */
382 H_SPR_SCR1, /* scr1_regnum */
383 H_SPR_SCR2, /* scr2_regnum */
384 H_SPR_SCR3, /* scr3_regnum */
526eef89
KB
385 H_SPR_LR, /* lr_regnum */
386 H_SPR_LCR, /* lcr_regnum */
387 H_SPR_IACC0H, /* iacc0h_regnum */
8b67aa36
KB
388 H_SPR_IACC0L, /* iacc0l_regnum */
389 H_SPR_FSR0, /* fsr0_regnum */
390 /* FIXME: Add infrastructure for fetching/setting ACC and ACCG regs. */
391 -1, /* acc0_regnum */
392 -1, /* acc1_regnum */
393 -1, /* acc2_regnum */
394 -1, /* acc3_regnum */
395 -1, /* acc4_regnum */
396 -1, /* acc5_regnum */
397 -1, /* acc6_regnum */
398 -1, /* acc7_regnum */
399 -1, /* acc0123_regnum */
400 -1, /* acc4567_regnum */
401 H_SPR_MSR0, /* msr0_regnum */
402 H_SPR_MSR1, /* msr1_regnum */
403 H_SPR_GNER0, /* gner0_regnum */
404 H_SPR_GNER1, /* gner1_regnum */
405 H_SPR_FNER0, /* fner0_regnum */
406 H_SPR_FNER1, /* fner1_regnum */
526eef89
KB
407 };
408
e7faf938 409 gdb_assert (reg >= 0 && reg < gdbarch_num_regs (gdbarch));
526eef89
KB
410
411 if (first_gpr_regnum <= reg && reg <= last_gpr_regnum)
412 return reg - first_gpr_regnum + SIM_FRV_GR0_REGNUM;
413 else if (first_fpr_regnum <= reg && reg <= last_fpr_regnum)
414 return reg - first_fpr_regnum + SIM_FRV_FR0_REGNUM;
415 else if (pc_regnum == reg)
416 return SIM_FRV_PC_REGNUM;
417 else if (reg >= first_spr_regnum
418 && reg < first_spr_regnum + sizeof (spr_map) / sizeof (spr_map[0]))
419 {
420 int spr_reg_offset = spr_map[reg - first_spr_regnum];
421
422 if (spr_reg_offset < 0)
423 return SIM_REGNO_DOES_NOT_EXIST;
424 else
425 return SIM_FRV_SPR0_REGNUM + spr_reg_offset;
426 }
427
e2e0b3e5 428 internal_error (__FILE__, __LINE__, _("Bad register number %d"), reg);
526eef89
KB
429}
430
456f8b9d 431static const unsigned char *
67d57894 432frv_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr, int *lenp)
456f8b9d
DB
433{
434 static unsigned char breakpoint[] = {0xc0, 0x70, 0x00, 0x01};
435 *lenp = sizeof (breakpoint);
436 return breakpoint;
437}
438
46a16dba
KB
439/* Define the maximum number of instructions which may be packed into a
440 bundle (VLIW instruction). */
441static const int max_instrs_per_bundle = 8;
442
443/* Define the size (in bytes) of an FR-V instruction. */
444static const int frv_instr_size = 4;
445
446/* Adjust a breakpoint's address to account for the FR-V architecture's
447 constraint that a break instruction must not appear as any but the
448 first instruction in the bundle. */
449static CORE_ADDR
1208538e 450frv_adjust_breakpoint_address (struct gdbarch *gdbarch, CORE_ADDR bpaddr)
46a16dba
KB
451{
452 int count = max_instrs_per_bundle;
453 CORE_ADDR addr = bpaddr - frv_instr_size;
454 CORE_ADDR func_start = get_pc_function_start (bpaddr);
455
456 /* Find the end of the previous packing sequence. This will be indicated
457 by either attempting to access some inaccessible memory or by finding
0963b4bd 458 an instruction word whose packing bit is set to one. */
46a16dba
KB
459 while (count-- > 0 && addr >= func_start)
460 {
461 char instr[frv_instr_size];
462 int status;
463
8defab1a 464 status = target_read_memory (addr, instr, sizeof instr);
46a16dba
KB
465
466 if (status != 0)
467 break;
468
469 /* This is a big endian architecture, so byte zero will have most
470 significant byte. The most significant bit of this byte is the
471 packing bit. */
472 if (instr[0] & 0x80)
473 break;
474
475 addr -= frv_instr_size;
476 }
477
478 if (count > 0)
479 bpaddr = addr + frv_instr_size;
480
481 return bpaddr;
482}
483
456f8b9d
DB
484
485/* Return true if REG is a caller-saves ("scratch") register,
486 false otherwise. */
487static int
488is_caller_saves_reg (int reg)
489{
490 return ((4 <= reg && reg <= 7)
491 || (14 <= reg && reg <= 15)
492 || (32 <= reg && reg <= 47));
493}
494
495
496/* Return true if REG is a callee-saves register, false otherwise. */
497static int
498is_callee_saves_reg (int reg)
499{
500 return ((16 <= reg && reg <= 31)
501 || (48 <= reg && reg <= 63));
502}
503
504
505/* Return true if REG is an argument register, false otherwise. */
506static int
507is_argument_reg (int reg)
508{
509 return (8 <= reg && reg <= 13);
510}
511
456f8b9d
DB
512/* Scan an FR-V prologue, starting at PC, until frame->PC.
513 If FRAME is non-zero, fill in its saved_regs with appropriate addresses.
514 We assume FRAME's saved_regs array has already been allocated and cleared.
515 Return the first PC value after the prologue.
516
517 Note that, for unoptimized code, we almost don't need this function
518 at all; all arguments and locals live on the stack, so we just need
519 the FP to find everything. The catch: structures passed by value
520 have their addresses living in registers; they're never spilled to
521 the stack. So if you ever want to be able to get to these
522 arguments in any frame but the top, you'll need to do this serious
523 prologue analysis. */
524static CORE_ADDR
d80b854b
UW
525frv_analyze_prologue (struct gdbarch *gdbarch, CORE_ADDR pc,
526 struct frame_info *this_frame,
1cb761c7 527 struct frv_unwind_cache *info)
456f8b9d 528{
e17a4113
UW
529 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
530
456f8b9d
DB
531 /* When writing out instruction bitpatterns, we use the following
532 letters to label instruction fields:
533 P - The parallel bit. We don't use this.
534 J - The register number of GRj in the instruction description.
535 K - The register number of GRk in the instruction description.
536 I - The register number of GRi.
537 S - a signed imediate offset.
538 U - an unsigned immediate offset.
539
540 The dots below the numbers indicate where hex digit boundaries
541 fall, to make it easier to check the numbers. */
542
543 /* Non-zero iff we've seen the instruction that initializes the
544 frame pointer for this function's frame. */
545 int fp_set = 0;
546
547 /* If fp_set is non_zero, then this is the distance from
548 the stack pointer to frame pointer: fp = sp + fp_offset. */
549 int fp_offset = 0;
550
0963b4bd 551 /* Total size of frame prior to any alloca operations. */
456f8b9d
DB
552 int framesize = 0;
553
1cb761c7
KB
554 /* Flag indicating if lr has been saved on the stack. */
555 int lr_saved_on_stack = 0;
556
456f8b9d
DB
557 /* The number of the general-purpose register we saved the return
558 address ("link register") in, or -1 if we haven't moved it yet. */
559 int lr_save_reg = -1;
560
1cb761c7
KB
561 /* Offset (from sp) at which lr has been saved on the stack. */
562
563 int lr_sp_offset = 0;
456f8b9d
DB
564
565 /* If gr_saved[i] is non-zero, then we've noticed that general
566 register i has been saved at gr_sp_offset[i] from the stack
567 pointer. */
568 char gr_saved[64];
569 int gr_sp_offset[64];
570
d40fcd7b
KB
571 /* The address of the most recently scanned prologue instruction. */
572 CORE_ADDR last_prologue_pc;
573
0963b4bd 574 /* The address of the next instruction. */
d40fcd7b
KB
575 CORE_ADDR next_pc;
576
577 /* The upper bound to of the pc values to scan. */
578 CORE_ADDR lim_pc;
579
456f8b9d
DB
580 memset (gr_saved, 0, sizeof (gr_saved));
581
d40fcd7b
KB
582 last_prologue_pc = pc;
583
584 /* Try to compute an upper limit (on how far to scan) based on the
585 line number info. */
d80b854b 586 lim_pc = skip_prologue_using_sal (gdbarch, pc);
d40fcd7b
KB
587 /* If there's no line number info, lim_pc will be 0. In that case,
588 set the limit to be 100 instructions away from pc. Hopefully, this
589 will be far enough away to account for the entire prologue. Don't
590 worry about overshooting the end of the function. The scan loop
591 below contains some checks to avoid scanning unreasonably far. */
592 if (lim_pc == 0)
593 lim_pc = pc + 400;
594
595 /* If we have a frame, we don't want to scan past the frame's pc. This
596 will catch those cases where the pc is in the prologue. */
94afd7a6 597 if (this_frame)
d40fcd7b 598 {
94afd7a6 599 CORE_ADDR frame_pc = get_frame_pc (this_frame);
d40fcd7b
KB
600 if (frame_pc < lim_pc)
601 lim_pc = frame_pc;
602 }
603
604 /* Scan the prologue. */
605 while (pc < lim_pc)
456f8b9d 606 {
1ccda5e9
KB
607 char buf[frv_instr_size];
608 LONGEST op;
609
610 if (target_read_memory (pc, buf, sizeof buf) != 0)
611 break;
e17a4113 612 op = extract_signed_integer (buf, sizeof buf, byte_order);
1ccda5e9 613
d40fcd7b 614 next_pc = pc + 4;
456f8b9d
DB
615
616 /* The tests in this chain of ifs should be in order of
617 decreasing selectivity, so that more particular patterns get
618 to fire before less particular patterns. */
619
d40fcd7b
KB
620 /* Some sort of control transfer instruction: stop scanning prologue.
621 Integer Conditional Branch:
622 X XXXX XX 0000110 XX XXXXXXXXXXXXXXXX
623 Floating-point / media Conditional Branch:
624 X XXXX XX 0000111 XX XXXXXXXXXXXXXXXX
625 LCR Conditional Branch to LR
626 X XXXX XX 0001110 XX XX 001 X XXXXXXXXXX
627 Integer conditional Branches to LR
628 X XXXX XX 0001110 XX XX 010 X XXXXXXXXXX
629 X XXXX XX 0001110 XX XX 011 X XXXXXXXXXX
630 Floating-point/Media Branches to LR
631 X XXXX XX 0001110 XX XX 110 X XXXXXXXXXX
632 X XXXX XX 0001110 XX XX 111 X XXXXXXXXXX
633 Jump and Link
634 X XXXXX X 0001100 XXXXXX XXXXXX XXXXXX
635 X XXXXX X 0001101 XXXXXX XXXXXX XXXXXX
636 Call
637 X XXXXXX 0001111 XXXXXXXXXXXXXXXXXX
638 Return from Trap
639 X XXXXX X 0000101 XXXXXX XXXXXX XXXXXX
640 Integer Conditional Trap
641 X XXXX XX 0000100 XXXXXX XXXX 00 XXXXXX
642 X XXXX XX 0011100 XXXXXX XXXXXXXXXXXX
643 Floating-point /media Conditional Trap
644 X XXXX XX 0000100 XXXXXX XXXX 01 XXXXXX
645 X XXXX XX 0011101 XXXXXX XXXXXXXXXXXX
646 Break
647 X XXXX XX 0000100 XXXXXX XXXX 11 XXXXXX
648 Media Trap
649 X XXXX XX 0000100 XXXXXX XXXX 10 XXXXXX */
650 if ((op & 0x01d80000) == 0x00180000 /* Conditional branches and Call */
651 || (op & 0x01f80000) == 0x00300000 /* Jump and Link */
652 || (op & 0x01f80000) == 0x00100000 /* Return from Trap, Trap */
653 || (op & 0x01f80000) == 0x00700000) /* Trap immediate */
654 {
655 /* Stop scanning; not in prologue any longer. */
656 break;
657 }
658
659 /* Loading something from memory into fp probably means that
660 we're in the epilogue. Stop scanning the prologue.
661 ld @(GRi, GRk), fp
662 X 000010 0000010 XXXXXX 000100 XXXXXX
663 ldi @(GRi, d12), fp
664 X 000010 0110010 XXXXXX XXXXXXXXXXXX */
665 else if ((op & 0x7ffc0fc0) == 0x04080100
666 || (op & 0x7ffc0000) == 0x04c80000)
667 {
668 break;
669 }
670
456f8b9d
DB
671 /* Setting the FP from the SP:
672 ori sp, 0, fp
673 P 000010 0100010 000001 000000000000 = 0x04881000
674 0 111111 1111111 111111 111111111111 = 0x7fffffff
675 . . . . . . . .
676 We treat this as part of the prologue. */
d40fcd7b 677 else if ((op & 0x7fffffff) == 0x04881000)
456f8b9d
DB
678 {
679 fp_set = 1;
680 fp_offset = 0;
d40fcd7b 681 last_prologue_pc = next_pc;
456f8b9d
DB
682 }
683
684 /* Move the link register to the scratch register grJ, before saving:
685 movsg lr, grJ
686 P 000100 0000011 010000 000111 JJJJJJ = 0x080d01c0
687 0 111111 1111111 111111 111111 000000 = 0x7fffffc0
688 . . . . . . . .
689 We treat this as part of the prologue. */
690 else if ((op & 0x7fffffc0) == 0x080d01c0)
691 {
692 int gr_j = op & 0x3f;
693
694 /* If we're moving it to a scratch register, that's fine. */
695 if (is_caller_saves_reg (gr_j))
d40fcd7b
KB
696 {
697 lr_save_reg = gr_j;
698 last_prologue_pc = next_pc;
699 }
456f8b9d
DB
700 }
701
702 /* To save multiple callee-saves registers on the stack, at
703 offset zero:
704
705 std grK,@(sp,gr0)
706 P KKKKKK 0000011 000001 000011 000000 = 0x000c10c0
707 0 000000 1111111 111111 111111 111111 = 0x01ffffff
708
709 stq grK,@(sp,gr0)
710 P KKKKKK 0000011 000001 000100 000000 = 0x000c1100
711 0 000000 1111111 111111 111111 111111 = 0x01ffffff
712 . . . . . . . .
713 We treat this as part of the prologue, and record the register's
714 saved address in the frame structure. */
715 else if ((op & 0x01ffffff) == 0x000c10c0
716 || (op & 0x01ffffff) == 0x000c1100)
717 {
718 int gr_k = ((op >> 25) & 0x3f);
719 int ope = ((op >> 6) & 0x3f);
720 int count;
721 int i;
722
723 /* Is it an std or an stq? */
724 if (ope == 0x03)
725 count = 2;
726 else
727 count = 4;
728
729 /* Is it really a callee-saves register? */
730 if (is_callee_saves_reg (gr_k))
731 {
732 for (i = 0; i < count; i++)
733 {
734 gr_saved[gr_k + i] = 1;
735 gr_sp_offset[gr_k + i] = 4 * i;
736 }
d40fcd7b 737 last_prologue_pc = next_pc;
456f8b9d 738 }
456f8b9d
DB
739 }
740
741 /* Adjusting the stack pointer. (The stack pointer is GR1.)
742 addi sp, S, sp
743 P 000001 0010000 000001 SSSSSSSSSSSS = 0x02401000
744 0 111111 1111111 111111 000000000000 = 0x7ffff000
745 . . . . . . . .
746 We treat this as part of the prologue. */
747 else if ((op & 0x7ffff000) == 0x02401000)
748 {
d40fcd7b
KB
749 if (framesize == 0)
750 {
751 /* Sign-extend the twelve-bit field.
752 (Isn't there a better way to do this?) */
753 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
456f8b9d 754
d40fcd7b
KB
755 framesize -= s;
756 last_prologue_pc = pc;
757 }
758 else
759 {
760 /* If the prologue is being adjusted again, we've
761 likely gone too far; i.e. we're probably in the
762 epilogue. */
763 break;
764 }
456f8b9d
DB
765 }
766
767 /* Setting the FP to a constant distance from the SP:
768 addi sp, S, fp
769 P 000010 0010000 000001 SSSSSSSSSSSS = 0x04401000
770 0 111111 1111111 111111 000000000000 = 0x7ffff000
771 . . . . . . . .
772 We treat this as part of the prologue. */
773 else if ((op & 0x7ffff000) == 0x04401000)
774 {
775 /* Sign-extend the twelve-bit field.
776 (Isn't there a better way to do this?) */
777 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
778 fp_set = 1;
779 fp_offset = s;
d40fcd7b 780 last_prologue_pc = pc;
456f8b9d
DB
781 }
782
783 /* To spill an argument register to a scratch register:
784 ori GRi, 0, GRk
785 P KKKKKK 0100010 IIIIII 000000000000 = 0x00880000
786 0 000000 1111111 000000 111111111111 = 0x01fc0fff
787 . . . . . . . .
788 For the time being, we treat this as a prologue instruction,
789 assuming that GRi is an argument register. This one's kind
790 of suspicious, because it seems like it could be part of a
791 legitimate body instruction. But we only come here when the
792 source info wasn't helpful, so we have to do the best we can.
793 Hopefully once GCC and GDB agree on how to emit line number
794 info for prologues, then this code will never come into play. */
795 else if ((op & 0x01fc0fff) == 0x00880000)
796 {
797 int gr_i = ((op >> 12) & 0x3f);
798
d40fcd7b
KB
799 /* Make sure that the source is an arg register; if it is, we'll
800 treat it as a prologue instruction. */
801 if (is_argument_reg (gr_i))
802 last_prologue_pc = next_pc;
456f8b9d
DB
803 }
804
805 /* To spill 16-bit values to the stack:
806 sthi GRk, @(fp, s)
807 P KKKKKK 1010001 000010 SSSSSSSSSSSS = 0x01442000
808 0 000000 1111111 111111 000000000000 = 0x01fff000
809 . . . . . . . .
810 And for 8-bit values, we use STB instructions.
811 stbi GRk, @(fp, s)
812 P KKKKKK 1010000 000010 SSSSSSSSSSSS = 0x01402000
813 0 000000 1111111 111111 000000000000 = 0x01fff000
814 . . . . . . . .
815 We check that GRk is really an argument register, and treat
816 all such as part of the prologue. */
817 else if ( (op & 0x01fff000) == 0x01442000
818 || (op & 0x01fff000) == 0x01402000)
819 {
820 int gr_k = ((op >> 25) & 0x3f);
821
d40fcd7b
KB
822 /* Make sure that GRk is really an argument register; treat
823 it as a prologue instruction if so. */
824 if (is_argument_reg (gr_k))
825 last_prologue_pc = next_pc;
456f8b9d
DB
826 }
827
828 /* To save multiple callee-saves register on the stack, at a
829 non-zero offset:
830
831 stdi GRk, @(sp, s)
832 P KKKKKK 1010011 000001 SSSSSSSSSSSS = 0x014c1000
833 0 000000 1111111 111111 000000000000 = 0x01fff000
834 . . . . . . . .
835 stqi GRk, @(sp, s)
836 P KKKKKK 1010100 000001 SSSSSSSSSSSS = 0x01501000
837 0 000000 1111111 111111 000000000000 = 0x01fff000
838 . . . . . . . .
839 We treat this as part of the prologue, and record the register's
840 saved address in the frame structure. */
841 else if ((op & 0x01fff000) == 0x014c1000
842 || (op & 0x01fff000) == 0x01501000)
843 {
844 int gr_k = ((op >> 25) & 0x3f);
845 int count;
846 int i;
847
848 /* Is it a stdi or a stqi? */
849 if ((op & 0x01fff000) == 0x014c1000)
850 count = 2;
851 else
852 count = 4;
853
854 /* Is it really a callee-saves register? */
855 if (is_callee_saves_reg (gr_k))
856 {
857 /* Sign-extend the twelve-bit field.
858 (Isn't there a better way to do this?) */
859 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
860
861 for (i = 0; i < count; i++)
862 {
863 gr_saved[gr_k + i] = 1;
864 gr_sp_offset[gr_k + i] = s + (4 * i);
865 }
d40fcd7b 866 last_prologue_pc = next_pc;
456f8b9d 867 }
456f8b9d
DB
868 }
869
870 /* Storing any kind of integer register at any constant offset
871 from any other register.
872
873 st GRk, @(GRi, gr0)
874 P KKKKKK 0000011 IIIIII 000010 000000 = 0x000c0080
875 0 000000 1111111 000000 111111 111111 = 0x01fc0fff
876 . . . . . . . .
877 sti GRk, @(GRi, d12)
878 P KKKKKK 1010010 IIIIII SSSSSSSSSSSS = 0x01480000
879 0 000000 1111111 000000 000000000000 = 0x01fc0000
880 . . . . . . . .
881 These could be almost anything, but a lot of prologue
882 instructions fall into this pattern, so let's decode the
883 instruction once, and then work at a higher level. */
884 else if (((op & 0x01fc0fff) == 0x000c0080)
885 || ((op & 0x01fc0000) == 0x01480000))
886 {
887 int gr_k = ((op >> 25) & 0x3f);
888 int gr_i = ((op >> 12) & 0x3f);
889 int offset;
890
891 /* Are we storing with gr0 as an offset, or using an
892 immediate value? */
893 if ((op & 0x01fc0fff) == 0x000c0080)
894 offset = 0;
895 else
896 offset = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
897
898 /* If the address isn't relative to the SP or FP, it's not a
899 prologue instruction. */
900 if (gr_i != sp_regnum && gr_i != fp_regnum)
d40fcd7b
KB
901 {
902 /* Do nothing; not a prologue instruction. */
903 }
456f8b9d
DB
904
905 /* Saving the old FP in the new frame (relative to the SP). */
d40fcd7b 906 else if (gr_k == fp_regnum && gr_i == sp_regnum)
1cb761c7
KB
907 {
908 gr_saved[fp_regnum] = 1;
909 gr_sp_offset[fp_regnum] = offset;
d40fcd7b 910 last_prologue_pc = next_pc;
1cb761c7 911 }
456f8b9d
DB
912
913 /* Saving callee-saves register(s) on the stack, relative to
914 the SP. */
915 else if (gr_i == sp_regnum
916 && is_callee_saves_reg (gr_k))
917 {
918 gr_saved[gr_k] = 1;
1cb761c7
KB
919 if (gr_i == sp_regnum)
920 gr_sp_offset[gr_k] = offset;
921 else
922 gr_sp_offset[gr_k] = offset + fp_offset;
d40fcd7b 923 last_prologue_pc = next_pc;
456f8b9d
DB
924 }
925
926 /* Saving the scratch register holding the return address. */
927 else if (lr_save_reg != -1
928 && gr_k == lr_save_reg)
1cb761c7
KB
929 {
930 lr_saved_on_stack = 1;
931 if (gr_i == sp_regnum)
932 lr_sp_offset = offset;
933 else
934 lr_sp_offset = offset + fp_offset;
d40fcd7b 935 last_prologue_pc = next_pc;
1cb761c7 936 }
456f8b9d
DB
937
938 /* Spilling int-sized arguments to the stack. */
939 else if (is_argument_reg (gr_k))
d40fcd7b 940 last_prologue_pc = next_pc;
456f8b9d 941 }
d40fcd7b 942 pc = next_pc;
456f8b9d
DB
943 }
944
94afd7a6 945 if (this_frame && info)
456f8b9d 946 {
1cb761c7
KB
947 int i;
948 ULONGEST this_base;
456f8b9d
DB
949
950 /* If we know the relationship between the stack and frame
951 pointers, record the addresses of the registers we noticed.
952 Note that we have to do this as a separate step at the end,
953 because instructions may save relative to the SP, but we need
954 their addresses relative to the FP. */
955 if (fp_set)
94afd7a6 956 this_base = get_frame_register_unsigned (this_frame, fp_regnum);
1cb761c7 957 else
94afd7a6 958 this_base = get_frame_register_unsigned (this_frame, sp_regnum);
456f8b9d 959
1cb761c7
KB
960 for (i = 0; i < 64; i++)
961 if (gr_saved[i])
962 info->saved_regs[i].addr = this_base - fp_offset + gr_sp_offset[i];
456f8b9d 963
1cb761c7
KB
964 info->prev_sp = this_base - fp_offset + framesize;
965 info->base = this_base;
966
967 /* If LR was saved on the stack, record its location. */
968 if (lr_saved_on_stack)
0963b4bd
MS
969 info->saved_regs[lr_regnum].addr
970 = this_base - fp_offset + lr_sp_offset;
1cb761c7
KB
971
972 /* The call instruction moves the caller's PC in the callee's LR.
973 Since this is an unwind, do the reverse. Copy the location of LR
974 into PC (the address / regnum) so that a request for PC will be
975 converted into a request for the LR. */
976 info->saved_regs[pc_regnum] = info->saved_regs[lr_regnum];
977
978 /* Save the previous frame's computed SP value. */
979 trad_frame_set_value (info->saved_regs, sp_regnum, info->prev_sp);
456f8b9d
DB
980 }
981
d40fcd7b 982 return last_prologue_pc;
456f8b9d
DB
983}
984
985
986static CORE_ADDR
6093d2eb 987frv_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
456f8b9d
DB
988{
989 CORE_ADDR func_addr, func_end, new_pc;
990
991 new_pc = pc;
992
993 /* If the line table has entry for a line *within* the function
994 (i.e., not in the prologue, and not past the end), then that's
995 our location. */
996 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
997 {
998 struct symtab_and_line sal;
999
1000 sal = find_pc_line (func_addr, 0);
1001
1002 if (sal.line != 0 && sal.end < func_end)
1003 {
1004 new_pc = sal.end;
1005 }
1006 }
1007
1008 /* The FR-V prologue is at least five instructions long (twenty bytes).
1009 If we didn't find a real source location past that, then
1010 do a full analysis of the prologue. */
1011 if (new_pc < pc + 20)
d80b854b 1012 new_pc = frv_analyze_prologue (gdbarch, pc, 0, 0);
456f8b9d
DB
1013
1014 return new_pc;
1015}
1016
1cb761c7 1017
9bc7b6c6
KB
1018/* Examine the instruction pointed to by PC. If it corresponds to
1019 a call to __main, return the address of the next instruction.
1020 Otherwise, return PC. */
1021
1022static CORE_ADDR
1023frv_skip_main_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
1024{
e17a4113 1025 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
9bc7b6c6
KB
1026 gdb_byte buf[4];
1027 unsigned long op;
1028 CORE_ADDR orig_pc = pc;
1029
1030 if (target_read_memory (pc, buf, 4))
1031 return pc;
e17a4113 1032 op = extract_unsigned_integer (buf, 4, byte_order);
9bc7b6c6
KB
1033
1034 /* In PIC code, GR15 may be loaded from some offset off of FP prior
1035 to the call instruction.
1036
1037 Skip over this instruction if present. It won't be present in
0963b4bd 1038 non-PIC code, and even in PIC code, it might not be present.
9bc7b6c6
KB
1039 (This is due to the fact that GR15, the FDPIC register, already
1040 contains the correct value.)
1041
1042 The general form of the LDI is given first, followed by the
1043 specific instruction with the GRi and GRk filled in as FP and
1044 GR15.
1045
1046 ldi @(GRi, d12), GRk
1047 P KKKKKK 0110010 IIIIII SSSSSSSSSSSS = 0x00c80000
1048 0 000000 1111111 000000 000000000000 = 0x01fc0000
1049 . . . . . . . .
1050 ldi @(FP, d12), GR15
1051 P KKKKKK 0110010 IIIIII SSSSSSSSSSSS = 0x1ec82000
1052 0 001111 1111111 000010 000000000000 = 0x7ffff000
1053 . . . . . . . . */
1054
1055 if ((op & 0x7ffff000) == 0x1ec82000)
1056 {
1057 pc += 4;
1058 if (target_read_memory (pc, buf, 4))
1059 return orig_pc;
e17a4113 1060 op = extract_unsigned_integer (buf, 4, byte_order);
9bc7b6c6
KB
1061 }
1062
1063 /* The format of an FRV CALL instruction is as follows:
1064
1065 call label24
1066 P HHHHHH 0001111 LLLLLLLLLLLLLLLLLL = 0x003c0000
1067 0 000000 1111111 000000000000000000 = 0x01fc0000
1068 . . . . . . . .
1069
1070 where label24 is constructed by concatenating the H bits with the
1071 L bits. The call target is PC + (4 * sign_ext(label24)). */
1072
1073 if ((op & 0x01fc0000) == 0x003c0000)
1074 {
1075 LONGEST displ;
1076 CORE_ADDR call_dest;
1077 struct minimal_symbol *s;
1078
1079 displ = ((op & 0xfe000000) >> 7) | (op & 0x0003ffff);
1080 if ((displ & 0x00800000) != 0)
1081 displ |= ~((LONGEST) 0x00ffffff);
1082
1083 call_dest = pc + 4 * displ;
1084 s = lookup_minimal_symbol_by_pc (call_dest);
1085
1086 if (s != NULL
1087 && SYMBOL_LINKAGE_NAME (s) != NULL
1088 && strcmp (SYMBOL_LINKAGE_NAME (s), "__main") == 0)
1089 {
1090 pc += 4;
1091 return pc;
1092 }
1093 }
1094 return orig_pc;
1095}
1096
1097
1cb761c7 1098static struct frv_unwind_cache *
94afd7a6 1099frv_frame_unwind_cache (struct frame_info *this_frame,
1cb761c7 1100 void **this_prologue_cache)
456f8b9d 1101{
94afd7a6 1102 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1cb761c7 1103 CORE_ADDR pc;
1cb761c7
KB
1104 ULONGEST this_base;
1105 struct frv_unwind_cache *info;
8baa6f92 1106
1cb761c7
KB
1107 if ((*this_prologue_cache))
1108 return (*this_prologue_cache);
456f8b9d 1109
1cb761c7
KB
1110 info = FRAME_OBSTACK_ZALLOC (struct frv_unwind_cache);
1111 (*this_prologue_cache) = info;
94afd7a6 1112 info->saved_regs = trad_frame_alloc_saved_regs (this_frame);
456f8b9d 1113
1cb761c7 1114 /* Prologue analysis does the rest... */
d80b854b
UW
1115 frv_analyze_prologue (gdbarch,
1116 get_frame_func (this_frame), this_frame, info);
456f8b9d 1117
1cb761c7 1118 return info;
456f8b9d
DB
1119}
1120
456f8b9d 1121static void
cd31fb03 1122frv_extract_return_value (struct type *type, struct regcache *regcache,
e2b7c966 1123 gdb_byte *valbuf)
456f8b9d 1124{
e17a4113
UW
1125 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1126 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
cd31fb03
KB
1127 int len = TYPE_LENGTH (type);
1128
1129 if (len <= 4)
1130 {
1131 ULONGEST gpr8_val;
1132 regcache_cooked_read_unsigned (regcache, 8, &gpr8_val);
e17a4113 1133 store_unsigned_integer (valbuf, len, byte_order, gpr8_val);
cd31fb03
KB
1134 }
1135 else if (len == 8)
1136 {
1137 ULONGEST regval;
0963b4bd 1138
cd31fb03 1139 regcache_cooked_read_unsigned (regcache, 8, &regval);
e17a4113 1140 store_unsigned_integer (valbuf, 4, byte_order, regval);
cd31fb03 1141 regcache_cooked_read_unsigned (regcache, 9, &regval);
e17a4113 1142 store_unsigned_integer ((bfd_byte *) valbuf + 4, 4, byte_order, regval);
cd31fb03
KB
1143 }
1144 else
0963b4bd
MS
1145 internal_error (__FILE__, __LINE__,
1146 _("Illegal return value length: %d"), len);
456f8b9d
DB
1147}
1148
1cb761c7
KB
1149static CORE_ADDR
1150frv_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
456f8b9d 1151{
1cb761c7 1152 /* Require dword alignment. */
5b03f266 1153 return align_down (sp, 8);
456f8b9d
DB
1154}
1155
c4d10515
KB
1156static CORE_ADDR
1157find_func_descr (struct gdbarch *gdbarch, CORE_ADDR entry_point)
1158{
e17a4113 1159 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
c4d10515
KB
1160 CORE_ADDR descr;
1161 char valbuf[4];
35e08e03
KB
1162 CORE_ADDR start_addr;
1163
1164 /* If we can't find the function in the symbol table, then we assume
1165 that the function address is already in descriptor form. */
1166 if (!find_pc_partial_function (entry_point, NULL, &start_addr, NULL)
1167 || entry_point != start_addr)
1168 return entry_point;
c4d10515
KB
1169
1170 descr = frv_fdpic_find_canonical_descriptor (entry_point);
1171
1172 if (descr != 0)
1173 return descr;
1174
1175 /* Construct a non-canonical descriptor from space allocated on
1176 the stack. */
1177
1178 descr = value_as_long (value_allocate_space_in_inferior (8));
e17a4113 1179 store_unsigned_integer (valbuf, 4, byte_order, entry_point);
c4d10515 1180 write_memory (descr, valbuf, 4);
e17a4113 1181 store_unsigned_integer (valbuf, 4, byte_order,
c4d10515
KB
1182 frv_fdpic_find_global_pointer (entry_point));
1183 write_memory (descr + 4, valbuf, 4);
1184 return descr;
1185}
1186
1187static CORE_ADDR
1188frv_convert_from_func_ptr_addr (struct gdbarch *gdbarch, CORE_ADDR addr,
1189 struct target_ops *targ)
1190{
e17a4113 1191 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
c4d10515
KB
1192 CORE_ADDR entry_point;
1193 CORE_ADDR got_address;
1194
e17a4113
UW
1195 entry_point = get_target_memory_unsigned (targ, addr, 4, byte_order);
1196 got_address = get_target_memory_unsigned (targ, addr + 4, 4, byte_order);
c4d10515
KB
1197
1198 if (got_address == frv_fdpic_find_global_pointer (entry_point))
1199 return entry_point;
1200 else
1201 return addr;
1202}
1203
456f8b9d 1204static CORE_ADDR
7d9b040b 1205frv_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
1cb761c7
KB
1206 struct regcache *regcache, CORE_ADDR bp_addr,
1207 int nargs, struct value **args, CORE_ADDR sp,
1208 int struct_return, CORE_ADDR struct_addr)
456f8b9d 1209{
e17a4113 1210 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
456f8b9d
DB
1211 int argreg;
1212 int argnum;
1213 char *val;
1214 char valbuf[4];
1215 struct value *arg;
1216 struct type *arg_type;
1217 int len;
1218 enum type_code typecode;
1219 CORE_ADDR regval;
1220 int stack_space;
1221 int stack_offset;
c4d10515 1222 enum frv_abi abi = frv_abi (gdbarch);
7d9b040b 1223 CORE_ADDR func_addr = find_function_addr (function, NULL);
456f8b9d
DB
1224
1225#if 0
1226 printf("Push %d args at sp = %x, struct_return=%d (%x)\n",
1227 nargs, (int) sp, struct_return, struct_addr);
1228#endif
1229
1230 stack_space = 0;
1231 for (argnum = 0; argnum < nargs; ++argnum)
4991999e 1232 stack_space += align_up (TYPE_LENGTH (value_type (args[argnum])), 4);
456f8b9d
DB
1233
1234 stack_space -= (6 * 4);
1235 if (stack_space > 0)
1236 sp -= stack_space;
1237
0963b4bd 1238 /* Make sure stack is dword aligned. */
5b03f266 1239 sp = align_down (sp, 8);
456f8b9d
DB
1240
1241 stack_offset = 0;
1242
1243 argreg = 8;
1244
1245 if (struct_return)
1cb761c7
KB
1246 regcache_cooked_write_unsigned (regcache, struct_return_regnum,
1247 struct_addr);
456f8b9d
DB
1248
1249 for (argnum = 0; argnum < nargs; ++argnum)
1250 {
1251 arg = args[argnum];
4991999e 1252 arg_type = check_typedef (value_type (arg));
456f8b9d
DB
1253 len = TYPE_LENGTH (arg_type);
1254 typecode = TYPE_CODE (arg_type);
1255
1256 if (typecode == TYPE_CODE_STRUCT || typecode == TYPE_CODE_UNION)
1257 {
e17a4113
UW
1258 store_unsigned_integer (valbuf, 4, byte_order,
1259 value_address (arg));
456f8b9d
DB
1260 typecode = TYPE_CODE_PTR;
1261 len = 4;
1262 val = valbuf;
1263 }
c4d10515
KB
1264 else if (abi == FRV_ABI_FDPIC
1265 && len == 4
1266 && typecode == TYPE_CODE_PTR
1267 && TYPE_CODE (TYPE_TARGET_TYPE (arg_type)) == TYPE_CODE_FUNC)
1268 {
1269 /* The FDPIC ABI requires function descriptors to be passed instead
1270 of entry points. */
e17a4113
UW
1271 CORE_ADDR addr = extract_unsigned_integer
1272 (value_contents (arg), 4, byte_order);
1273 addr = find_func_descr (gdbarch, addr);
1274 store_unsigned_integer (valbuf, 4, byte_order, addr);
c4d10515
KB
1275 typecode = TYPE_CODE_PTR;
1276 len = 4;
1277 val = valbuf;
1278 }
456f8b9d
DB
1279 else
1280 {
0fd88904 1281 val = (char *) value_contents (arg);
456f8b9d
DB
1282 }
1283
1284 while (len > 0)
1285 {
1286 int partial_len = (len < 4 ? len : 4);
1287
1288 if (argreg < 14)
1289 {
e17a4113 1290 regval = extract_unsigned_integer (val, partial_len, byte_order);
456f8b9d
DB
1291#if 0
1292 printf(" Argnum %d data %x -> reg %d\n",
1293 argnum, (int) regval, argreg);
1294#endif
1cb761c7 1295 regcache_cooked_write_unsigned (regcache, argreg, regval);
456f8b9d
DB
1296 ++argreg;
1297 }
1298 else
1299 {
1300#if 0
1301 printf(" Argnum %d data %x -> offset %d (%x)\n",
0963b4bd
MS
1302 argnum, *((int *)val), stack_offset,
1303 (int) (sp + stack_offset));
456f8b9d
DB
1304#endif
1305 write_memory (sp + stack_offset, val, partial_len);
5b03f266 1306 stack_offset += align_up (partial_len, 4);
456f8b9d
DB
1307 }
1308 len -= partial_len;
1309 val += partial_len;
1310 }
1311 }
456f8b9d 1312
1cb761c7
KB
1313 /* Set the return address. For the frv, the return breakpoint is
1314 always at BP_ADDR. */
1315 regcache_cooked_write_unsigned (regcache, lr_regnum, bp_addr);
1316
c4d10515
KB
1317 if (abi == FRV_ABI_FDPIC)
1318 {
1319 /* Set the GOT register for the FDPIC ABI. */
1320 regcache_cooked_write_unsigned
1321 (regcache, first_gpr_regnum + 15,
1322 frv_fdpic_find_global_pointer (func_addr));
1323 }
1324
1cb761c7
KB
1325 /* Finally, update the SP register. */
1326 regcache_cooked_write_unsigned (regcache, sp_regnum, sp);
1327
456f8b9d
DB
1328 return sp;
1329}
1330
1331static void
cd31fb03 1332frv_store_return_value (struct type *type, struct regcache *regcache,
e2b7c966 1333 const gdb_byte *valbuf)
456f8b9d 1334{
cd31fb03
KB
1335 int len = TYPE_LENGTH (type);
1336
1337 if (len <= 4)
1338 {
1339 bfd_byte val[4];
1340 memset (val, 0, sizeof (val));
1341 memcpy (val + (4 - len), valbuf, len);
1342 regcache_cooked_write (regcache, 8, val);
1343 }
1344 else if (len == 8)
1345 {
1346 regcache_cooked_write (regcache, 8, valbuf);
1347 regcache_cooked_write (regcache, 9, (bfd_byte *) valbuf + 4);
1348 }
456f8b9d
DB
1349 else
1350 internal_error (__FILE__, __LINE__,
e2e0b3e5 1351 _("Don't know how to return a %d-byte value."), len);
456f8b9d
DB
1352}
1353
63807e1d 1354static enum return_value_convention
c055b101
CV
1355frv_return_value (struct gdbarch *gdbarch, struct type *func_type,
1356 struct type *valtype, struct regcache *regcache,
1357 gdb_byte *readbuf, const gdb_byte *writebuf)
4c8b6ae0
UW
1358{
1359 int struct_return = TYPE_CODE (valtype) == TYPE_CODE_STRUCT
1360 || TYPE_CODE (valtype) == TYPE_CODE_UNION
1361 || TYPE_CODE (valtype) == TYPE_CODE_ARRAY;
1362
1363 if (writebuf != NULL)
1364 {
1365 gdb_assert (!struct_return);
1366 frv_store_return_value (valtype, regcache, writebuf);
1367 }
1368
1369 if (readbuf != NULL)
1370 {
1371 gdb_assert (!struct_return);
1372 frv_extract_return_value (valtype, regcache, readbuf);
1373 }
1374
1375 if (struct_return)
1376 return RETURN_VALUE_STRUCT_CONVENTION;
1377 else
1378 return RETURN_VALUE_REGISTER_CONVENTION;
1379}
1380
456f8b9d 1381
456f8b9d
DB
1382/* Hardware watchpoint / breakpoint support for the FR500
1383 and FR400. */
1384
1385int
7a22ecfc 1386frv_check_watch_resources (struct gdbarch *gdbarch, int type, int cnt, int ot)
456f8b9d 1387{
7a22ecfc 1388 struct gdbarch_tdep *var = gdbarch_tdep (gdbarch);
456f8b9d
DB
1389
1390 /* Watchpoints not supported on simulator. */
1391 if (strcmp (target_shortname, "sim") == 0)
1392 return 0;
1393
1394 if (type == bp_hardware_breakpoint)
1395 {
1396 if (var->num_hw_breakpoints == 0)
1397 return 0;
1398 else if (cnt <= var->num_hw_breakpoints)
1399 return 1;
1400 }
1401 else
1402 {
1403 if (var->num_hw_watchpoints == 0)
1404 return 0;
1405 else if (ot)
1406 return -1;
1407 else if (cnt <= var->num_hw_watchpoints)
1408 return 1;
1409 }
1410 return -1;
1411}
1412
1413
4aa7a7f5
JJ
1414int
1415frv_stopped_data_address (CORE_ADDR *addr_p)
456f8b9d 1416{
1b5a9a8f 1417 struct frame_info *frame = get_current_frame ();
456f8b9d
DB
1418 CORE_ADDR brr, dbar0, dbar1, dbar2, dbar3;
1419
1b5a9a8f
UW
1420 brr = get_frame_register_unsigned (frame, brr_regnum);
1421 dbar0 = get_frame_register_unsigned (frame, dbar0_regnum);
1422 dbar1 = get_frame_register_unsigned (frame, dbar1_regnum);
1423 dbar2 = get_frame_register_unsigned (frame, dbar2_regnum);
1424 dbar3 = get_frame_register_unsigned (frame, dbar3_regnum);
456f8b9d
DB
1425
1426 if (brr & (1<<11))
4aa7a7f5 1427 *addr_p = dbar0;
456f8b9d 1428 else if (brr & (1<<10))
4aa7a7f5 1429 *addr_p = dbar1;
456f8b9d 1430 else if (brr & (1<<9))
4aa7a7f5 1431 *addr_p = dbar2;
456f8b9d 1432 else if (brr & (1<<8))
4aa7a7f5 1433 *addr_p = dbar3;
456f8b9d
DB
1434 else
1435 return 0;
4aa7a7f5
JJ
1436
1437 return 1;
1438}
1439
1440int
1441frv_have_stopped_data_address (void)
1442{
1443 CORE_ADDR addr = 0;
1444 return frv_stopped_data_address (&addr);
456f8b9d
DB
1445}
1446
1cb761c7
KB
1447static CORE_ADDR
1448frv_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1449{
1450 return frame_unwind_register_unsigned (next_frame, pc_regnum);
1451}
1452
1453/* Given a GDB frame, determine the address of the calling function's
1454 frame. This will be used to create a new GDB frame struct. */
1455
1456static void
94afd7a6 1457frv_frame_this_id (struct frame_info *this_frame,
1cb761c7
KB
1458 void **this_prologue_cache, struct frame_id *this_id)
1459{
1460 struct frv_unwind_cache *info
94afd7a6 1461 = frv_frame_unwind_cache (this_frame, this_prologue_cache);
1cb761c7
KB
1462 CORE_ADDR base;
1463 CORE_ADDR func;
1464 struct minimal_symbol *msym_stack;
1465 struct frame_id id;
1466
1467 /* The FUNC is easy. */
94afd7a6 1468 func = get_frame_func (this_frame);
1cb761c7 1469
1cb761c7
KB
1470 /* Check if the stack is empty. */
1471 msym_stack = lookup_minimal_symbol ("_stack", NULL, NULL);
1472 if (msym_stack && info->base == SYMBOL_VALUE_ADDRESS (msym_stack))
1473 return;
1474
1475 /* Hopefully the prologue analysis either correctly determined the
1476 frame's base (which is the SP from the previous frame), or set
1477 that base to "NULL". */
1478 base = info->prev_sp;
1479 if (base == 0)
1480 return;
1481
1482 id = frame_id_build (base, func);
1cb761c7
KB
1483 (*this_id) = id;
1484}
1485
94afd7a6
UW
1486static struct value *
1487frv_frame_prev_register (struct frame_info *this_frame,
1488 void **this_prologue_cache, int regnum)
1cb761c7
KB
1489{
1490 struct frv_unwind_cache *info
94afd7a6
UW
1491 = frv_frame_unwind_cache (this_frame, this_prologue_cache);
1492 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
1cb761c7
KB
1493}
1494
1495static const struct frame_unwind frv_frame_unwind = {
1496 NORMAL_FRAME,
1497 frv_frame_this_id,
94afd7a6
UW
1498 frv_frame_prev_register,
1499 NULL,
1500 default_frame_sniffer
1cb761c7
KB
1501};
1502
1cb761c7 1503static CORE_ADDR
94afd7a6 1504frv_frame_base_address (struct frame_info *this_frame, void **this_cache)
1cb761c7
KB
1505{
1506 struct frv_unwind_cache *info
94afd7a6 1507 = frv_frame_unwind_cache (this_frame, this_cache);
1cb761c7
KB
1508 return info->base;
1509}
1510
1511static const struct frame_base frv_frame_base = {
1512 &frv_frame_unwind,
1513 frv_frame_base_address,
1514 frv_frame_base_address,
1515 frv_frame_base_address
1516};
1517
1518static CORE_ADDR
1519frv_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
1520{
1521 return frame_unwind_register_unsigned (next_frame, sp_regnum);
1522}
1523
1524
94afd7a6
UW
1525/* Assuming THIS_FRAME is a dummy, return the frame ID of that dummy
1526 frame. The frame ID's base needs to match the TOS value saved by
1527 save_dummy_frame_tos(), and the PC match the dummy frame's breakpoint. */
1cb761c7
KB
1528
1529static struct frame_id
94afd7a6 1530frv_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
1cb761c7 1531{
94afd7a6
UW
1532 CORE_ADDR sp = get_frame_register_unsigned (this_frame, sp_regnum);
1533 return frame_id_build (sp, get_frame_pc (this_frame));
1cb761c7
KB
1534}
1535
456f8b9d
DB
1536static struct gdbarch *
1537frv_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1538{
1539 struct gdbarch *gdbarch;
1540 struct gdbarch_tdep *var;
7e295833 1541 int elf_flags = 0;
456f8b9d
DB
1542
1543 /* Check to see if we've already built an appropriate architecture
1544 object for this executable. */
1545 arches = gdbarch_list_lookup_by_info (arches, &info);
1546 if (arches)
1547 return arches->gdbarch;
1548
1549 /* Select the right tdep structure for this variant. */
1550 var = new_variant ();
1551 switch (info.bfd_arch_info->mach)
1552 {
1553 case bfd_mach_frv:
1554 case bfd_mach_frvsimple:
1555 case bfd_mach_fr500:
1556 case bfd_mach_frvtomcat:
251a3ae3 1557 case bfd_mach_fr550:
456f8b9d
DB
1558 set_variant_num_gprs (var, 64);
1559 set_variant_num_fprs (var, 64);
1560 break;
1561
1562 case bfd_mach_fr400:
b2d6d697 1563 case bfd_mach_fr450:
456f8b9d
DB
1564 set_variant_num_gprs (var, 32);
1565 set_variant_num_fprs (var, 32);
1566 break;
1567
1568 default:
1569 /* Never heard of this variant. */
1570 return 0;
1571 }
7e295833
KB
1572
1573 /* Extract the ELF flags, if available. */
1574 if (info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
1575 elf_flags = elf_elfheader (info.abfd)->e_flags;
1576
1577 if (elf_flags & EF_FRV_FDPIC)
1578 set_variant_abi_fdpic (var);
1579
b2d6d697
KB
1580 if (elf_flags & EF_FRV_CPU_FR450)
1581 set_variant_scratch_registers (var);
1582
456f8b9d
DB
1583 gdbarch = gdbarch_alloc (&info, var);
1584
1585 set_gdbarch_short_bit (gdbarch, 16);
1586 set_gdbarch_int_bit (gdbarch, 32);
1587 set_gdbarch_long_bit (gdbarch, 32);
1588 set_gdbarch_long_long_bit (gdbarch, 64);
1589 set_gdbarch_float_bit (gdbarch, 32);
1590 set_gdbarch_double_bit (gdbarch, 64);
1591 set_gdbarch_long_double_bit (gdbarch, 64);
1592 set_gdbarch_ptr_bit (gdbarch, 32);
1593
1594 set_gdbarch_num_regs (gdbarch, frv_num_regs);
6a748db6
KB
1595 set_gdbarch_num_pseudo_regs (gdbarch, frv_num_pseudo_regs);
1596
456f8b9d 1597 set_gdbarch_sp_regnum (gdbarch, sp_regnum);
0ba6dca9 1598 set_gdbarch_deprecated_fp_regnum (gdbarch, fp_regnum);
456f8b9d
DB
1599 set_gdbarch_pc_regnum (gdbarch, pc_regnum);
1600
1601 set_gdbarch_register_name (gdbarch, frv_register_name);
7f398216 1602 set_gdbarch_register_type (gdbarch, frv_register_type);
526eef89 1603 set_gdbarch_register_sim_regno (gdbarch, frv_register_sim_regno);
456f8b9d 1604
6a748db6
KB
1605 set_gdbarch_pseudo_register_read (gdbarch, frv_pseudo_register_read);
1606 set_gdbarch_pseudo_register_write (gdbarch, frv_pseudo_register_write);
1607
456f8b9d 1608 set_gdbarch_skip_prologue (gdbarch, frv_skip_prologue);
9bc7b6c6 1609 set_gdbarch_skip_main_prologue (gdbarch, frv_skip_main_prologue);
456f8b9d 1610 set_gdbarch_breakpoint_from_pc (gdbarch, frv_breakpoint_from_pc);
1208538e
MK
1611 set_gdbarch_adjust_breakpoint_address
1612 (gdbarch, frv_adjust_breakpoint_address);
456f8b9d 1613
4c8b6ae0 1614 set_gdbarch_return_value (gdbarch, frv_return_value);
456f8b9d 1615
1cb761c7
KB
1616 /* Frame stuff. */
1617 set_gdbarch_unwind_pc (gdbarch, frv_unwind_pc);
1618 set_gdbarch_unwind_sp (gdbarch, frv_unwind_sp);
1619 set_gdbarch_frame_align (gdbarch, frv_frame_align);
1cb761c7 1620 frame_base_set_default (gdbarch, &frv_frame_base);
5ecb7103
KB
1621 /* We set the sniffer lower down after the OSABI hooks have been
1622 established. */
456f8b9d 1623
1cb761c7
KB
1624 /* Settings for calling functions in the inferior. */
1625 set_gdbarch_push_dummy_call (gdbarch, frv_push_dummy_call);
94afd7a6 1626 set_gdbarch_dummy_id (gdbarch, frv_dummy_id);
456f8b9d
DB
1627
1628 /* Settings that should be unnecessary. */
1629 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1630
456f8b9d
DB
1631 /* Hardware watchpoint / breakpoint support. */
1632 switch (info.bfd_arch_info->mach)
1633 {
1634 case bfd_mach_frv:
1635 case bfd_mach_frvsimple:
1636 case bfd_mach_fr500:
1637 case bfd_mach_frvtomcat:
1638 /* fr500-style hardware debugging support. */
1639 var->num_hw_watchpoints = 4;
1640 var->num_hw_breakpoints = 4;
1641 break;
1642
1643 case bfd_mach_fr400:
b2d6d697 1644 case bfd_mach_fr450:
456f8b9d
DB
1645 /* fr400-style hardware debugging support. */
1646 var->num_hw_watchpoints = 2;
1647 var->num_hw_breakpoints = 4;
1648 break;
1649
1650 default:
1651 /* Otherwise, assume we don't have hardware debugging support. */
1652 var->num_hw_watchpoints = 0;
1653 var->num_hw_breakpoints = 0;
1654 break;
1655 }
1656
36482093 1657 set_gdbarch_print_insn (gdbarch, print_insn_frv);
c4d10515
KB
1658 if (frv_abi (gdbarch) == FRV_ABI_FDPIC)
1659 set_gdbarch_convert_from_func_ptr_addr (gdbarch,
1660 frv_convert_from_func_ptr_addr);
36482093 1661
917630e4
UW
1662 set_solib_ops (gdbarch, &frv_so_ops);
1663
5ecb7103
KB
1664 /* Hook in ABI-specific overrides, if they have been registered. */
1665 gdbarch_init_osabi (info, gdbarch);
1666
5ecb7103 1667 /* Set the fallback (prologue based) frame sniffer. */
94afd7a6 1668 frame_unwind_append_unwinder (gdbarch, &frv_frame_unwind);
5ecb7103 1669
186993b4
KB
1670 /* Enable TLS support. */
1671 set_gdbarch_fetch_tls_load_module_address (gdbarch,
1672 frv_fetch_objfile_link_map);
1673
456f8b9d
DB
1674 return gdbarch;
1675}
1676
1677void
1678_initialize_frv_tdep (void)
1679{
1680 register_gdbarch_init (bfd_arch_frv, frv_gdbarch_init);
456f8b9d 1681}